

# QUAD D-TYPE LATCH | 10133

10133F: -30 to +85°C, CERDIP

# ADVANCED INFORMATION

#### DESCRIPTION

The 10133 is a high speed, low power, ECL quad latch consisting of four bistable latch circuits with D-type inputs and gated Q outputs. Open emitters allow a large number of outputs to be wire-ORed together. Latch outputs are gated, allowing direct wiring to a bus. When the clock is high, the outputs will follow the D inputs. Information is latched on the negative going transition of the clock.

The outputs are gated low when the output enable is high. All four latches may be clocked at one time with the common clock, or each half may be clocked separately with its clock.

#### LOGIC DIAGRAM



### **TEMPERATURE RANGE**

• -30 to +85°C Operating Ambient

#### PACKAGE TYPE

• F: 16-Pin CERDIP

## DIGITAL 10,000 SERIES ECL

#### **FEATURES**

- FAST PROPAGATION DELAY
  - = 4.0 ns TYP CLOCK OR DATA TO OUTPUT
  - = 2.0 ns TYP ENABLE TO OUTPUT
  - = 0.7 ns TYP SETUP AND HOLD TIMES
- GATED OUTPUTS FOR BUS/ORIENTED APPLI-CATIONS
- HIGH DENSITY FOUR LATCHES PLUS GATING
- LOW POWER DISSIPATION = 290 mW/PACKAGE TYP (NO LOAD)
- HIGH FANOUT CAPABILITY CAN DRIVE FOUR 50  $\Omega$  lines
- HIGH IMMUNITY FROM POWER SUPPLY VARIATIONS: VEE =  $-5.2 V \pm 5\%$  RECOMMENDED
- MEETS ECL 10,000 SERIES STANDARD INTER-FACE SPECIFICATIONS

#### APPLICATIONS

- TEMPORARY STORAGE ELEMENT IN: high speed central processors high speed peripherals and memories high speed digital communications instrumentation test equipment
- BUS-ORIENTED STORAGE REGISTER FOR: mini-computers array processors

#### TRUTH TABLE

| G | С | D | Q <sub>n+1</sub> |
|---|---|---|------------------|
| н | ø | φ | L                |
| L | L | Φ | Q <sub>n</sub>   |
| L | н | L | L                |
| L | н | н | н                |

 $C = C_C + C_E$ 

 $\phi = \text{Don't Care}$ 

NOTES:

- 1. For AC tests, all input and output cables to the scope are equal lengths of 50-ohm coaxial cable. Wire length should be < 1/4 inch from TP<sub>in</sub> to input pin and TP<sub>out</sub> to output pin. A 50-ohm termination to ground is located in each scope input. Unused outputs are connected to a 50-ohm resistor to ground.
- 2. Each ECL 10,000 series device has been designed to meet the DC specifications shown in the test table, after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse air flow greater than 500 fpm is maintained. Voltage levels will shift approximately 5 mV with an air flow of 200 linear fpm. Outputs are terminated through a 50-ohm resistor to -2.0 volts.

#### **ELECTRICAL CHARACTERISTICS**

|                                      | ۵.۲ <sub>۳</sub> |               |                   |        |         |      |        |        |        | @ Test                                     | (Volts) |         |          |           |        |        |
|--------------------------------------|------------------|---------------|-------------------|--------|---------|------|--------|--------|--------|--------------------------------------------|---------|---------|----------|-----------|--------|--------|
| at Listed Volta                      | ges and          | Ambi          | ent To            | emper  | ature   | s).  |        |        | Ter    | mperature                                  | VIH max | VIL min | VIHA min | VILA max  | VEE    |        |
|                                      |                  |               |                   |        |         |      |        |        |        | -30°C                                      | -0.890  | -1.890  | -1.205   | -1.500    | -5.2   | 1      |
|                                      |                  |               |                   |        |         |      |        |        | +25°C  | -0.810                                     | -1.850  | -1.105  | -1.475   | -5.2      | 1      |        |
|                                      |                  |               |                   |        |         |      |        |        |        | +85" C                                     | -0.700  | -1.825  | -1.035   | -1.440    | -5.2   | 1      |
| Characteristic Symbol                |                  | Pin           | 10133 Test Limits |        |         |      |        |        |        | TEST VOLTAGE APPLIED TO PINS LISTED BELOW: |         |         |          |           | -      |        |
|                                      |                  | Under<br>Tøst | -30 °C            |        | +25 °C  |      | +85°C  |        | 1      |                                            | 1       |         | r        |           | 4      |        |
|                                      | Symbol           |               | Min               | Max    | Min     | Түр  | Max    | Min    | Max    | Unit                                       | VIH max | ViL min | VIHA min | VILA max  | VEE    | Gnd    |
| Power Supply Drain Current           | 1E               | 8             |                   |        | -       |      | 75     | -      |        | mAdc                                       | ÷.      | 13      | -        | -         | 8      | 1,16   |
| Input Current InH                    | Int              | 3             |                   | -      | i des   | -    | 245    | -      | -      | µAdc                                       | 3       | -       | ·*-      | -         | В      | 1,16   |
|                                      |                  | 4             |                   | -      | ~       | 1.00 | 220    | -      | -      | 1                                          | 4       | -       | -        | ~         | 1      | 1      |
|                                      | _                | 5             | -                 | -      | ÷.      | -    | 350    | -      |        |                                            | 5       | -       |          | -         | '      |        |
|                                      | Junt             | 3             | -                 | -      | 0.5     |      | -      | x      | 34     | µAde                                       | ~       | 3       | 2        | 1.2       | 8      | 1,16   |
| Lone "1"                             | VOH              | 2             | -1.060            | -0.890 | -0.960  | ~    | -0.810 | -0.890 | -0.700 | Vdc                                        | 3,4     |         | -        | -         | 8      | 1,16   |
| Outenat Voltanie                     |                  | 2             | +                 | +      |         | -    |        |        |        |                                            | 3,13    | -       | -        | -         | 1      |        |
|                                      |                  | 2             | ,                 |        | '       | -    |        | 1      |        |                                            | 4       | -       | -        | -         |        | 1      |
| Logic "O"                            | VOL              | 2             | -1.890            | -1.675 | - 1.850 | -    | -1.650 | 1.825  | -1.615 | Vdc                                        | 13      | -       | -        |           | 8      | 1,16   |
| Output Voltage                       |                  | 2             |                   |        |         | ~    | 1      |        |        | 1                                          | 3,5     | -       | ~        | -         | 4      |        |
|                                      |                  | 2             |                   | '      |         | 1    |        |        |        |                                            | 13      | -       | -        | -         |        |        |
| Logic "1"                            | VOHA             | 2             | -1.080            | 3.1    | -0.980  | -    | -      | -0.910 | -      | Vdc                                        | 3,4     | 1.000   | -        | 5         | В      | 1,16   |
| Threshold Voltage                    | 1                | 2             |                   | -      |         | 1.2  | ÷ .    |        | -      |                                            | 4       | -       | 3        | -         | 1      | 1 1    |
|                                      |                  | 2             |                   | -      |         | 8    | -      |        | -      |                                            | 3,4     | -       |          | -         |        |        |
|                                      |                  | 21            |                   |        |         | 1.00 | 100    |        | -      |                                            | 3       | -       | -        |           |        |        |
|                                      |                  | 211           |                   | -      |         | -    | -      |        | -      |                                            | -       |         | -        | -         |        |        |
|                                      |                  | 211           |                   | -      |         | -    | ~      |        | -      |                                            | -       | -       | -        | 4         |        |        |
|                                      |                  | 2             |                   | -      |         | ~    | 100    | 1.0    |        |                                            | 3       | -       | 4        | -         | 1 1    | 11     |
|                                      |                  | 2             | _                 | -      |         | -    | -      |        | -      |                                            | 3       |         | 13       | -         |        |        |
| Logic "0"                            | VOLA             | 2             | -                 | -1 655 | -       | -    | -1.630 | *      | -1.595 | Vdc                                        | 3,4     | -       | 5        | -         | 8      | 1,16   |
| Threshold Voltage                    | 1000             | 2             |                   |        | 1000    | -    |        | -      |        |                                            | 4       | -       | 5.0      | 3         |        |        |
|                                      |                  | 2             | -                 |        |         |      |        | -      |        |                                            | 4       | -       | 1.8      |           |        |        |
|                                      |                  | 21            | ~                 |        |         | -    | 1      | -      |        |                                            | -       | -       | -        | -         |        |        |
|                                      |                  | 211           |                   |        | -       | -    |        | -      |        |                                            | 3       |         | -        | ×         |        |        |
|                                      |                  | 211           | -                 |        |         | -    |        | -      |        |                                            | 3       |         | -        | 13        |        |        |
| Switching Times 1 11<br>(50 11 (ged) |                  |               |                   |        |         |      |        |        |        |                                            | +1.11 V |         | Pulse In | Pulse Out | -3.2 V | +2.0 V |
| Propagation Delay                    | 13+ 2+           | 2             | -                 |        | 100     | 4.0  |        | -      | -      | ns                                         | 4       |         | з        | 2         | 8      | 1,16   |
| an agenon which                      | 14+ 2+           | 2             | 2                 | 1.0    | 2       | 4.0  | 2      | -      | 1      |                                            | 3       | ~       | 4        | 2         | Ĭ      | 1      |
| Te<br>Ts                             | 15-21            | 2             | 5                 |        |         | 2.0  | 1.2    | -      |        |                                            | -       | _       | 5        | 2         |        |        |
|                                      |                  | 3             | -                 |        | -       | 0.7  | -      |        | - 2 -  |                                            |         |         | 3        | 2         |        |        |
|                                      | "setup"          | 3             | 12.1              | 3      | 2       | 0.7  | S      |        | - C    |                                            | -       |         | 3        | 2         | 1      |        |
| Rise Time (20% to 80%)               | thold**          | 2             | 1                 |        | 0       | 2.0  |        | _      |        |                                            | 4       |         | 3        | 2         |        |        |
| Fall Time (20% to 80%)               | 12+              | 2             |                   |        |         | 2.0  |        |        | 2      |                                            | 4       | -       | 3        | 2         |        |        |
| r an 100e (20 % (0.80 %)             | 12               | 4             | -                 |        | -       | 2.0  | -      |        | -      |                                            | 4       |         | 3        | 2         | 1      | 1      |

tOutput level to be measured after a clock pulse has been applied to the clock input (Pin 4).

ttData input at proper high/low level while clock pulse is high so that device latches at proper high/low level for test. Levels are measured after device has latched.

#### SWITCHING TIME TEST CIRCUIT



\*t<sub>setup</sub> is minimum time before the negative transition of the clock pulse (C) that information must be present at the data input (D).

TEST VOLTAGE VALUES

\*\* thold is the minimum time after the negative transition of the clock pulse (C) that information must remain unchanged at the data input (D).

#### **PROPAGATION DELAY WAVEFORMS @ 25°C**

