10172F: -30 to +85°C, CERDIP ## DIGITAL 10,000 SERIES ECL #### DESCRIPTION The 10172 is a binary coded 2 line to 4 line decoder/demultiplexer. Outputs are normally low with the selected outputs going high. The enable input when high forces all eight outputs low. Each data input when low forces its four outputs low. Hence, when using as a decoder the data inputs should be connected to a logic "1" level. Data paths are non-inverting. The 10172 is a true parallel decoder using internal emitter dotting techniques. Hence it eliminates unequal delay times found in other decoders. The 10172 is a low power, high speed device with high Z input pulldown resistors and open emitter outputs. #### LOGIC DIAGRAM #### **FEATURES** - FAST PROPAGATION DELAY = 4.0 ns TYP ADDRESS TO OUTPUT = 4.5 ns TYP ENABLE OR DATA TO OUTPUT - LOW POWER DISSIPATION = 310 mW/PACKAGE TYP (NO LOAD) - HIGH FANOUT CAPABILITY CAN DRIVE EIGHT 50 $\Omega$ LINES - TRUE PARALLEL DECODER ELIMINATES UN-**EQUAL DELAY TIMES** - HIGH IMMUNITY FROM POWER SUPPLY VARIA-TIONS: VEE = -5.2 V ±5% RECOMMENDED - HIGH Z INPUTS INTERNAL 50 kΩ PULLDOWNS - OPEN EMITTER OUTPUTS - MEETS ECL 10,000 SERIES STANDARD INTER-**FACE SPECIFICATIONS** #### **APPLICATIONS** - Dual 1 line to 4 line Demultiplexer - Crossbar Switch Applications - High Fanout 1 of 4 Decoder - Memory Chip Select Decoding #### TRUTH TABLE | | INF | UTS | | OUTPUTS | | | | | | | |-----|-----|-----|------|---------|-----|-----|-----|--|--|--| | EO | A1 | A0 | DAIN | DA0 | DA1 | DA2 | DA3 | | | | | L | L | L | н | Н | L | L | L | | | | | L | L | L | L | L | L | L | L | | | | | L ' | L | н | Н | L | н | L | L | | | | | L | L | н | L | L | L | L | L | | | | | L | н | L | н | L | L | н | L | | | | | L | Н | L | L | L | L | L | L | | | | | L | н | н | н | L | L | L | н | | | | | L | н | н | L | L | L | L | L | | | | | Н | φ | φ | Φ | L | L | L | L | | | | DB is Similar. $\phi$ = Don't Care #### **TEMPERATURE RANGE** −30 to +85°C Operating Ambient #### **PACKAGE TYPE** F: 16-Pin CERDIP # **ELECTRICAL CHARACTERISTICS** | 7.2 - 2.2 · | | @ Test | | | (Voite) | | | |--------------------|----------------------------|--------|---------|---------|----------|----------|-----| | at Listed Voltages | and Ambient Temperatures). | | VIH max | VIL min | VIHA min | VILA max | VE | | | | −30"C | -0 890 | -1.890 | -1.205 | ~1.500 | -5. | | | | | | | | | | | Ø Test | (Voits) | | | | | | | | | | | | |-------------|---------|---------|----------|----------|------|--|--|--|--|--|--|--| | Tamperature | VIH max | VIL min | VIHA min | VILA mex | VEE | | | | | | | | | −30°C | -0 890 | -1.890 | -1.205 | -1.500 | -5.2 | | | | | | | | | +25^C | -0.810 | -1.860 | -1.106 | -1.476 | -6.2 | | | | | | | | | +85°C | -0.700 | -1.825 | -1.036 | -1.440 | -6.2 | | | | | | | | | | | T. C | | | | | | | | | | | TEST VOLTAGE VALUES | | | Pin | 10172 Test Limits | | | | | | | TEST VOLTAGE APPLIED TO PINS LISTED BELOW: | | | | | 1 | | |-----------------------------|---------|----------|-------------------|--------|--------|--------|--------|--------|--------|--------------------------------------------|---------------------|---------|----------|-----------|--------|--------| | | | Under | -3 | o^c | | +26° C | | +89 | °C | | <b>-</b> | T | | 1 | 1 | (VCC) | | Characteristic | Symbol | bal Test | Min | Max | Min | Typ | Max | Min | Mex | Unit | V <sub>IH max</sub> | VIL min | VIHA min | VILA max | VEE | Gnd | | Power Supply Drain Current | 1E | 8 | - | - | - | 60 | 76 | _ | - | mAdc | - | - | | - | 8 | 1,16 | | Input Current | linH | 14 | - | - | - | - | 265 | - | - | μAdc | 14 | - | - | - | 8 | 1,16 | | | linL | 14 | - | | 0.6 | - | - | - | - | μAdc | _ | 14 | - | | 8 | 1,16 | | Logic "1" Output Voltage | VOH | 13 | -0.60 | -0.890 | 0.960 | - | -0 810 | 0.890 | -0.700 | Vdc | 14 | - | - | - | 8 | 1,16 | | Logic "0" | VOL | 13 | -1.890 | -1,675 | -1.860 | T - | -1.850 | -1.826 | -1,615 | Vdc | | - | - | | 8 | 1,16 | | Output Voltage | | 13 | -1.890 | -1.675 | -1.850 | ۱ - | -1.660 | -1.825 | -1.615 | Vdc | 9,14 | - | - | - | 8 | 1,16 | | Logic "1" Threshold Voltage | Vона | 13 | -1 080 | - | -0.980 | - | - | -0.910 | _ | Vdc | | - | 14 | - | 8 | 1,16 | | Logic "O" | VOLA | 13 | | -1.666 | - | - | -1.630 | - | -1.696 | Vdc | | - | _ | 14 | 8 | 1.16 | | Threshold Vollage | | 13 | - | -1.656 | - | - | -1.630 | - | -1.696 | Vdc | - | - | 9 | - | 8 | 1,16 | | Switching Times * | | | | | | | | | | | | | Pulse In | Pulse Out | -3.2 V | +2.0 V | | (50-ohm load) | | | | | 1 | | | | | 1 | ł | | | | | | | Propagation Delay | tg+ 13- | 13 | - | - | - | 4.0 | - | - | - | ns | - | - | 9 | 13 | 8 | 1,16 | | | tg 13+ | 13 | - | - | - | 4.0 | - | - | - | 1 | - | - | 1 | I 1 | 1 | | | Rise Time (20% to 80%) | t+ | 13 | - | - | - | 2.0 | - | - | - | 4 | - | - | 1 | 1 1 | | | | Fall Time (20% to 80%) | t — | 13 | - | - | - | 2.0 | ۱ – | \ - | - | 1 | - | - | 1 | 1 | | | <sup>\*</sup>Unused autputs connected to a 50-ohm resistor to ground #### SWITCHING TIME TEST CIRCUIT ### PROPAGATION DELAY WAVEFORMS@ 25°C - 1. Each ECL 10,000 series device has been designed to meet the DC specifications shown in the test table, after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse air flow greater than 500 fpm is maintained. Voltage levels will shift approximately 5 mV with an air flow of 200 linear fpm. Outputs are terminated through a 50-ohm resistor to -2.0 volts. - 2. For AC tests, all input and output cables to the scope are equal lengths of 50-ohm coaxial cable. Wire length should be < 1/4 Inch from $\mathrm{TP}_{in}$ to input pin and $\mathrm{TP}_{out}$ to output pin. A 50-ohm termination to ground is located in each scope input. Unused outputs are connected to a 50-ohm resistor to ground. - 3. Test procedures are shown for only one input or set of input conditions. Other inputs are tested in the same manner. - 4. All voltage measurements are referenced to the ground terminal. Terminals not specifically referenced are left electrically open.