# ICROCHIP 25AA080/25LC080/25C080 # 8K SPI<sup>TM</sup> Bus Serial EEPROM ### **DEVICE SELECTION TABLE** | Part<br>Number | Vcc<br>Range | Max Clock<br>Frequency | Temp<br>Ranges | |----------------|--------------|------------------------|----------------| | 25C080 | 4.5-5.5V | 3 MHz | C,I,E | | 25LC080 | 2.5-5.5V | 2 MHz | C,I | | 25AA080 | 1.8-5.5V | 1 MHz | C,I | ### **FEATURES** - · Low power CMOS technology - Write current: 3 mA maximum - Read current: 500 µA typical - Standby current: 500 nA typical - 1024 x 8 bit organization - 16 byte page - · Write cycle time: 5ms max. - Self-timed ERASE and WRITE cycles - · Block write protection - Protect none, 1/4, 1/2, or all of array - · Built-in write protection - Power on/off data protection circuitry - Write enable latch - Write protect pin - · Sequential read - High reliability - Endurance: 1M cycles (guaranteed) - Data retention: > 200 years - ESD protection: > 4000 V - 8-pin PDIP and SOIC - Temperature ranges supported: - Commercial (C): Industrial (I): Automotive (E) (25C080): C to +70°C -40°C to +85°C -40°C to +125°C # DESCRIPTION The Microchip Technology Inc. 25AA080/25LC080/25C080 (25xx080\*) are 8K bit serial Electrically Erasable PROMs. The memory is accessed via a simple Serial Peripheral Interface (SPI) compatible serial bus. The bus signals required are a clock input (SCK) plus separate data in (SI) and data out (SO) lines. Access to the device is controlled through a chip select (CS) input. Communication to the device can be paused via the hold pin (HOLD). While the device is paused, transitions on its inputs will be ignored, with the exception of chip select, allowing the host to service higher priority interrupts. ## **PACKAGE TYPES** # **BLOCK DIAGRAM** <sup>\*25</sup>xx080 is used in this document as a generic part number for the 25AA080/25LC080/25C080 devices. SPI is a trademark of Motorola. # 1.0 ELECTRICAL CHARACTERISTICS # 1.1 Maximum Ratings\* | Vcc | 7.0V | |-----------------------------------------|------------------| | All inputs and outputs w.r.t. Vss | 0.6V to Vcc+1.0V | | Storage temperature | 65°C to 150°C | | Ambient temperature under bias | 65°C to 125°C | | Soldering temperature of leads (10 seco | nds)+300°C | | ESD protection on all pins | 4kV | \*Notice: Stresses above those listed under 'Maximum ratings' may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operational listings of this specification is not implied. Exposure to maximum rating conditions for an extended period of time may affect device reliability TABLE 1-1: PIN FUNCTION TABLE | Name | Function | | | | |------|--------------------|--|--|--| | CS | Chip Select Input | | | | | SO | Serial Data Output | | | | | SI | Serial Data Input | | | | | SCK | Serial Clock Input | | | | | WP | Write Protect Pin | | | | | Vss | Ground | | | | | Vcc | Supply Voltage | | | | | HOLD | Hold Input | | | | FIGURE 1-2: AC TEST CIRCUIT # 1.2 AC Test Conditions ### AC Waveform: VLO = 0.2V VHI = VCC - 0.2V (Note 1) VHI = 4.0V (Note 2) Timing Measurement Reference Level Input 0.5 VCC Output 0.5 VCC **Note 1:** For VCC ≤ 4.0V **2:** For VCC > 4.0V # TABLE 1-3: DC CHARACTERISTICS | All parameters apply over the specified operating ranges unless otherwise noted. | operating ranges Industrial (I): TAMB = -40°C to +85°C VCC = 1.8V to 5.5V | | | | | | | |----------------------------------------------------------------------------------|---------------------------------------------------------------------------|----------|---------|-------|---------------------------------------------------------|--|--| | Parameter | Symbol | Min | Max | Units | Test Conditions | | | | High level input valtage | VIH1 | 2.0 | Vcc+1 | V | Vcc ≥ 2.7V (Note) | | | | High level input voltage | VIH2 | 0.7 Vcc | Vcc+1 | V | Vcc< 2.7V (Note) | | | | Lavrier al innut valtage | VIL1 | -0.3 | 0.8 | V | Vcc ≥ 2.7V (Note) | | | | Low level input voltage | VIL2 | -0.3 | 0.3 Vcc | V | Vcc < 2.7V (Note) | | | | Low lovel output voltage | Vol | _ | 0.4 | V | IOL = 2.1 mA | | | | Low level output voltage | Vol | _ | 0.2 | V | IOL = 1.0 mA, VCC < 2.5V | | | | High level output voltage | Voн | Vcc -0.5 | _ | V | ΙΟΗ =-400 μΑ | | | | Input leakage current | ILI | -10 | 10 | μΑ | <del>CS</del> = Vcc, Vin = Vss to Vcc | | | | Output leakage current | ILO | -10 | 10 | μΑ | <del>CS</del> = Vcc, Vout = Vss to Vcc | | | | Internal Capacitance (all inputs and outputs) | CINT | _ | 7 | pF | TAMB = 25°C, CLK = 1.0 MHz,<br>VCC = 5.0V (Note) | | | | | Icc Read | _ | 1 | mA | VCC = 5.5V; FCLK=3.0 MHz; SO = Open | | | | Operating Current | | _ | 500 | μΑ | VCC = 2.5V; FCLK=2.0 MHz; SO = Open | | | | Operating Current | Icc Write | _ | 5 | mA | Vcc= 5.5V | | | | | | _ | 3 | mA | VCC = 2.5V | | | | Standby Current | Iccs | _ | 5 | μΑ | CS = Vcc = 5.5V, Inputs tied to Vcc or Vss | | | | | | _ | 1 | μA | $\overline{CS}$ = Vcc = 2.5V, Inputs tied to Vcc or Vss | | | Note: This parameter is periodically sampled and not 100% tested. TABLE 1-4: AC CHARACTERISTICS | All parameters apply over the specified operating ranges unless otherwise noted. | Commercial (C):<br>Industrial (I):<br>Automotive (E): | Tamb = -4 | °C to +70°C<br>10°C to +85°C<br>10°C to +125° | | | |----------------------------------------------------------------------------------|-------------------------------------------------------|-------------------|-----------------------------------------------|-------------------|-------------------------------------------------------------------------------------------| | Parameter | Symbol | Min | Max | Units | Test Conditions | | Clock Frequency | FCLK | _ | 3<br>2<br>1 | MHz<br>MHz<br>MHz | Vcc = 4.5V to 5.5V<br>Vcc = 2.5V to 4.5V<br>Vcc = 1.8V to 2.5V | | CS Setup Time | Tcss | 100<br>250<br>500 | | ns<br>ns<br>ns | VCC = 1.8V to 2.5V<br>VCC = 4.5V to 5.5V<br>VCC = 2.5V to 4.5V<br>VCC = 1.8V to 2.5V | | CS Hold Time | Тсѕн | 150<br>250<br>475 | _<br>_<br>_ | ns<br>ns<br>ns | Vcc = 4.5V to 5.5V<br>Vcc = 2.5V to 4.5V<br>Vcc = 1.8V to 2.5V | | CS Disable Time | TCSD | 500 | _ | ns | | | Data Setup Time | Tsu | 30<br>50<br>50 | | ns<br>ns<br>ns | Vcc = 4.5V to 5.5V<br>Vcc = 2.5V to 4.5V<br>Vcc = 1.8V to 2.5V | | Data Hold Time | Тно | 50<br>100<br>100 | _<br>_<br>_ | ns<br>ns<br>ns | VCC = 4.5V to 5.5V<br>VCC = 2.5V to 4.5V<br>VCC = 1.8V to 2.5V | | CLK Rise Time | TR | _ | 2 | μs | (Note 1) | | CLK Fall Time | TF | _ | 2 | μs | (Note 1) | | Clock High Time | Тні | 150<br>250<br>475 | _<br>_<br>_ | ns<br>ns<br>ns | Vcc = 4.5V to 5.5V<br>Vcc = 2.5V to 4.5V<br>Vcc = 1.8V to 2.5V | | Clock Low Time | TLO | 150<br>250<br>475 | _<br>_<br>_ | ns<br>ns<br>ns | Vcc = 4.5V to 5.5V<br>Vcc = 2.5V to 4.5V<br>Vcc = 1.8V to 2.5V | | Clock Delay Time | TCLD | 50 | _ | ns | | | Clock Enable Time | TCLE | 50 | _ | ns | | | Output Valid from<br>Clock Low | Tv | _<br>_<br>_ | 150<br>250<br>475 | ns<br>ns<br>ns | Vcc = 4.5V to 5.5V<br>Vcc = 2.5V to 4.5V<br>Vcc = 1.8V to 2.5V | | Output Hold Time | Тно | 0 | _ | ns | (Note 1) | | Output Disable Time | Tois | _<br>_<br>_ | 200<br>250<br>500 | ns<br>ns<br>ns | Vcc = 4.5V to 5.5V (Note 1)<br>Vcc = 2.5V to 4.5V (Note 1)<br>Vcc = 1.8V to 2.5V (Note 1) | | HOLD Setup Time | THS | 100<br>100<br>200 | _<br>_<br>_ | ns<br>ns<br>ns | Vcc = 4.5V to 5.5V<br>Vcc = 2.5V to 4.5V<br>Vcc = 1.8V to 2.5V | | HOLD Hold Time | Тнн | 100<br>100<br>200 | | ns<br>ns<br>ns | Vcc = 4.5V to 5.5V<br>Vcc = 2.5V to 4.5V<br>Vcc = 1.8V to 2.5V | | HOLD Low to Output High-Z | THZ | 100<br>150<br>200 | _<br>_<br>_ | ns<br>ns<br>ns | Vcc = 4.5V to 5.5V (Note 1)<br>Vcc = 2.5V to 4.5V (Note 1)<br>Vcc = 1.8V to 2.5V (Note 1) | | HOLD High to Output Valid | Thv | 100<br>150<br>200 | | ns<br>ns<br>ns | Vcc = 4.5V to 5.5V<br>Vcc = 2.5V to 4.5V<br>Vcc = 1.8V to 2.5V | | Internal Write Cycle Time | Twc | _ | 5 | ms | 44 . 0 | | Endurance | _ | 1M | _ | E/W Cycles | (Note 2) | Note 1: This parameter is periodically sampled and not 100% tested. <sup>2:</sup> This parameter is not tested but guaranteed by characterization. For endurance estimates in a specific application, please consult the Total Endurance Model which can be obtained on our website. FIGURE 1-5: HOLD TIMING FIGURE 1-6: SERIAL INPUT TIMING FIGURE 1-7: SERIAL OUTPUT TIMING # 2.0 PIN DESCRIPTIONS # 2.1 Chip Select (CS) A low level on this pin selects the device. A high level deselects the device and forces it into standby mode. However, a programming cycle which is already initiated or in progress will be completed, regardless of the $\overline{\text{CS}}$ input signal. If $\overline{\text{CS}}$ is brought high during a program cycle, the device will go in standby mode as soon as the programming cycle is complete. As soon as the device is deselected, SO goes to the high impedance state, allowing multiple parts to share the same SPI bus. A low to high transition on $\overline{\text{CS}}$ after a valid write sequence initiates an internal write cycle. After power-up, a low level on $\overline{\text{CS}}$ is required prior to any sequence being initiated. # 2.2 Serial Input (SI) The SI pin is used to transfer data into the device. It receives instructions, addresses, and data. Data is latched on the rising edge of the serial clock. # 2.3 Serial Output (SO) The SO pin is used to transfer data out of the 25xx080. During a read cycle, data is shifted out on this pin after the falling edge of the serial clock. ### 2.4 Serial Clock (SCK) The SCK is used to synchronize the communication between a master and the 25xx080. Instructions, addresses, or data present on the SI pin are latched on the rising edge of the clock input, while data on the SO pin is updated after the falling edge of the clock input. # 2.5 Write Protect (WP) This pin is used in conjunction with the WPEN bit in the status register to prohibit writes to the non-volatile bits in the status register. When $\overline{WP}$ is low and WPEN is high, writing to the non-volatile bits in the status register is disabled. All other operations function normally. When $\overline{WP}$ is high, all functions, including writes to the non-volatile bits in the status register operate normally. If the WPEN bit is set, $\overline{WP}$ low during a status register write sequence will disable writing to the status register. If an internal write cycle has already begun, $\overline{WP}$ going low will have no effect on the write. The $\overline{WP}$ pin function is blocked when the WPEN bit in the status register is low. This allows the user to install the 25xx080 in a system with $\overline{WP}$ pin grounded and still be able to write to the status register. The $\overline{WP}$ pin functions will be enabled when the WPEN bit is set high. ### 2.6 Hold (HOLD) The HOLD pin is used to suspend transmission to the 25xx080 while in the middle of a serial sequence without having to re-transmit the entire sequence over at a later time. It must be held high any time this function is not being used. Once the device is selected and a serial sequence is underway, the HOLD pin may be pulled low to pause further serial communication without resetting the serial sequence. The HOLD pin must be brought low while SCK is low, otherwise the HOLD function will not be invoked until the next SCK high to low transition. The 25xx080 must remain selected during this sequence. The SI, SCK, and SO pins are in a high impedance state during the time the part is paused and transitions on these pins will be ignored. To resume serial communication. HOLD must be brought high while the SCK pin is low, otherwise serial communication will not resume. Lowering the HOLD line at any time will tri-state the SO line. ## 3.0 FUNCTIONAL DESCRIPTION ### 3.1 PRINCIPLES OF OPERATION The 25xx080 are 1024 byte Serial EEPROMs designed to interface directly with the Serial Peripheral Interface (SPI) port of many of today's popular microcontroller families, including Microchip's PIC16C6X/TX microcontrollers. It may also interface with microcontrollers that do not have a built-in SPI port by using discrete I/O lines programmed properly with the software. The 25xx080 contains an 8-bit instruction register. The part is accessed via the SI pin, with data being clocked in on the rising edge of SCK. The $\overline{\text{CS}}$ pin must be low and the $\overline{\text{HOLD}}$ pin must be high for the entire operation. The $\overline{\text{WP}}$ pin must be held high to allow writing to the memory array. Table 3-1 contains a list of the possible instruction bytes and format for device operation. All instructions, addresses, and data are transferred MSB first, LSB last. Data is sampled on the first rising edge of SCK after $\overline{\text{CS}}$ goes low. If the clock line is shared with other peripheral devices on the SPI bus, the user can assert the $\overline{\text{HOLD}}$ input and place the 25xx080 in 'HOLD' mode. After releasing the $\overline{\text{HOLD}}$ pin, operation will resume from the point when the $\overline{\text{HOLD}}$ was asserted. # 3.2 Read Sequence The part is selected by pulling $\overline{\text{CS}}$ low. The 8-bit read instruction is transmitted to the 25xx080 followed by the 16-bit address, with the six MSBs of the address being don't care bits. After the correct read instruction and address are sent, the data stored in the memory at the selected address is shifted out on the SO pin. The data stored in the memory at the next address can be read sequentially by continuing to provide clock pulses. The internal address pointer is automatically incremented to the next higher address after each byte of data is shifted out. When the highest address is reached (03FFh), the address counter rolls over to address 0000h allowing the read cycle to be continued indefinitely. The read operation is terminated by raising the $\overline{\text{CS}}$ pin (Figure 3-2). ### 3.3 Write Sequence Prior to any attempt to write data to the 25xx080, the write enable latch must be set by issuing the WREN instruction (Figure 3-5). This is done by setting $\overline{CS}$ low and then clocking out the proper instruction into the 25xx080. After all eight bits of the instruction are transmitted, the $\overline{CS}$ must be brought high to set the write enable latch. If the write operation is initiated immediately after the WREN instruction without $\overline{CS}$ being brought high, the data will not be written to the array because the write enable latch will not have been properly set. For the data to be actually written to the array, the $\overline{\text{CS}}$ must be brought high after the least significant bit (D0) of the n<sup>th</sup> data byte has been clocked in. If $\overline{\text{CS}}$ is brought high at any other time, the write operation will not be completed. Refer to Figure 3-3 and Figure 3-4 for more detailed illustrations on the byte write sequence and the page write sequence respectively. While the write is in progress, the status register may be read to check the status of the WPEN, WIP, WEL, BP1, and BP0 bits (Figure 3-7). A read attempt of a memory array location will not be possible during a write cycle. When the write cycle is completed, the write enable latch is reset. TABLE 3-1: INSTRUCTION SET | Instruction Name | Instruction Format | Description | | |------------------|--------------------|-----------------------------------------------------------|--| | READ | 0000 0011 | Read data from memory array beginning at selected address | | | WRITE | 0000 0010 | Write data to memory array beginning at selected address | | | WRDI | 0000 0100 | Reset the write enable latch (disable write operations) | | | WREN | 0000 0110 | Set the write enable latch (enable write operations) | | | RDSR | 0000 0101 | Read status register | | | WRSR | 0000 0001 | Write status register | | # FIGURE 3-2: READ SEQUENCE # FIGURE 3-3: BYTE WRITE SEQUENCE # FIGURE 3-4: PAGE WRITE SEQUENCE # 3.4 Write Enable (WREN) and Write Disable (WRDI) The 25xx080 contains a write enable latch. See Table 3-10 for the Write Protect Functionality Matrix. This latch must be set before any write operation will be completed internally. The WREN instruction will set the latch, and the WRDI will reset the latch. The following is a list of conditions under which the write enable latch will be reset: - Power-up - · WRDI instruction successfully executed - · WRSR instruction successfully executed - · WRITE instruction successfully executed FIGURE 3-5: WRITE ENABLE SEQUENCE FIGURE 3-6: WRITE DISABLE SEQUENCE # 3.5 Read Status Register (RDSR) The RDSR instruction provides access to the status register. The status register may be read at any time, even during a write cycle. The status register is formatted as follows: | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|-----|-----|-----|-----| | WPEN | Х | Х | Х | BP1 | BP0 | WEL | WIP | The **Write-In-Process (WIP)** bit indicates whether the 25xx080 is busy with a write operation. When set to a '1' a write is in progress, when set to a '0' no write is in progress. This bit is read only. The **Write Enable Latch (WEL)** bit indicates the status of the write enable latch. When set to a '1' the latch allows writes to the array, when set to a '0' the latch prohibits writes to the array. The state of this bit can always be updated via the WREN or WRDI commands regardless of the state of write protection on the status register. This bit is read only. The **Block Protection (BP0 and BP1)** bits indicate which blocks are currently write protected. These bits are set by the user issuing the WRSR instruction. These bits are non-volatile. See Figure 3-7 for the RDSR timing sequence. FIGURE 3-7: READ STATUS REGISTER SEQUENCE # 3.6 Write Status Register(WRSR) The WRSR instruction allows the user to select one of four levels of protection for the array by writing to the appropriate bits in the status register. The array is divided up into four segments. The user has the ability to write protect none, one, two, or all four of the segments of the array. The partitioning is controlled as illustrated in Table 3-8. The Write Protect Enable (WPEN) bit is a non-volatile bit that is available as an enable bit for the $\overline{WP}$ pin. The Write Protect ( $\overline{WP}$ ) pin and the Write Protect Enable (WPEN) bit in the status register control the programmable hardware write protect feature. Hardware write protection is enabled when $\overline{WP}$ pin is low and the WPEN bit is high. Hardware write protection is disabled when either the $\overline{WP}$ pin is high or the WPEN bit is low. When the chip is hardware write protected, only writes to non-volatile bits in the status register are disabled. See Table 3-3 for a matrix of functionality on the WPEN bit. See Figure 3-9 for the WRSR timing sequence. TABLE 3-8: ARRAY PROTECTION | BP1 | BP0 | Array Addresses<br>Write Protected | |-----|-----|------------------------------------| | 0 | 0 | none | | 0 | 1 | upper 1/4<br>(0300h - 03FFh) | | 1 | 0 | upper 1/2<br>(0200h - 03FFh) | | 1 | 1 | all<br>(0000h - 03FFh) | FIGURE 3-9: WRITE STATUS REGISTER SEQUENCE ### 3.7 Data Protection The following protection has been implemented to prevent inadvertent writes to the array: - The write enable latch is reset on power-up. - A write enable instruction must be issued to set the write enable latch. - After a byte write, page write, or status register write, the write enable latch is reset. - CS must be set high after the proper number of clock cycles to start an internal write cycle. - Access to the array during an internal write cycle is ignored and programming is continued. ### 3.8 Power On State The 25xx080 powers on in the following state: - The device is in low power standby mode (CS = 1). - The write enable latch is reset. - SO is in high impedance state. - A high to low level transition on CS is required to enter active state. TABLE 3-10: WRITE PROTECT FUNCTIONALITY MATRIX | WPEN | WP | WEL | Protected Blocks | Unprotected Blocks | Status Register | |------|------|-----|------------------|--------------------|-----------------| | Х | X | 0 | Protected | Protected | Protected | | 0 | Х | 1 | Protected | Writable | Writable | | 1 | Low | 1 | Protected | Writable | Protected | | Х | High | 1 | Protected | Writable | Writable | NOTES: NOTES: NOTES: # 25AA080/25LC080/25C080 PRODUCT IDENTIFICATION SYSTEM To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.. # Sales and Support #### **Data Sheets** Products supported by a preliminary Data Sheet may have an errata sheet describing minor operational differences and recommended workarounds. To determine if an errata sheet exists for a particular device, please contact one of the following: - Your local Microchip sales office - The Microchip Corporate Literature Center U.S. FAX: (602) 786-7277 - 3. The Microchip's Bulletin Board, via your local CompuServe number (CompuServe membership NOT required). Please specify which device, revision of silicon and Data Sheet (include Literature #) you are using. # WORLDWIDE SALES AND SERVICE ### **AMERICAS** #### Corporate Office Microchip Technology Inc. 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 602-786-7200 Fax: 602-786-7277 Technical Support: 602 786-7627 Web: http://www.microchip.com #### Atlanta Microchip Technology Inc. 500 Sugar Mill Road, Suite 200B Atlanta, GA 30350 Tel: 770-640-0034 Fax: 770-640-0307 #### **Boston** Microchip Technology Inc. 5 Mount Royal Avenue Marlborough, MA 01752 Tel: 508-480-9990 Fax: 508-480-8575 ### Chicago Microchip Technology Inc. 333 Pierce Road, Suite 180 Itasca, IL 60143 Tel: 630-285-0071 Fax: 630-285-0075 Microchip Technology Inc. 14651 Dallas Parkway, Suite 816 Dallas, TX 75240-8809 Tel: 972-991-7177 Fax: 972-991-8588 ### Dayton Microchip Technology Inc. Two Prestige Place, Suite 150 Miamisburg, OH 45342 Tel: 937-291-1654 Fax: 937-291-9175 Microchip Technology Inc. 42705 Grand River, Suite 201 Novi. MI 48375-1727 Tel: 248-374-1888 Fax: 248-374-2878 ### Los Angeles Microchip Technology Inc. 18201 Von Karman, Suite 1090 Irvine, CA 92612 Tel: 714-263-1888 Fax: 714-263-1338 #### **New York** Microchip Technology Inc. 150 Motor Parkway, Suite 202 Hauppauge, NY 11788 Tel: 516-273-5305 Fax: 516-273-5335 #### San Jose Microchip Technology Inc. 2107 North First Street, Suite 590 San Jose, CA 95131 Tel: 408-436-7950 Fax: 408-436-7955 # AMERICAS (continued) #### Toronto Microchip Technology Inc. 5925 Airport Road, Suite 200 Mississauga, Ontario L4V 1W1, Canada Tel: 905-405-6279 Fax: 905-405-6253 # **ASIA/PACIFIC** Microchip Technology Inc. #### Hona Kona Microchip Asia Pacific RM 3801B, Tower Two Metroplaza 223 Hing Fong Road Kwai Fong, N.T., Hong Kong Tel: 852-2-401-1200 Fax: 852-2-401-3431 India Liaison Office No. 6, Legacy, Convent Road Bangalore 560 025, India Tel: 91-80-229-0061 Fax: 91-80-229-0062 ### Japan Microchip Technology Intl. Inc. Benex S-1 6F 3-18-20, Shinyokohama Kohoku-Ku, Yokohama-shi Kanagawa 222-0033 Japan Tel: 81-45-471- 6166 Fax: 81-45-471-6122 ### Korea Microchip Technology Korea 168-1, Youngbo Bldg. 3 Floor Samsung-Dong, Kangnam-Ku Seoul, Korea Tel: 82-2-554-7200 Fax: 82-2-558-5934 ### Shanghai Microchip Technology RM 406 Shanghai Golden Bridge Bldg. 2077 Yan'an Road West, Hong Qiao District Shanghai, PRC 200335 Tel: 86-21-6275-5700 Fax: 86 21-6275-5060 # ASIA/PACIFIC (continued) ### Singapore Microchip Technology Singapore Pte Ltd. 200 Middle Road #07-02 Prime Centre Singapore 188980 Tel: 65-334-8870 Fax: 65-334-8850 #### Taiwan, R.O.C Microchip Technology Taiwan 10F-1C 207 Tung Hua North Road Taipei, Taiwan, ROC Tel: 886-2-2717-7175 Fax: 886-2-2545-0139 # **EUROPE** ### **United Kingdom** Arizona Microchip Technology Ltd. 505 Eskdale Road Winnersh Triangle Wokingham Berkshire, England RG41 5TU Tel: 44-1189-21-5858 Fax: 44-1189-21-5835 Arizona Microchip Technology SARL Zone Industrielle de la Bonde 2 Rue du Buisson aux Fraises 91300 Massy, France Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79 # Germany Arizona Microchip Technology GmbH Gustav-Heinemann-Ring 125 D-81739 Müchen, Germany Tel: 49-89-627-144 0 Fax: 49-89-627-144-44 ### Italy Arizona Microchip Technology SRL Centro Direzionale Colleoni Palazzo Taurus 1 V. Le Colleoni 1 20041 Agrate Brianza Tel: 39-39-6899939 Fax: 39-39-6899883 6/11/98 Microchip received ISO 9001 Quality System certification for its worldwide headquarters, design, and wafer fabrication facilities in January, 1997. Our field-programmable PICmicro™ 8-bit MCUs, Serial EEPROMs, related specialty memory products and development systems conform to the stringent quality standards of the International Standard Organization (ISO). All rights reserved. © 1998, Microchip Technology Incorporated, USA. 7/98 📢 Printed on recycled paper. Information contained in this publication regarding doing applications and the life is intended for suggestion only and may be approached by updates. No representation or security is given and no liability is essuand by Microthip Technology Incorporated with respect to the accuracy or use of such information, or information of their intended products arising from such use or chievake. Use of Microthip's products as calcinol comparers in life support systems is not authorized copy with express written approach by Microthip, No liorness are consept, implicitly or otherwises, under any intellectual property rights. The Microthip logo and rare are registered taxinards of Microthip Technology Inc. in the U.S.A. and other controls. All rights reserved. All other tools under the property of their respective comparises.