# 256-BIT READ/WRITE STATIC MOS RAM (256X1)

25L01-I,N

25L01

### DESCRIPTION

The 25L01 employs enhancement mode pchannel MOS devices integrated on a single monolithic chip.

Low cost silicone DIP packaging is implemented and reliability is assured by the use of Signetics' unique silicon gate MOS process technology. Unlike the standard metal gate MOS process the silicon material over the gate oxide passivates the MOS transistors, and the deposited dielectric material over the silicon gate-oxide substrate structure provides an ion barrier. In addition, Signetics' proprietary surface passivation and silicone packaging techniques result in an MOS circuit with inherent high reliability and demonstrating superior moisture resistance, mechanical shock and ionic contamination barriers.

All inputs of the 25L01 can be driven directly by standard bipolar integrated circuits (TTL, DTL, etc.). The data output buffers are capable of sinking a minimum of 1.6mA, sufficient to drive one standard TTL load.

The maximum power dissipation of 1.7mW/bit is required only during read or write. For standby operation  $100\mu$ W/bit is obtained by removing V<sub>D</sub> and reducing V<sub>DD</sub> to -8.0V. Removal of V<sub>D</sub> alone wll cut power dissipation by a factor of almost 3.

The outputs of the 25L01 are effectively open circuited when the device is not selected (logic high on chip select). This feature allows OR-tying for memory expansion.

### **FEATURES**

- Fully decoded addresses
- Access time: 1.0µs guaranteed
- Power dissipation: 1.7mW/bit max
- Standby power dissipation: 100µW/bit
- DTL and TTL compatible
- Chip select and output wired-OR capability
- Standard 16-pin DIP
- P-MOS silicon gate technology
- Fully static
- Requires no clocking
- Optimized with +5 and -12V supplies

### **APPLICATIONS**

- Small buffer stores
- Small core memory replacement
- Bipolar compatible data storage

### **PIN CONFIGURATION**



## **BLOCK DIAGRAM**



### **ABSOLUTE MAXIMUM RATINGS1**

|                  | PARAMETER                                                                                             | RATING                                | UNIT |
|------------------|-------------------------------------------------------------------------------------------------------|---------------------------------------|------|
|                  | Temperature range                                                                                     | · · · · · · · · · · · · · · · · · · · | °C   |
| Ι T <sub>A</sub> | Operating                                                                                             | 0 to +70                              |      |
| TSTG             | Storage                                                                                               | -65 to +150                           |      |
| PD               | Power dissipation                                                                                     |                                       | mW   |
| 1                | l package                                                                                             | 800                                   |      |
|                  | N package                                                                                             | 640                                   |      |
|                  | All input or output voltages<br>with respect to the most                                              | +0.3 to -20                           | v    |
|                  | positive supply voltage, $V_{CC}$<br>Supply voltages $V_{DD}$ and $V_{D}$<br>with respect to $V_{CC}$ | -18                                   | v    |



# 256-BIT READ/WRITE STATIC MOS RAM (256X1)

25L01-I,N

2510

#### DC ELECTRICAL CHARACTERISTICS $T_A = 0^{\circ}C$ to $70^{\circ}C$ , $V_{CC} = +5V \pm 5\%$ , $V_{DD} = V_D = -12V \pm 5\%$ unless otherwise specified.2.3.4.5.6.7.

|           | PARAMETER             | TEST CONDITIONS                                  | LIMITS               |        |         |      |
|-----------|-----------------------|--------------------------------------------------|----------------------|--------|---------|------|
| FANAMEIEN |                       |                                                  | Min                  | Тур    | Max     | UNIT |
|           | Input voltage         |                                                  |                      |        |         | ۷    |
| VIL       | Low                   |                                                  | -12                  |        | Vcc-4.5 |      |
| VIH       | High                  |                                                  | V <sub>CC</sub> -2.0 |        | Vcc+0.3 |      |
|           | Output voltage        |                                                  |                      |        |         | v    |
| Vol       | Low                   | IOL 3.0mA                                        |                      | -0.7   | 0.45    |      |
| Vон       | High                  | lон = −100µА                                     | 3.5                  | 4.5    |         |      |
|           | Input current         | $V_{IN} = 0V, T_A = +25^{\circ}C$                |                      |        |         | nĂ   |
| łLi       | Load (All input pins) |                                                  |                      | <1.0   | 500     |      |
|           | Output current        |                                                  |                      |        |         |      |
| ILO       | Leakage               | $V_{OUT} = 0V$ , Chip select input = 3.3V,       |                      | <1.0   | 1000    | nA   |
|           | •                     | $T_A = 25^{\circ}C$                              |                      |        |         |      |
|           | Sink                  |                                                  |                      |        |         |      |
| IOL1      |                       | $V_{OUT} = 0.45V, T_A = +25^{\circ}C$            | 3.0                  | 6      |         |      |
| IOL2      |                       | V <sub>OUT</sub> = 0.45V, T <sub>A</sub> = +70°C | 2.0                  | 5<br>6 |         |      |
| IOL3      |                       | $V_{OUT} = -0.7V$                                |                      | 6      | 13      |      |
|           | Source                | V <sub>OUT</sub> = 0V                            |                      |        |         | m A  |
| Юн1       |                       | T <sub>A</sub> = +25°C                           | -3.0                 | 4      |         |      |
| IOH2      |                       | T <sub>A</sub> ≈ +70°C                           | -2.0                 | 3      |         |      |
|           | Supply current        | $T_A = +25^{\circ}C$                             |                      |        |         | mĀ   |
| IDD       | VDD                   |                                                  |                      | 5      | 9       |      |
| lo.       | VD                    | I <sub>OL</sub> = 0mA                            |                      | 11     | 16      |      |
|           | Capacitance           | f = 1MHz                                         |                      |        |         | pF   |
| CIN       | Input (All pins)      | V <sub>IH</sub> = 5V                             |                      | 7      | 10      |      |
| COUT      | Output                | Vout = 5V                                        |                      | 7      | 10      |      |

### AC ELECTRICAL CHARACTERISTICS $T_A = 0^{\circ}C \text{ to } +70^{\circ}C, V_{CC} = 5V \pm 5\%, V_{DD} = V_D = -12V \pm 5\%, V_{DD} = -12V \pm 5\%, V$

 $T_A = 0^{\circ}$  C to +70° C,  $V_{CC} = 5V \pm 5\%$ ,  $V_{DD} = V_D = -12V \pm 5\%$ , Input pulse amplitudes = 0 to 5V, Input pulse rise and fall times = <10ns, Speed measurements referenced to 1.5V levels, Output load = 1 TTL gate, Measurements made at output of TTL gate ( $t_{pd} \le 10$ ns), unless otherwise specified.

| DADAMETED                                | то     | FROM    | LIMITS |     |      |      |
|------------------------------------------|--------|---------|--------|-----|------|------|
| PARAMETER                                |        |         | Min    | Тур | Max  | UNIT |
| READ CYCLE                               |        |         | -      |     | 1000 |      |
| t <sub>A</sub> Access time               | Output | Address |        |     | 1000 | ns   |
| WRITE CYCLE                              |        |         | -8-    |     |      |      |
| tw Write time                            |        |         | 300    | [   | 1    | ns   |
| twp Delay time                           | Write  | Address | 300    |     |      | ns   |
| twp Write pulse width                    |        |         | 400    |     |      | ns   |
| t <sub>DO</sub> Data-write pulse overlap |        |         | 100    |     |      | ns   |

NOTES

 Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or at any other condition above those indicated in the operational sections of this specification is not implied.

3. All inputs are protected against static charge.

7. Typical values are at +25°C and typical supply voltages.

For operating at elevated temperatures the device must be derated based on a +150°C
maximum junction temperature and a thermal resistance of 100°C/W junction to
ambient for the I package or 150°C/W for the N package.

<sup>4.</sup> Parameters are valid over operating temperature range unless specified.

All voltage measurements are referenced to ground.
 Manufacturer reserves the right to make design and process changes and

improvements.

# 256-BIT READ/WRITE STATIC MOS RAM (256X1)

## **TEST LOAD CIRCUIT**



#### NOTES

A. Each clock time is split into a Read followed by a Write. Read and Write times can be varied by adjustment of the delay and width controls of the pulse generator.

B. Data generator produces a 256-bit block of data, 32 bits repeated 8 times. PCM mode used so data can be changed in 32 bits of the 2501 from one cycle to the next.
C. All inputs to the 25L01 are standard TTL outputs with V<sub>CC</sub> = 5V ± 5%.

D. Access time is measured between A1 (least significant address input) and points 1 and

2.

### **VOLTAGE WAVEFORMS**





25L01-I,N

25L01