# 54\$/74\$158 54LS/74LS158 # **QUAD 2-INPUT MULTIPLEXER** **DESCRIPTION** — The '158 is a high speed quad 2-input multiplexer. It selects four bits of data from two sources using the common Select and Enable inputs. The four buffered outputs present the selected data in the inverted form. The '158 can also generate any four of the 16 different functions of two variables. # 16 V<sub>CC</sub> 15 Ē 14 loc 13 I<sub>1c</sub> Za 4 12 **Z**c 1<sub>1b</sub> 6 11 lod 10 I<sub>1d</sub> **Z**<sub>b</sub> 7 9 Zd GND 8 CONNECTION DIAGRAM PINOUT A #### LOGIC SYMBOL #### **ORDERING CODE:** See Section 9 | | PIN | COMMERCIAL GRADE | MILITARY GRADE | PKG | | | |--------------------|-----|------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|------|--|--| | PKGS OUT | | $V_{CC} = +5.0 \text{ V } \pm 5\%,$<br>$T_A = 0^{\circ}\text{C to } +70^{\circ}\text{C}$ | $V_{CC} = +5.0 \text{ V} \pm 10\%,$<br>$T_A = -55^{\circ}\text{ C} \text{ to } +125^{\circ}\text{ C}$ | TYPE | | | | Plastic<br>DIP (P) | Α | 74S158PC, 74LS158PC | | 9B | | | | Ceramic<br>DIP (D) | Α | 74S158DC, 74LS158DC | 54S158DM, 54LS158DM | 6B | | | | Flatpak<br>(F) | Α | 74S158FC, 74LS158FC | 54S158FM, 54LS158FM | 4L | | | #### INPUT LOADING/FAN-OUT: See Section 3 for U.L. definitions | PIN NAMES | DESCRIPTION | <b>54/74S (U.L.)</b><br>HIGH/LOW | <b>54/74LS (U.L.)</b><br>HIGH/LOW | | |-----------------------------------|---------------------------|----------------------------------|-----------------------------------|--| | loa — lod | Source 0 Data Inputs | 1.25/1.25 | 0.5/0.25 | | | 11a - 11d | Source 1 Data Inputs | 1.25/1.25 | 0.5/0.25 | | | Ē | Enable Input (Active LOW) | 2.5/2.5 | 1.0/0.5 | | | S | Select Input | 2.5/2.5 | 1.0/0.5 | | | $\overline{Z}_a - \overline{Z}_d$ | Inverted Outputs | 25/12.5 | 10/5.0 | | | | | | (2.5) | | #### **TRUTH TABLE** | | INF | UTS | OUTPUTS | | | |---|-----|-----|---------|---|--| | Ē | S | lo | lı | Z | | | Н | Х | Х | Х | Н | | | L | L | L | Х | Н | | | L | L | н | Х | L | | | L | Н | Х | L | н | | | L | Н | Х | Н | L | | H = HIGH Voltage Level L = LOW Voltage Level X = Immaterial **FUNCTIONAL DESCRIPTION** — The '158 is a quad 2-input multiplexer fabricated with the Schottky barrier diode process for high speed. It selects four bits of data from two sources under the control of a common Select input ( $\overline{S}$ ) and presents the data in inverted form at the four outputs. The Enable input ( $\overline{E}$ ) is active LOW. When $\overline{E}$ is HIGH, all of the outputs ( $\overline{Z}$ ) are forced HIGH regardless of all other inputs. The '158 is the logic implementation of a 4-pole, 2-position switch where the position of the switch is determined by the logic levels supplied to the Select input. A common use of the '158 is the moving of data from two groups of registers to four common output busses. The particular register from which the data comes is determined by the state of the Select input. A less obvious use is as a function generator. The '158 can generate four functions of two variables with one variable common. This is useful for implementing gating functions. # **LOGIC DIAGRAM** ### DC CHARACTERISTICS OVER OPERATING TEMPERATURE RANGE (unless otherwise specified) | SYMBOL PARAMETER | | 54/74\$ | | 54/74LS | | UNITS | CONDITIONS | |------------------|----------------------|---------|-----|---------|-----|-------|------------------------| | | | Min | Max | Min | Max | | | | lcc | Power Supply Current | | 61 | | 8.0 | mA | V <sub>CC</sub> = Max* | AC CHARACTERISTICS: V<sub>CC</sub> = +5.0 V, T<sub>A</sub> = +25° C (See Section 3 for waveforms and load configurations) | | | 54/7 | 54/74S | | 4LS | | | |--------------|-----------------------------------------------------|------|----------------------------------------------------------------|-----|----------|------------|-----------------| | SYMBOL | | | $C_L = 15 \text{ pF}$ $C_L = 15 \text{ pF}$ $C_L = 280 \Omega$ | | UNITS | CONDITIONS | | | | | Min | Max | Min | Max | | | | tPLH<br>tPHL | Propagation Delay, S to ₹ | | 12<br>12 | | 20<br>24 | ns | Figs. 3-1, 3-20 | | tPLH<br>tPHL | Propagation Delay, $\overline{E}$ to $\overline{Z}$ | | 11.5<br>12 | | 16<br>16 | ns | Figs. 3-1, 3-5 | | tPLH<br>tPHL | Propagation Delay, In to ∑ | | 6.0<br>6.0 | | 13<br>11 | ns | Figs. 3-1, 3-4 | ICC measured with outputs open and 4.5 V applied to all inputs.