# 68HC05J5A 68HC05J5A 68HC705J5A 68HRC705J5A SPECIFICATION (General Release) July 16, 1999 Semiconductor Products Sector July 16, 1999 GENERAL RELEASE SPECIFICATION #### **TABLE OF CONTENTS** | Section | on Page | |---------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | SECTION 1 GENERAL DESCRIPTION | | 1.1<br>1.2<br>1.3<br>1.4<br>1.5<br>1.5.1<br>1.5.2<br>1.5.3<br>1.5.4<br>1.5.5<br>1.5.6 | FEATURES 1-1 MASK OPTIONS 1-2 MCU STRUCTURE 1-2 PIN ASSIGNMENTS 1-4 FUNCTIONAL PIN DESCRIPTION 1-4 V <sub>DD</sub> AND V <sub>SS</sub> 1-4 OSC1, OSC2/R 1-4 RESET 1-6 IRQ (MASKABLE INTERRUPT REQUEST) 1-6 PA0-PA7 1-6 PB0-PB5 1-7 | | | SECTION 2 MEMORY | | 2.1<br>2.2<br>2.3<br>2.4 | I/O AND CONTROL REGISTERS 2-2 RAM 2-2 ROM 2-2 I/O REGISTERS SUMMARY 2-3 | | | SECTION 3<br>CENTRAL PROCESSING UNIT | | 3.1<br>3.2<br>3.3<br>3.4<br>3.5<br>3.6<br>3.6.1<br>3.6.2<br>3.6.3<br>3.6.4<br>3.6.5 | REGISTERS 3-1 ACCUMULATOR (A) 3-2 INDEX REGISTER (X) 3-2 STACK POINTER (SP) 3-2 PROGRAM COUNTER (PC) 3-2 CONDITION CODE REGISTER (CCR) 3-3 Half Carry Bit (H-Bit) 3-3 Interrupt Mask (I-Bit) 3-3 Negative Bit (N-Bit) 3-3 Zero Bit (Z-Bit) 3-3 Carry/Borrow Bit (C-Bit) 3-4 | | | SECTION 4 INTERRUPTS | | 4.1<br>4.2<br>4.3<br>4.4<br>4.5<br>4.5.1 | CPU INTERRUPT PROCESSING 4-1 RESET INTERRUPT SEQUENCE 4-2 SOFTWARE INTERRUPT (SWI) 4-3 HARDWARE INTERRUPTS 4-3 EXTERNAL INTERRUPT (IRQ) 4-3 IRQ CONTROL/STATUS REGISTER (ICSR) \$0A 4-5 | i GENERAL RELEASE SPECIFICATION July 16, 1999 #### **TABLE OF CONTENTS** | Section | on Pa | age | |----------------|-------------------------------------------|----------------------| | 4.5.2 | OPTIONAL EXTERNAL INTERRUPTS (PA0-PA3) | | | 4.5.3<br>4.5.4 | TIMER INTERRUPT (MFT) | -/<br>7 | | 4.5.4 | · · · · · · · · · · · · · · · · · · · | -/ | | | SECTION 5 RESETS | | | 5.1 | EXTERNAL RESET (RESET)5 | -2 | | 5.2 | INTERNAL RESETS5 | | | 5.2.1 | POWER-ON RESET (POR)5 | | | 5.2.2 | COMPUTER OPERATING PROPERLY RESET (COPR)5 | | | 5.2.3 | LOW VOLTAGE RESET (LVR)5 | -3 | | 5.2.4 | ILLEGAL ADDRESS RESET (ILADR)5 | -3 | | | SECTION 6 LOW POWER MODES | | | 0.4 | | | | 6.1<br>6.1.1 | STOP Mode | | | 6.1.2 | STOP Mode6 HALT Mode6 | | | 6.2 | WAIT INSTRUCTION6 | | | 6.3 | DATA-RETENTION MODE | - <del>4</del><br>-4 | | 6.4 | COP WATCHDOG TIMER CONSIDERATIONS | | | | SECTION 7 | | | | INPUT/OUTPUT PORTS | | | 7.1 | SLOW OUTPUT FALLING-EDGE TRANSITION | | | 7.2 | PORT A | | | 7.2.1 | Port A Data Register7 | | | 7.2.2 | Port A Data Direction Register | | | 7.2.3 | Port A Pulldown/up Register | | | 7.2.4<br>7.2.5 | Port A I/O Dis Interrupte | | | 7.2.5 | Port A I/O Pin Interrupts79 PORT B | | | 7.3.1 | Port B Data Register7 | | | 7.3.1 | Port B Data Direction Register | | | 7.3.3 | Port B Pulldown/up Register | | | 7.4 | I/O PORT PROGRAMMING | | | 7.4.1 | Pin Data Direction | | | 7.4.2 | Output Pin | | | 7.4.3 | Input Pin7 | | | 7.4.4 | I/O Pin Transitions7 | | | 7.4.5 | I/O Pin Truth Tables7 | -7 | July 16, 1999 GENERAL RELEASE SPECIFICATION #### **TABLE OF CONTENTS** | Section Page | е | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------| | SECTION 8 MULTI-FUNCTION TIMER | | | 8.1 OVERVIEW | | | SECTION 9<br>16-BIT TIMER | | | 9.1 TIMER1 COUNTER REGISTERS (TCNTH, TCNTL) 9-2 9.2 ALTERNATE COUNTER REGISTERS (ACNTH, ACNTL) 9-3 9.3 INPUT CAPTURE REGISTERS 9-5 9.4 TIMER1 CONTROL REGISTER (T1CR) 9-8 9.5 TIMER1 STATUS REGISTER (T1SR) 9-9 9.6 TIMER1 OPERATION DURING WAIT MODE 9-9 9.7 TIMER1 OPERATION DURING STOP MODE 9-9 | ;<br>; | | SECTION 10 INSTRUCTION SET | | | 10.1 ADDRESSING MODES 10-1 10.1.1 Inherent 10-1 10.1.2 Immediate 10-1 10.1.3 Direct 10-2 10.1.4 Extended 10-2 10.1.5 Indexed, No Offset 10-2 10.1.6 Indexed, 8-Bit Offset 10-2 10.1.7 Indexed, 16-Bit Offset 10-3 10.1.8 Relative 10-3 10.1.9 Instruction Types 10-3 10.1.10 Register/Memory Instructions 10-4 10.1.11 Read-Modify-Write Instructions 10-5 10.1.12 Jump/Branch Instructions 10-5 10.1.13 Bit Manipulation Instructions 10-7 10.1.14 Control Instructions 10-7 10.1.15 Instruction Set Summary 10-8 | | GENERAL RELEASE SPECIFICATION July 16, 1999 #### **TABLE OF CONTENTS** | Section | on I | Page | |----------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------| | | SECTION 11 ELECTRICAL SPECIFICATIONS | | | 11.1<br>11.2<br>11.3<br>11.4<br>11.5 | MAXIMUM RATINGS | 1-1<br> 1-1<br> 1-2 | | 11.5 | SECTION 12 MECHANICAL SPECIFICATIONS | 11-5 | | 12.1<br>12.2<br>12.3<br>12.4 | 16-PIN PDIP (CASE #648) | 2-1<br> 2-2 | | | MC68HRC05J5A | | | A.1<br>A.2<br>A.3 | INTRODUCTIONRC OSCILLATOR CONNECTIONSELECTRICAL CHARACTERISTICS | A-1 | | | APPENDIX B<br>MC68HC705J5A | | | B.1<br>B.2<br>B.3<br>B.4<br>B.5<br>B.5.1<br>B.5.2<br>B.6 | INTRODUCTION MEMORY MASK OPTION REGISTERS (MOR) BOOTSTRAP MODE EPROM PROGRAMMING EPROM Program Control Register (PCR) Programming Sequence ELECTRICAL CHARACTERISTICS | B-1<br>B-1<br>B-4<br>B-4<br>B-4<br>B-5 | | | APPENDIX C<br>MC68HRC705J5A | | | C.1<br>C.2<br>C.3 | INTRODUCTIONRC OSCILLATOR CONNECTIONSELECTRICAL CHARACTERISTICS | C-1 | | | APPENDIX D ORDERING INFORMATION | | | D.1 | MC ORDER NUMBERS | D-1 | July 16, 1999 #### GENERAL RELEASE SPECIFICATION #### **LIST OF FIGURES** | Figur | e Title | Page | |-------|--------------------------------------------------------------------|------| | 1-1 | MC68HC05J5A Block Diagram | 1-3 | | 1-2 | Pin Assignments for 16-Pin and 20-Pin Packages | 1-4 | | 1-3 | Oscillator Connections | | | 2-1 | MC68HC05J5A Memory Map | | | 2-2 | I/O Registers Memory Map | | | 2-3 | I/O Registers \$0000-\$000F | | | 2-4 | I/O Registers \$0010-\$001F | | | 3-1 | MC68HC05 Programming Model | | | 4-1 | Interrupt Processing Flowchart | 4-2 | | 4-2 | IRQ Function Block Diagram | 4-3 | | 4-3 | IRQ Status & Control Register | | | 5-1 | Reset Block Diagram | | | 6-1 | STOP/HALT/WAIT Flowcharts | 6-2 | | 7-1 | Port B Data Direction Register | | | 7-2 | Port A I/O Circuitry | | | 7-3 | Port B I/O Circuitry | | | 8-1 | Multi-Function Timer Block Diagram | 8-1 | | 8-2 | COP Watchdog Timer Location | | | 8-3 | Timer Counter Register | | | 8-4 | Timer Control/Status Register (TCSR) | 8-3 | | 9-1 | 16-Bit Timer Block Diagram | | | 9-2 | 16-Bit Timer Counter Block Diagram | | | 9-3 | 16-Bit Timer Counter Registers (TCNTH, TCNTL) | 9-3 | | 9-4 | Alternate Counter Block Diagram | | | 9-5 | Alternate Counter Registers (ACNTH, ACNTL) | | | 9-6 | Timer Input Capture Block Diagram | | | 9-7 | Timer1 Capture Control Register | | | 9-8 | TCAP Input Signal Conditioning | | | 9-9 | TCAP Input Comparator Output | | | 9-10 | Input Capture Registers (ICH, ICL) | | | 9-11 | Timer Control Register (T1CR) | 9-8 | | 9-12 | Timer Status Registers (T1SR) | | | 12-1 | 16-Pin PDIP Mechanical Dimensions | | | 12-2 | 16-Pin SOIC Mechanical Dimensions | | | 12-3 | 20-Pin PDIP Mechanical Dimensions | | | 12-4 | 20-Pin SOIC Mechanical Dimensions | | | A-1 | RC Oscillator Connections | | | A-2 | Typical Internal Operating Frequency for RC Oscillator Connections | | | B-1 | MC68HC705J5A Memory Map | | | B-2 | EPROM Programming Sequence | | | C-1 | RC Oscillator Connections | | | C-2 | Typical Internal Operating Frequency for RC Oscillator Connections | C-2 | GENERAL RELEASE SPECIFICATION July 16, 1999 #### **LIST OF FIGURES** Figure Title Page July 16, 1999 #### GENERAL RELEASE SPECIFICATION #### **LIST OF TABLES** | Table | Title | Page | |-------|----------------------------------------------|------| | 4-1 | Vector Address for Interrupts and Reset | 4-1 | | 6-1 | COP Watchdog Timer Recommendations | 6-5 | | 7-1 | Port A I/O Pin Functions | 7-7 | | 7-2 | Port B I/O Pin Functions | 7-7 | | 8-1 | RTI Rates and COP Reset Times | 8-5 | | 10-1 | Register/Memory Instructions | 10-4 | | 10-2 | Read-Modify-Write Instructions | 10-5 | | 10-3 | Jump and Branch Instructions | 10-6 | | 10-4 | Bit Manipulation Instructions | 10-7 | | 10-5 | Control Instructions | 10-7 | | 10-6 | Instruction Set Summary | 10-8 | | 10-7 | Opcode Map | | | 11-1 | DC Electrical Characteristics, VDD=5 V | 11-2 | | 11-2 | DC Electrical Characteristics, VDD=2.2V | 11-3 | | 11-3 | Control Timing, VDD=5V | | | 11-4 | Control Timing, VDD=2.2V | 11-5 | | A-1 | Functional Operating Range | | | A-2 | DC Electrical Characteristics, VDD=5V | | | B-1 | Functional Operating Range | B-6 | | B-2 | EPROM Programming Electrical Characteristics | | | B-3 | DC Electrical Characteristics, VDD=5 V | B-6 | | C-1 | Functional Operating Range | C-2 | | C-2 | DC Electrical Characteristics, VDD=5 V | C-2 | | D-1 | MC Order Numbers | D-1 | GENERAL RELEASE SPECIFICATION July 16, 1999 #### **LIST OF TABLES** Table Title Page July 16, 1999 GENERAL RELEASE SPECIFICATION # SECTION 1 GENERAL DESCRIPTION The MC68HC05J5A is a member of the low-cost high-performance M68HC05 Family of 8-bit microcontroller units (MCUs). The M68HC05 Family is based on the customer-specified integrated circuit design strategy. All MCUs in the family use the popular M68HC05 central processing unit (CPU) and are available with a variety of subsystems, memory sizes and types, and package types. The MC68HC05J5A is an enhanced version of the MC68HC05J5, with expanded RAM, ROM sizes, and an additional 16-bit timer with TCAP. This MCU is available in 20-pin PDIP, 20-pin SOIC, 16-pin PDIP, and 16-pin SOIC packages. The 16-pin version has four less I/O lines. Three variation on the MC68HC05J5A device are available; a summary of their differences are listed in the following table: | DEVICE | ROM TYPE | OSCILLATOR OPTION | REFERENCE | |---------------|------------------|------------------------------------------------|------------| | MC68HC05J5A | 2560 bytes ROM | Crystal/resonator or external clock oscillator | _ | | MC68HRC05J5A | 2560 bytes ROM | RC oscillator | Appendix A | | MC68HC705J5A | 2560 bytes EPROM | Crystal/resonator or external clock oscillator | Appendix B | | MC68HRC705J5A | 2560 bytes EPROM | RC oscillator | Appendix C | #### 1.1 FEATURES The features of the MC68HC05J5A include the following: - Industry standard M68HC05 CPU core - Fully static operation with no minimum clock speed - Power-saving STOP and WAIT modes - Memory-Mapped Input/Output (I/O) registers - 2560 Bytes of user ROM with security feature - 128 Bytes of user RAM - On-Chip Oscillator: - Crystal/Resonator oscillator - External clock oscillator - 15-Bit Multi-function Timer - 16-Bit Programmable Timer with Input Capture **GENERAL DESCRIPTION** GENERAL RELEASE SPECIFICATION July 16, 1999 - 14 Bidirectional I/O pins (10 I/O pins on 16-pin package) - PA0-PA5, PB0, and PB3-PB5: with software programmable input pulldown devices - PB1, PB2, PA6 and PA7: open-drained I/O pins with software programmable pull-up devices - PA6, PA7, and PB1: with slow output falling transition feature - PA7: with falling-edge interrupt capability - PA0-PA3: with maskable rising-edge only or rising-edge and high level interrupt capability - 20-pin package: PB1 and PB2, each with 25mA current sink capability - 16-pin package: PB1 with 50mA current sink capability - Computer Operation Properly (COP) Watchdog - Low Voltage Reset Circuit - Illegal Address Reset - 20-pin PDIP, 20-pin SOIC, 16-pin PDIP, and 16-pin SOIC packages #### 1.2 MASK OPTIONS The following mask options are available on the MC68HC05J5A: | MASK | OPTION | |-------------------------------------------------|------------------------------------------------| | STOP instruction convert to WAIT | [Enabled] or [Disabled] | | External interrupt pins (ĪRQ, PA0-PA3) | [Edge-triggered] or [Edge and level triggered] | | Port A and Port B pull-down/pull-up resistors | [Enabled] or [Disabled] | | PA0-PA3 external interrupt capability | [Enabled] or [Disabled] | | Oscillator Delay Option (internal clock cycles) | [224] or [4064] | | Low Voltage Reset | [Enabled] or [Disabled] | | COP Watchdog Timer | [Enabled] or [Disabled] | #### 1.3 MCU STRUCTURE **Figure 1-1** shows the structure of MC68HC05J5A MCU. Figure 1-1. MC68HC05J5A Block Diagram GENERAL RELEASE SPECIFICATION July 16, 1999 #### 1.4 PIN ASSIGNMENTS Figure 1-2. Pin Assignments for 16-Pin and 20-Pin Packages #### 1.5 FUNCTIONAL PIN DESCRIPTION The following paragraphs give a description of the general function of each pin assigned in **Figure 1-2**. #### 1.5.1 $V_{DD}$ AND $V_{SS}$ Power is supplied to the MCU through $V_{DD}$ and $V_{SS}$ . $V_{DD}$ is the positive supply, and $V_{SS}$ is ground. The MCU operates from a single power supply. Very fast signal transitions occur on the MCU pins. The short rise and fall times place very high short-duration current demands on the power supply. To prevent noise problems, special care should be taken to provide good power supply bypassing at the MCU by using bypass capacitors with good high-frequency characteristics that are positioned as close to the MCU as possible. Bypassing requirements vary, depending on how heavily the MCU pins are loaded. #### 1.5.2 OSC1, OSC2/R The OSC1 and OSC2/R pins are the connections for the on-chip oscillator. The OSC1 and OSC2/R pins can accept the following sets of components: July 16, 1999 - 1. A crystal as shown in Figure 1-3(a) - 2. A ceramic resonator as shown in Figure 1-3(a) - 3. An external clock signal as shown in **Figure 1-3**(b) The frequency, f<sub>OSC</sub>, of the oscillator or external clock source is divided by two to produce the internal operating frequency, f<sub>OP</sub>. #### **Crystal Oscillator** The circuit in **Figure 1-3**(a) shows a typical oscillator circuit for an AT-cut, parallel resonant crystal. The crystal manufacturer's recommendations should be followed, as the crystal parameters determine the external component values required to provide maximum stability and reliable start-up. The load capacitance values used in the oscillator circuit design should include all stray capacitances. The crystal and components should be mounted as close as possible to the pins for start-up stabilization and to minimize output distortion. An internal start-up resistor is provided between OSC1 and OSC2/R for the crystal type oscillator. ROSC: see Section 11. Electrical Specifications. Figure 1-3. Oscillator Connections #### **Ceramic Resonator Oscillator** In cost-sensitive applications, a ceramic resonator can be used in place of the crystal. The circuit in **Figure 1-3**(a) can be used for a ceramic resonator. The resonator manufacturer's recommendations should be followed, as the resonator parameters determine the external component values required for maximum stability and reliable starting. The load capacitance values used in the oscillator circuit design should include all stray capacitances. The ceramic resonator and components should be mounted as close as possible to the pins for start-up stabilization and to minimize output distortion. An internal start-up resistor is provided between OSC1 and OSC2/R for the ceramic resonator type oscillator. #### **External Clock** An external clock from another CMOS-compatible device can be connected to the OSC1 input, with the OSC2/R input not connected, as shown in **Figure 1-3**(b). **GENERAL DESCRIPTION** #### 1.5.3 **RESET** This is an I/O pin. This pin can be used as an input to reset the MCU to a known start-up state by pulling it to the low state. The $\overline{RESET}$ pin contains a steering diode to discharge any voltage on the pin to $V_{DD}$ , when the power is removed. An internal pull-up is also connected between this pin and $V_{DD}$ . The $\overline{RESET}$ pin contains an internal Schmitt trigger to improve its noise immunity as an input. This pin is an output pin if LVR triggers an internal reset. #### 1.5.4 IRQ (MASKABLE INTERRUPT REQUEST) This input pin drives the asynchronous IRQ interrupt function of the CPU. The IRQ interrupt function has a mask option to provide either only negative edge-sensitive triggering or both negative edge-sensitive and low level-sensitive triggering. If the option is selected to include level-sensitive triggering, the $\overline{\text{IRQ}}$ input requires an external resistor to $V_{DD}$ for "wired-OR" operation, if desired. The $\overline{\text{IRQ}}$ pin contains an internal Schmitt trigger as part of its input to improve noise immunity. Each of the PA0 through PA3 I/O pins may be connected as an OR function with the IRQ interrupt function by a mask option. This capability allows keyboard scan applications where the transitions or levels on the I/O pins will behave the same as the $\overline{IRQ}$ pin, except for the inverted phase. The edge or level sensitivity selected by a separate mask option for the $\overline{IRQ}$ pin also applies to the I/O pins OR'ed to create the IRQ signal. Besides, PA7 also has falling-edge only interrupt capability whose functionality is controlled by another set of register bits. #### 1.5.5 PA0-PA7 These eight I/O lines comprise Port A. PA6 and PA7 are open-drained pins with pull-up devices whereas PA0 to PA5 are push-pull pins with pull-down devices. PA4 to PA7 are also capable of sinking 8mA. The state of any pin is software programmable and all Port A lines are configured as inputs during power-on or reset. The lower four I/O pins (PA0 to PA3) can be connected via an internal OR gate to the IRQ interrupt function enabled by a mask option. Another independent interrupt source comes from the falling-edge on PA7. PA7 interrupt source is associated with a second set of interrupt control/status bits. All Port A pins except PA6 and PA7 have software programmable pull-down devices also provided by a mask option. PA6 and PA7 pins have software programmable pull-up devices also provided by the same mask option. Pull-up devices on PA6 and PA7 once enabled are always enabled regardless of pin direction configuration, unlike pull-down devices on PA0 to PA5 which are activated only when these pins are configured as input pins. PA6 and PA7 pins, when configured as output pins, also have slow output falling-edge transition feature to reduce EMI. The falling-edge transition time is set at 250ns typical at a specified load of 500pF, assuming the bus rate is 2MHz. The slow transition output feature of PA6 and PA7, along with that of PB1 and PB2, July 16, 1999 GENERAL RELEASE SPECIFICATION can be enabled or disabled by software. Both PA6 and PA7 pins have Schmitt trigger input for better noise immunity. $V_{IH}$ and $V_{IL}$ are specified at 2.4V and 0.8V, respectively. The slow transition feature of PA6 and PA7 pins can be enabled or disabled by software. Once enabled, slow transition feature is applied to both pins while in output mode. #### 1.5.6 PB0-PB5 #### NOTE I/O lines PB2 to PB5 are not available on the 16-pin package. These six I/O lines comprise Port B. PB0, PB3 to PB5 are push-pull I/O lines with pull-down resistor. PB1 and PB2 are open-drain I/O lines with pull-up resistor. The state of any line is software programmable and is configured as an input during power-on or reset. I/O lines PB1 and PB2 have software programmable pull-up device, whereas PB0, PB3 to PB5 have software programmable pull-down device, provided by mask option. Pull-up devices on PB1 and PB2 lines once enabled are always enabled regardless of pin direction configuration; unlike pull-down devices on PB0, PB3-PB5 lines, which are activated only when the pin is configured as input pin. Similar to PA6 and PA7, PB1 also has a slow output falling transition feature when configured as an output line. PB1 has 25mA sink capability at 0.5V V<sub>OL</sub>. PB2 output is one clock cycle (250ns if bus rate is 2MHz) late than other I/O pins if slow output transition feature is enabled. PB2 has 25mA sink capability at 0.5V $V_{\rm OL}$ . #### NOTE For the 16-pin package, PB1 and PB2 are bonded to the same pin and is labelled PB1. This PB1 pin has 50mA sink capability if PB1 and PB2 data register bits they are written with the same value at the same write cycle. The falling transition time of PB1 is set at 250ns typical at a specified load of 50pF, assuming that the bus rate is 2MHz. The slow transition feature on this PB1 pin is longer than PB1 pin for the 20-pin package. #### NOTE If Port Data Register PB1 and PB2 are not written with the same value, PB1 pin on the 16-pin package will sink 25mA only and the output transition time will be shorter. Semiconductor, Inc. July 16, 1999 #### SECTION 2 MEMORY The MC68HC05J5A has 4K-bytes of addressable memory consisting 32 bytes of I/O, 128 bytes of user RAM, and 2560 bytes of user ROM, as shown in **Figure 2-1**. Figure 2-1. MC68HC05J5A Memory Map GENERAL RELEASE SPECIFICATION July 16, 1999 #### 2.1 I/O AND CONTROL REGISTERS The I/O and Control Registers reside in locations \$0000-\$001F. The overall organization of these registers is shown in **Figure 2-2**. The bit assignments for each register are shown in **Figure 2-3** and **Figure 2-4**. Reading from unimplemented bits will return unknown states, and writing to unimplemented bits will be ignored. | Port A Data Register | \$0000 | |---------------------------------|--------| | Port B Data Register | \$0001 | | Timer1 Capture Control Register | \$0002 | | unimplemented (1) | \$0003 | | Port A Data Direction Register | \$0004 | | Port B Data Direction Register | \$0005 | | unimplemented (2) | | | MFT Control & Status Register | \$0008 | | MFT Counter Register | \$0009 | | IRQ Control & Status Register | \$000A | | unimplemented (5) | | | Port A Pulldown/up Register | \$0010 | | Port B Pulldown/up Register | \$0011 | | Time and Demintons (4) | \$0012 | | Timer1 Registers (4) | \$0015 | | unimplemented (2) | | | Timer1 Registers (4) | \$0018 | | Timer r Registers (4) | \$001B | | unimplemented (3) | | | Reserved | \$001E | | Reserved for Test | \$001F | | | | Figure 2-2. I/O Registers Memory Map #### 2.2 RAM The total RAM consists of 128 bytes (including the stack) at locations \$0080 through \$00FF. The stack begins at address \$00FF and proceeds down to \$00C0. Using the stack area for data storage or temporary work locations requires care to prevent it from being overwritten due to stacking from an interrupt or subroutine call. #### 2.3 **ROM** There are a total of 2570 bytes of user ROM on-chip. This includes 2560 bytes of user ROM from locations \$0300 to \$0CFF for user program storage and 10 bytes for user vectors from locations \$0FF6 to \$0FFF. #### 2.4 I/O REGISTERS SUMMARY | ADDR | REGISTER | R/W | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |--------|------------------------|-----|--------|---------|--------|---------|--------|--------|--------|--------| | \$0000 | Port A Data | R | PA7 | PA6 | PA5 | PA4 | PA3 | PA2 | PA1 | PA0 | | \$0000 | PORTA | W | PAI | PAO | PAS | PA4 | PAS | PAZ | FAI | PAU | | \$0001 | Port B Data | R | 0 | 0 | PB5 | PB5 PB4 | | PB2 | PB1 | PB0 | | φ0001 | PORTB | W | | | FBS | F D4 | PB3 | F D Z | PDI | ГБО | | \$0002 | Timer1 Capture Control | R | TCAPS | | | | | | | | | ψ0002 | T1CC | W | 5 | | | | | | | | | \$0003 | Unimplemented | R | | | | | | | | | | \$0003 | Onimplemented | W | | | | | | | | | | \$0004 | Port A Data Direction | R | DDRA7 | DDRA6 | DDRA5 | DDRA4 | DDRA3 | DDRA2 | DDRA1 | DDRA0 | | Ψ0004 | DDRA | W | DDINA | DDINA | DDINAS | DDINA | DDIVAG | DDINAZ | DDIXAT | DDIVAO | | \$0005 | Port B Data Direction | R | SLOWE | 0 | DDRB5 | DDRB4 | DDRB3 | DDRB2 | DDRB1 | DDRB0 | | Ψ0003 | DDRB | W | SLOVIL | | DDINDS | DDIND4 | DDINDS | DDINDZ | DDINDI | DDINDO | | \$0006 | Unimplemented | R | | | | | | | | | | ΨΟΟΟΟ | Ommplemented | W | | | | | | | | | | \$0007 | Unimplemented - | R | | | | | | | | | | φυσυν | | W | | | | | | | | | | \$0008 | MFT Ctrl/Status | R | TOF | RTIF | TOFE | RTIE | 0 | 0 | RT1 | RT0 | | ΨΟΟΟΟ | TCSR | W | | | 1012 | | TOFR | RTIFR | 1011 | ICIO | | \$0009 | MFT Counter | R | TMR7 | TMR6 | TMR5 | TMR4 | TMR3 | TMR2 | TMR1 | TMR0 | | ΨΟΟΟΟ | TCR | W | | | | | | | | | | \$000A | IRQ Control/Status | R | IRQE | IRQE1 | 0 | 0 | IRQF | IRQF1 | 0 | 0 | | φοσοντ | ICSR | W | 11104 | II (QL) | | R | | | IRQR | IRQR1 | | \$000B | Unimplemented | R | | | | | | | | | | φοσοΒ | Crimpiomented | W | | | | | | | | | | \$000C | Unimplemented | R | | | | | | | | | | φοσσσ | Crimpiomented | W | | | | | | | | | | \$000D | Unimplemented | R | | | | | | | | | | 7000 | 2.mnplomomou | W | | | | | | | | | | \$000E | Unimplemented | R | | | | | | | | | | \$000L | 2.mnplomomou | W | | | | | | | | | | \$000F | Unimplemented | R | | | | | | | | | | \$0001 | Simiplemented | W | | | | | | | | | unimplemented bits reserved bits R Figure 2-3. I/O Registers \$0000-\$000F GENERAL RELEASE SPECIFICATION July 16, 1999 | ADDR | REGISTER | R/W | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |---------------------------------------|---------------------|-----|-------|-------|-------|-------|-------|-------|-------|-------| | 00010 | Port A Pull-down/up | R | | | | | | | | | | \$0010 | PDURA | W | PURA7 | PURA6 | PDRA5 | PDRA4 | PDRA3 | PDRA2 | PDRA1 | PDRA0 | | <b>CO044</b> | Port B Pull-down/up | R | | | | | | | | | | \$0011 | PDURB | W | | | PDRB5 | PDRB4 | PDRB3 | PURB2 | PURB1 | PDRB0 | | \$0012 | Timer1 Control | R | ICIE | 0 | T10IE | 0 | 0 | 0 | IEDGE | 0 | | \$0012 | T1CR | W | ICIE | | ITOLE | | | | IEDGE | | | \$0013 | Timer1 Status | R | ICF | 0 | T10F | 0 | 0 | 0 | 0 | 0 | | φ0013 | T1SR | W | | | | | | | | | | \$0014 | Input Capture High | R | BIT15 | BIT14 | BIT13 | BIT12 | BIT11 | BIT10 | BIT9 | BIT8 | | φ0014 | ICH | V | | | | | | | | | | \$0015 | Input Capture Low | R | BIT7 | BIT6 | BIT5 | BIT4 | BIT3 | BIT2 | BIT1 | BIT0 | | ψ0013 | ICL | W | | | | | | | | | | \$0016 | 6 Unimplemented | R | | | | | | | | | | ΨΟΟΤΟ | | W | | | | | | | | | | \$0017 | , | R | | | | | | | | | | ΨΟΟΤΤ | | W | | | | | | | | | | \$0018 | Timer1 Counter High | R | BIT15 | BIT14 | BIT13 | BIT12 | BIT11 | BIT10 | BIT9 | BIT8 | | ΨΟΟΙΟ | TCNTH | W | | | | | | | | | | \$0019 | Timer1 Counter Low | R | BIT7 | BIT6 | BIT5 | BIT4 | BIT3 | BIT2 | BIT1 | BIT0 | | φοσισ | TCNTL | W | | | | | | | | | | \$001A | Alt. Counter High | R | BIT15 | BIT14 | BIT13 | BIT12 | BIT11 | BIT10 | BIT9 | BIT8 | | Ψ00.71 | ACNTH | W | | | | | | | | | | \$001B | Alt. Counter Low | R | BIT7 | BIT6 | BIT5 | BIT4 | BIT3 | BIT2 | BIT1 | BIT0 | | Ψ00.Β | ACNTL | W | | | | | | | | | | \$001C | Unimplemented | R | | | | | | | | | | 400.0 | <i></i> | W | | | | | | | | | | \$001D | Unimplemented | R | | | | | | | | | | | 2 | W | | | | | | | | | | \$001E | Reserved | R | R | R | R | R | R | R | R | R | | , , , , , , , , , , , , , , , , , , , | | W | ., | | | | | | ., | ., | | \$001F | Reserved | R | R | R | R | R | R | R | R | R | | Ç00.1 | | W | ., | | | | ., | | | | unimplemented bits reserved bits R Figure 2-4. I/O Registers \$0010-\$001F Semiconductor, Inc July 16, 1999 # CENTF # SECTION 3 CENTRAL PROCESSING UNIT The MC68HC05J5A has an 4k-bytes memory map. The stack has only 64 bytes. Therefore, the stack pointer has been reduced to only 6 bits and will only decrement down to \$00C0 and then wrap-around to \$00FF. All other instructions and registers behave as described in this chapter. #### 3.1 REGISTERS The MCU contains five registers which are hard-wired within the CPU and are not part of the memory map. These five registers are shown in **Figure 3-1** and are described in the following paragraphs. Figure 3-1. MC68HC05 Programming Model #### 3.2 ACCUMULATOR (A) The accumulator is a general purpose 8-bit register as shown in **Figure 3-1**. The CPU uses the accumulator to hold operands and results of arithmetic calculations or non-arithmetic operations. The accumulator is not affected by a reset of the device. #### 3.3 INDEX REGISTER (X) The index register shown in **Figure 3-1** is an 8-bit register that can perform two functions: - Indexed addressing - Temporary storage In indexed addressing with no offset, the index register contains the low byte of the operand address, and the high byte is assumed to be \$00. In indexed addressing with an 8-bit offset, the CPU finds the operand address by adding the index register content to an 8-bit immediate value. In indexed addressing with a 16-bit offset, the CPU finds the operand address by adding the index register content to a 16-bit immediate value. The index register can also serve as an auxiliary accumulator for temporary storage. The index register is not affected by a reset of the device. #### 3.4 STACK POINTER (SP) The stack pointer shown in **Figure 3-1** is a 16-bit register. In MCU devices with memory space less than 64k-bytes the unimplemented upper address lines are ignored. The stack pointer contains the address of the next free location on the stack. During a reset or the reset stack pointer (RSP) instruction, the stack pointer is set to \$00FF. The stack pointer is then decremented as data is pushed onto the stack and incremented as data is pulled off the stack. When accessing memory, the ten most significant bits are permanently set to 000000011. The six least significant register bits are appended to these ten fixed bits to produce an address within the range of \$00FF to \$00C0. Subroutines and interrupts may use up to 64(\$C0) locations. If 64 locations are exceeded, the stack pointer wraps around and overwrites the previously stored information. A subroutine call occupies two locations on the stack and an interrupt uses five locations. #### 3.5 PROGRAM COUNTER (PC) The program counter shown in **Figure 3-1** is a 16-bit register. In MCU devices with memory space less than 64k-bytes the unimplemented upper address lines are ignored. The program counter contains the address of the next instruction or operand to be fetched. July 16, 1999 GENERAL RELEASE SPECIFICATION Normally, the address in the program counter increments to the next sequential memory location every time an instruction or operand is fetched. Jump, branch, and interrupt operations load the program counter with an address other than that of the next sequential location. #### 3.6 CONDITION CODE REGISTER (CCR) The CCR shown in **Figure 3-1** is a 5-bit register in which four bits are used to indicate the results of the instruction just executed. The fifth bit is the interrupt mask. These bits can be individually tested by a program, and specific actions can be taken as a result of their states. The condition code register should be thought of as having three additional upper bits that are always ones. Only the interrupt mask is affected by a reset of the device. The following paragraphs explain the functions of the lower five bits of the condition code register. #### 3.6.1 Half Carry Bit (H-Bit) When the half-carry bit is set, it means that a carry occurred between bits 3 and 4 of the accumulator during the last ADD or ADC (add with carry) operation. The half-carry bit is required for binary-coded decimal (BCD) arithmetic operations. #### 3.6.2 Interrupt Mask (I-Bit) When the interrupt mask is set, the interrupt and external interrupts are disabled. Interrupts are enabled when the interrupt mask is cleared. When an interrupt occurs, the interrupt mask is automatically set after the CPU registers are saved on the stack, but before the interrupt vector is fetched. If an interrupt request occurs while the interrupt mask is set, the interrupt request is latched. Normally, the interrupt is processed as soon as the interrupt mask is cleared. A return from interrupt (RTI) instruction pulls the CPU registers from the stack, restoring the interrupt mask to its state before the interrupt was encountered. After any reset, the interrupt mask is set and can only be cleared by the Clear I-Bit (CLI), or WAIT instructions. #### 3.6.3 Negative Bit (N-Bit) The negative bit is set when the result of the last arithmetic operation, logical operation, or data manipulation was negative. (Bit 7 of the result was a logical one.) The negative bit can also be used to check an often tested flag by assigning the flag to bit 7 of a register or memory location. Loading the accumulator with the contents of that register or location then sets or clears the negative bit according to the state of the flag. #### 3.6.4 Zero Bit (Z-Bit) The zero bit is set when the result of the last arithmetic operation, logical operation, data manipulation, or data load operation was zero. GENERAL RELEASE SPECIFICATION July 16, 1999 #### 3.6.5 Carry/Borrow Bit (C-Bit) The carry/borrow bit is set when a carry out of bit 7 of the accumulator occurred during the last arithmetic operation, logical operation, or data manipulation. The carry/borrow bit is also set or cleared during bit test and branch instructions and during shifts and rotates. This bit is neither set by an INC nor by a DEC instruction. #### July 16, 1999 # SECTION 4 INTERRUPTS The MCU can be interrupted in six different ways: - Non-maskable Software Interrupt Instruction (SWI) - External Asynchronous Interrupt (IRQ) - Optional External Interrupt via IRQ on PA0-PA3 (by a mask option) - External Interrupt via IRQ on PA7 - Multi-Function Timer (MFT) - 16-Bit Timer Interrupt (Timer1) #### 4.1 CPU INTERRUPT PROCESSING Interrupts cause the processor to save register contents on the stack and to set the interrupt mask (I-bit) to prevent additional interrupts. Unlike RESET, hardware interrupts do not cause the current instruction execution to be halted, but are considered pending until the current instruction is complete. If interrupts are not masked (I-bit in the CCR is clear) and the corresponding interrupt enable bit is set the processor will proceed with interrupt processing. Otherwise, the next instruction is fetched and executed. If an interrupt occurs the processor completes the current instruction, then stacks the current CPU register states, sets the I-bit to inhibit further interrupts, and finally checks the pending hardware interrupts. If more than one interrupt is pending following the stacking operation, the interrupt with the highest vector location shown in **Table 4-1** will be serviced first. The SWI is executed the same as any other instruction, regardless of the I-bit state. When an interrupt is to be processed the CPU fetches the address of the appropriate interrupt software service routine from the vector table at locations \$0FF6 thru \$0FFF as defined in **Table 4-1**. Table 4-1. Vector Address for Interrupts and Reset | Register | Flag<br>Name | Interrupts | CPU<br>Interrupt | Vector Address | |----------|--------------|-------------------------------------------------------------------------------------|------------------|----------------| | N/A | N/A | Reset Software External Interrupt MFT Overflow Real Time Interrupt Timer1 Interrupt | RESET | \$0FFE-\$0FFF | | N/A | N/A | | SWI | \$0FFC-\$0FFD | | ICSR | IRQF/IRQF1 | | IRQ | \$0FFA-\$0FFB | | TCSR | TOF | | MFT | \$0FF8-\$0FF9 | | TCSR | RTIF | | MFT | \$0FF8-\$0FF9 | | T1SR | T1OF, ICF | | TIMER1 | \$0FF6-\$0FF7 | An RTI instruction is used to signify when the interrupt software service routine is completed. The RTI instruction causes the register contents to be recovered from the stack and normal processing to resume at the next instruction that was to be executed when the interrupt took place. **Figure 4-1** shows the sequence of events that occur during interrupt processing. Figure 4-1. Interrupt Processing Flowchart #### 4.2 RESET INTERRUPT SEQUENCE 4-2 The RESET function is not in the strictest sense an interrupt; however, it is acted upon in a similar manner as shown in **Figure 4-1**. A low level input on the RESET pin or an internally generated RST signal causes the program to vector to its starting address which is specified by the contents of memory locations \$0FFE and \$0FFF. The I-bit in the condition code register is also set. #### 4.3 SOFTWARE INTERRUPT (SWI) The SWI is an executable instruction and a non-maskable interrupt since it is executed regardless of the state of the I-bit in the CCR. As with any instruction, interrupts pending during the previous instruction will be serviced before the SWI opcode is fetched. The interrupt service routine address is specified by the contents of memory locations \$0FFC and \$0FFD. #### 4.4 HARDWARE INTERRUPTS All hardware interrupts except RESET are maskable by the I-bit in the CCR. If the I-bit is set, all hardware interrupts (internal and external) are disabled. Clearing the I-bit enables the hardware interrupts. There are two types of hardware interrupts which are explained in the following sections. #### 4.5 EXTERNAL INTERRUPT (IRQ) The IRQ pin provides an asynchronous interrupt to the CPU. A block diagram of the IRQ function is shown in **Figure 4-2**. Figure 4-2. IRQ Function Block Diagram GENERAL RELEASE SPECIFICATION July 16, 1999 The IRQ pin is a source of IRQ interrupts and a mask option can also enable the other four lower Port A pins (PA0 thru PA3) to act as other IRQ interrupt sources. The last source of IRQ interrupt comes from PA7 whenever there is a falling edge on PA7 and IRQE1 is enabled. There is no mask option associated with PA7 interrupt. Refer to **Figure 4-2** for the following descriptions. IRQ interrupt source comes from IRQ and IRQ1 latches. The IRQ latch will be set on the falling edge of the $\overline{\text{IRQ}}$ pin or on any rising edge of PA0-3 pins if PA0-3 interrupts have been enabled. The IRQ1 latch will be set on the falling edge of PA7 if PA7 interrupt has been enabled. If "edge-only" sensitivity is chosen by a mask option, only the IRQ latch output can activate an IRQF flag which creates a request to the CPU to generate the IRQ interrupt sequence. This makes the IRQ interrupt sensitive to the following cases: - 1. Falling edge on the IRQ pin. - 2. Rising edge on any PA0-PA3 pin with IRQ enabled (via mask option). If level sensitivity is chosen, the rising edge signal on the clock input of the IRQ latch can also activate an IRQF flag which creates an IRQ request to the CPU to generate the IRQ interrupt sequence. This makes the IRQ interrupt sensitive to the following cases: - 1. Low level on the IRQ pin. - 2. Falling edge on the IRQ pin. - 3. High level on any PA0- PA3 pin with IRQ enabled (via mask option). - 4. Rising edge on any PA0- PA3 pin with IRQ enabled (via mask option). The IRQE enable bit controls whether an active IRQF flag can generate an IRQ interrupt sequence. This interrupt is serviced by the interrupt service routine located at the address specified by the contents of \$0FFA and \$0FFB. The IRQ latch is automatically cleared by entering the interrupt service routine IF IRQE1 enable bit is cleared. If IRQE1 enable bit is also set, the only way of clearing IRQF is by writing a logic one to the IRQR acknowledge bit. Writing a logic one to the IRQR acknowledge bit in the ICSR is the other way of clearing IRQF flag, regardless of the status of the IRQE1 bit, besides IRQ vector fetch. This conditional reset of IRQF flag provides a way for the user to differentiate the interrupt sources from IRQ and IRQ1 latches and also to make it J1A compatible if PA7 interrupt is not used. As long as the output state of the IRQF flag bit is active the CPU will continuously re-enter the IRQ interrupt sequence until the active state is removed or the IRQE enable bit is cleared. PA7 interrupt source, if enabled by IRQE1 enable bit, triggers IRQ interrupt on PA7 falling edge only. The IRQ1 latch (IRQF1 flag) can ONLY be cleared by writing a logic one to the IRQR1 acknowledge bit in the ICSR. IRQ vector fetch can NOT clear IRQF1 flag. IRQ interrupt caused by PA7 falling edge also vectors to \$0FFA and \$0FFB. INTERRUPTS MC68HC05J5A REV 2.1 Semiconductor, Inc. July 16, 1999 GENERAL RELEASE SPECIFICATION #### 4.5.1 IRQ CONTROL/STATUS REGISTER (ICSR) \$0A The IRQ interrupt function is controlled by the ICSR located at \$000A. All unused bits in the ICSR will read as logic zeros. The IRQF, IRQF1, IRQE1 bits are cleared and IRQE bit is set by reset. Figure 4-3. IRQ Status & Control Register #### IRQR 1 - PA7 Interrupt Acknowledge The IRQR1 acknowledge bit clears an IRQ interrupt triggered by a falling edge on PA7 by clearing the IRQ1 latch. The IRQR1 acknowledge bit will always read as a logic zero. - 1 = Writing a logic one to the IRQR1 acknowledge bit will clear the IRQ1 latch. - 0 = Writing a logic zero to the IRQR1 acknowledge bit will have no effect on the IRQ1 latch. #### IRQR - IRQ Interrupt Acknowledge The IRQR acknowledge bit clears an IRQ interrupt by clearing the IRQ latch. The IRQR acknowledge bit will always read as a logic zero. - 1 = Writing a logic one to the IRQR acknowledge bit will clear the IRQ latch. - 0 = Writing a logic zero to the IRQR acknowledge bit will have no effect on the IRQ latch. #### IRQF1 - PA7 Interrupt Request Flag Writing to the IRQF1 flag bit will have no effect on it. If the additional setting of IRQF1 flag bit is not cleared in the IRQ service routine and the IRQE1 enable bit remains set the CPU will re-enter the IRQ interrupt sequence continuously until either the IRQF1 flag bit or the IRQE1 enable bit is cleared. The IRQF1 latch is cleared by reset. - 1 = Indicates that an IRQ request triggered by a falling edge on PA7 is pending. - 0 = Indicates that no IRQ request triggered by a falling edge on PA7 is pending. The IRQF1 flag bit can ONLY be cleared by writing a logic one to the IRQR1 acknowledge bit. Doing so before exiting the service routine will mask out additional occurrences of the IRQF1. INTERRUPTS 4-6 ### Freescale Semiconductor, Inc. GENERAL RELEASE SPECIFICATION July 16, 1999 #### IRQF - IRQ Interrupt Request Flag Writing to the IRQF flag bit will have no effect on it. If the additional setting of IRQF flag bit is not cleared in the IRQ service routine and the IRQE enable bit remains set the CPU will re-enter the IRQ interrupt sequence continuously until either the IRQF flag bit or the IRQE enable bit is clear. The IRQF latch is cleared by reset. - 1 = Indicates that an IRQ request is pending. - 0 = Indicates that no IRQ request triggered by pins PA0-3 or IRQ is pending. The IRQF flag bit is cleared once the IRQ vector is fetched AND if IRQE1 is also cleared. If IRQE1 is set, then the only way of clearing IRQF flag is by writing a logic one to IRQR bit. The IRQF flag bit can be cleared, regardless of the status of the IRQE1 bit, by writing a logic one to the IRQR acknowledge bit to clear the IRQ latch and also conditioning the external IRQ sources to be inactive (if the level sensitive interrupts are enabled via mask option). Doing so before exiting the service routine will mask out additional occurrences of the IRQF. #### IRQE1 - PA7 Interrupt Enable The IRQE1 bit enables/disables the IRQF1 flag bit to initiate an IRQ interrupt sequence. - 1 = Enables IRQF1 interrupt, that is, the IRQF1 flag bit can generate an interrupt sequence. Execution of the STOP or WAIT instructions will leave the IRQE1 bit to be UNAFFECTED. - 0 = The IRQF1 flag bit cannot generate an interrupt sequence. Reset clears the IRQE1 enable bit, thereby disabling PA7 interrupts. #### IRQE - IRQ Interrupt Enable The IRQE bit enables/disables the IRQF flag bit to initiate an IRQ interrupt sequence. - 1 = Enables IRQF interrupt, that is, the IRQF flag bit can generate an interrupt sequence. Reset sets the IRQE enable bit, thereby enabling IRQ interrupts once the I-bit is cleared. Execution of the STOP or WAIT instructions causes the IRQE bit to be set in order to allow the external IRQ to exit these modes. - 0 = The IRQF flag bit cannot generate an interrupt sequence. #### 4.5.2 OPTIONAL EXTERNAL INTERRUPTS (PA0-PA3) The IRQ interrupt can also be triggered by the inputs on the PA0 thru PA3 port pins if enabled by a single mask option. If enabled, the lower four bits of Port A can activate the IRQ interrupt function, and the interrupt operation will be the same as for inputs to the IRQ pin. This mask option of PA0-3 interrupt allow all of these input pins to be OR'ed with the input present on the IRQ pin. All PA0 thru PA3 pins must be selected as a group as an additional IRQ interrupt. All the PA0-3 interrupt sources are also controlled by the IRQE enable bit. INTERRUPTS MC68HC05J5A REV 2.1 July 16, 1999 GENERAL RELEASE SPECIFICATION #### NOTE The BIH and BIL instructions will only apply to the level on the $\overline{IRQ}$ pin itself, and not to the output of the logic OR function with the PA0 thru PA3 pins. The state of the individual Port A pins can be checked by reading the appropriate Port A pins as inputs. #### NOTE If enabled, the PA0 thru PA3 and PA7 pins will cause an IRQ interrupt regardless of whether these pins are configured as inputs or outputs. #### 4.5.3 TIMER INTERRUPT (MFT) The TIMER interrupt is generated by the multi-function timer when either a timer overflow or a real time interrupt has occurred as described in **Section 8**. The interrupt flags and enable bits for the Timer interrupts are located in the Timer Control & Status Register (TCSR) located at \$0008. The I-bit in the CCR must be clear in order for the TIMER interrupt to be enabled. Either of these two interrupts will vector to the same interrupt service routine located at the address specified by the contents of memory locations \$0FF8 and \$0FF9. #### 4.5.4 TIMER1 INTERRUPT (16-BIT TIMER) The Timer1 interrupt is generated by the 16-bit Timer when either a timer1 overflow or a input capture has occurred as described in **Section 9**. The interrupt flags and enable bits for the Timer1 interrupt are located in the Timer1 Control & Status Register (T1CR & T1SR) located at \$0012, \$0013. The I-bit in the CCR must be cleared in order to enable the Timer1. Either of these two interrupts will vector to the same interrupt service routine located at the address specified by the contents of memory locations \$0FF6 and \$0FF7. GENERAL RELEASE SPECIFICATION July 16, 1999 July 16, 1999 GENERAL RELEASE SPECIFICATION # SECTION 5 RESETS The MCU can be reset from five sources: one external input and four internal restart conditions. - Initial power up of device (power on reset) - A logic zero applied to the RESET pin (external reset) - Timeout of the COP watchdog (COP reset) - Low voltage applied to the device (LVR reset) - Fetch of an opcode from an address not in the memory map (illegal address reset) Figure 5-1 shows a block diagram of the reset sources and their interaction. Figure 5-1. Reset Block Diagram GENERAL RELEASE SPECIFICATION July 16, 1999 #### 5.1 EXTERNAL RESET (RESET) The RESET pin is the only external source of a reset. This pin is connected to a Schmitt trigger input gate to provide an upper and lower threshold voltage separated by a minimum amount of hysteresis. This external reset occurs whenever the RESET pin is pulled below the lower threshold and remains in reset until the RESET pin rises above the upper threshold. This active low input will generate the RST signal and reset the CPU and peripherals. This pin is also an output pin whenever the LVR triggers an internal reset. Termination of the external RESET input or the internal COP Watchdog reset or LVR are the only reset sources that can alter the operating mode of the MCU. #### NOTE Activation of the RST signal is generally referred to as <u>reset</u> of the device, unless otherwise specified. #### 5.2 INTERNAL RESETS The four internally generated resets are the initial power-on reset function, the COP Watchdog Timer reset, the illegal address detector reset and the low voltage reset (LVR). Termination of the external RESET input or the internal COP Watchdog Timer or LVR are the only reset sources that can alter the operating mode of the MCU. The other internal resets will not have any effect on the mode of operation when their reset state ends. #### 5.2.1 POWER-ON RESET (POR) The internal POR is generated on power-up to allow the clock oscillator to stabilize. The POR is strictly for power turn-on conditions and is not able to detect a drop in the power supply voltage (brown-out). There is an oscillator stabilizing delay after the oscillator becomes active. The delay time could be 224 or 4064 of internal processor bus clock cycles (PH2) which is a mask option. The POR will generate the RST signal which will reset the CPU. If any other reset function is active at the end of this delay time, the RST signal will remain in the reset condition until the other reset condition(s) end. #### 5.2.2 COMPUTER OPERATING PROPERLY RESET (COPR) The internal COPR reset is generated automatically (if the COP is enabled) by a time-out of the COP Watchdog Timer. This time-out occurs if the counter in the COP Watchdog Timer is not reset (cleared) within a specific time by a software reset sequence. The COP Watchdog Timer can be disabled by a mask option. Refer to **Section 8.2** for more information on this time-out feature. COP reset also forces the RESET pin low RESETS MC68HC05J5A REV 2.1 July 16, 1999 GENERAL RELEASE SPECIFICATION The COPR will generate the RST signal which will reset the CPU and other peripherals. Also, the COPR will establish the mode of operation based on the state of the $\overline{IRQ}$ pin at the time the COPR signal ends. If the voltage on the $\overline{IRQ}$ pin is at the V<sub>TST</sub> level, the state of the PB0 pin during the last rising edge of the $\overline{RESET}$ pin will determine which Test Mode (Internal or Expanded) the MCU will be in. If the voltage at the $\overline{IRQ}$ pin is in the normal operating range (V<sub>SS</sub> to V<sub>DD</sub>), the MCU will enter Single-Chip Mode when the COPR signal ends. If any other reset function is active at the end of the COPR reset signal, the RST signal will remain in the reset condition until the other reset condition(s) end. #### 5.2.3 LOW VOLTAGE RESET (LVR) The internal LVR reset is generated when $V_{DD}$ falls below the specified LVR trigger value $V_{LVR}$ for at least one $t_{CYC}$ . In typical applications, the power supply decoupling circuit will eliminate negative-going voltage glitches of less than one $t_{CYC}$ . This reset will hold the MCU in the reset state until $V_{DD}$ rises above $V_{LVR}$ . Whenever $V_{DD}$ is above $V_{LVR}$ and below 4.5V, the MCU is guaranteed to operate although not within specification. The output from the LVR is connected directly to the internal reset circuitry and also forces the $\overline{RESET}$ pin low. The internal reset will be removed once the power supply voltage rises above $V_{LVR}$ , at which time a normal power-on-reset sequence occurs. #### 5.2.4 ILLEGAL ADDRESS RESET (ILADR) The internal ILADR reset is generated when an instruction opcode fetch occurs from an address which is not implemented in the RAM (\$0080 - \$00FF) nor ROM (\$0300-\$0CFF, \$0E00-\$0FFF). The ILADR will generate the RST signal which will reset the CPU and other peripherals. If any other reset function is active at the end of the ILADR reset signal, the RST signal will remain in the reset condition until the other reset condition(s) end. Notice that ILADR also forces the RESET pin low. GENERAL RELEASE SPECIFICATION July 16, 1999 July 16, 1999 GENERAL RELEASE SPECIFICATION ## SECTION 6 LOW POWER MODES There are three modes of operation that reduce power consumption: - Stop mode - Wait mode - Halt mode The WAIT and STOP instructions provide two power saving modes by stopping various internal modules and/or the on-chip oscillator. The STOP and WAIT instructions are not normally used if the COP Watchdog Timer is enabled. A mask option is provided to convert the STOP instruction to a HALT, which is a WAIT-like instruction that does not halt the COP Watchdog Timer but has a recovery delay. The flow of the STOP, HALT, and WAIT modes are shown in **Figure 6-1**. GENERAL RELEASE SPECIFICATION July 16, 1999 Figure 6-1. STOP/HALT/WAIT Flowcharts #### 6.1 STOP INSTRUCTION The STOP instruction can result in one of two modes of operation depending on the STOP mask option chosen. One option is for the STOP instruction to operate like the STOP in normal MC68HC05 family members and place the device in the July 16, 1999 GENERAL RELEASE SPECIFICATION STOP Mode. The other option is for the STOP instruction to behave like a WAIT instruction (except that the restart time will involve a delay) and place the device in the HALT Mode. #### 6.1.1 STOP Mode Execution of the STOP instruction in this mode (selected by a mask option) places the MCU in its lowest power consumption mode. In the STOP Mode the internal oscillator is turned off, halting all internal processing, including the COP Watchdog Timer. When the CPU enters STOP Mode the interrupt flags (TOF and RTIF) and the interrupt enable bits (TOFE and RTIE) in the TCSR are cleared by internal hardware to remove any pending timer interrupt requests and to disable any further timer interrupts. Execution of the STOP instruction automatically clears the I-bit in the Condition Code Register and sets the IRQE enable bit in the IRQ Control/Status Register so that the IRQ external interrupt is enabled. All other registers, including the other bits in the TCSR, and memory remain unaltered. All input/output lines remain unchanged. The MCU can be brought out of the STOP Mode only by an IRQ external interrupt or an externally generated RESET or an LVR reset. When exiting the STOP Mode the internal oscillator will resume after a 224 or 4064 internal processor clock cycle oscillator stabilizing delay which is selected by a mask option. #### NOTE Execution of the STOP instruction with the STOP Mode Mask Option will cause the oscillator to stop and therefore disable the COP Watchdog Timer. If the COP Watchdog Timer is to be used, the STOP Mode should be changed to the HALT Mode by choosing the appropriate mask option. See **Section 6.4** for more details. #### 6.1.2 HALT Mode Execution of the STOP instruction in this mode (selected by a mask option) places the MCU in a low-power mode, which consumes more power than the STOP Mode. In the HALT Mode the internal processor clock is halted, suspending all processor and internal bus activity. Internal timer clocks remain active, permitting interrupts to be generated from the timer (MFT or Timer 1) or a reset to be generated from the COP Watchdog Timer. Execution of the STOP instruction automatically clears the I-bit in the Condition Code Register and sets the IRQE enable bit in the IRQ Control/Status Register so that the IRQ external interrupt is enabled. All other registers, memory, and input/output lines remain in their previous states. The HALT Mode may be terminated by a Timer interrupt, an external IRQ, an LVR reset, or external RESET occurs. Since the internal timer is still running in the HALT mode, the wake up delay timer (oscillator stabilizing delay timer) may start counting from an unknown value. So, the internal processor clock will resume GENERAL RELEASE SPECIFICATION July 16, 1999 after a varied delay time which is from one to 224 or 4064 internal processor clock cycles (the POR delay time). The HALT Mode is not intended for normal use, but is provided to keep the COP Watchdog Timer active should the STOP instruction opcode be inadvertently executed. #### 6.2 WAIT INSTRUCTION The WAIT instruction places the MCU in a low-power mode, which consumes more power than the STOP Mode. In the WAIT Mode the internal processor clock is halted, suspending all processor and internal bus activity. Internal timer clocks remain active, permitting interrupts to be generated from the timer or a reset to be generated from the COP Watchdog Timer. Execution of the WAIT instruction automatically clears the I-bit in the Condition Code Register and sets the IRQE enable bit in the IRQ Control/Status Register so that the IRQ external interrupt is enabled. All other registers, memory, and input/output lines remain in their previous states. If timer (MFT or Timer 1) interrupts are enabled, a TIMER interrupt will cause the processor to exit the WAIT Mode and resume normal operation. The Timer may be used to generate a periodic exit from the WAIT Mode. The WAIT Mode may also be exited when an external IRQ or an LVR reset or an external RESET occurs. #### 6.3 DATA-RETENTION MODE If the LVR mask option is selected and since LVR kicks in whenever $V_{DD}$ is below the specified LVR trigger voltage which is higher than that required of the Data Retention mode, the Data Retention mode will not exist. Data Retention Mode is only meaningful if LVR mask option is not selected. The contents of RAM and CPU registers are retained at supply voltage as low as 2.0 VDC. This is called the data-retention mode where the data is held, but the device is not guaranteed to operate. The RESET pin must be held low during data-retention mode. #### 6.4 COP WATCHDOG TIMER CONSIDERATIONS The COP Watchdog Timer is active in all modes of operation if enabled by a mask option. Thus, emulation of applications that do not service the COP should only be done with devices that have the COP Mask Option disabled. If the COP Watchdog Timer is selected by the mask option, any execution of the STOP instruction (either intentional or inadvertent due to the CPU being disturbed) will cause the oscillator to halt and prevent the COP Watchdog Timer from timing out unless the STOP to HALT conversion feature is enabled. Therefore, it is recommended that the STOP instruction should be converted to a HALT instruction if the COP Watchdog Timer is enabled. If the COP Watchdog Timer is selected by the mask option, the COP will reset the MCU when it times out. Therefore, it is recommended that the COP Watchdog should be disabled for a system that must have intentional uses of the WAIT Mode for periods longer than the COP time-out period. **LOW POWER MODES** MC68HC05J5A July 16, 1999 GENERAL RELEASE SPECIFICATION The recommended interactions and considerations for the COP Watchdog Timer, STOP instruction, and WAIT instruction are summarized in **Table 6-1**. **Table 6-1. COP Watchdog Timer Recommendations** | IF the following con | THEN the COP Watchdog Timer | | |-------------------------------------|-------------------------------------|-----------------------------------------| | STOP Instruction | WAIT Time | should be as follows: | | converted to HALT<br>by mask option | WAIT Time less than<br>COP Time-Out | Enable or disable COP<br>by mask option | | converted to HALT<br>by mask option | WAIT Time more than<br>COP Time-Out | Disable COP<br>by mask option | | Acts as STOP | any length<br>WAIT Time | Disable COP<br>by mask option | GENERAL RELEASE SPECIFICATION July 16, 1999 # SECTION 7 INPUT/OUTPUT PORTS In the normal operating mode there are 14 usable bidirectional I/O lines arranged as one 8-bit I/O port (Port A), and one 6-bit I/O port (Port B). The individual bits in these ports are programmable as either inputs or outputs under software control by the data direction registers (DDR's). Also, if enabled by a single mask option all Port A and Port B I/O pins may have individual software programmable pull-down or pull-up devices. Also, PA4-PA7 and PB1-PB2 pins have high current sink capability; PA0-PA3 may function as additional $\overline{\text{IRQ}}$ interrupt input sources. Note that both PA6 and PA7 pins have Schmitt trigger input for better noise immunity. $V_{\text{IH}}$ and $V_{\text{II}}$ specified at 2.4V and 0.8V, respectively. The four port pins, PB2-PB5 are only available on the 20-pin version of the device. #### 7.1 SLOW OUTPUT FALLING-EDGE TRANSITION Figure 7-1. Port B Data Direction Register #### **SLOWE - Slow Transition Enable** The slow transition feature is controlled by the SLOWE bit of DDRB (Port B Data Direction Register). - 1 = Enables the slow falling-edge output transition feature on the four I/O lines: PA6, PA7, PB1, and PB2. If the pin is configured as an output pin. - 0 = Disables slow falling-edge output transition feature on the four I/O lines: PA6, PA7, PB1, and PB2. Default value of SLOWE bit is cleared. #### **7.2 PORT A** Port A is a 8-bit bidirectional port which shares five of its pins with the IRQ interrupt system as shown in **Figure 7-2**. Note that both PA6 and PA7 pins have Schmitt trigger input for better noise immunity. Only the PA6 and PA7 pins are open-drained type with slow output transition feature. GENERAL RELEASE SPECIFICATION July 16, 1999 Each Port A pin is controlled by the corresponding bits in a data direction register, a data register and a pulldown/up register. The Port A Data Register is located at address \$0000. The Port A Data Direction Register (DDRA) is located at address \$0004. The Port A Pulldown/up Register (PDURA) is located at address \$0010. Reset operation will clear the DDRA and the PDURA. The Port A Data Register is unaffected by reset. Figure 7-2. Port A I/O Circuitry #### 7.2.1 Port A Data Register Each Port A I/O pin has a corresponding bit in the Port A Data Register. When a Port A pin is programmed as output, the corresponding data register bit determines the logic state of that pin. When a Port A pin is programmed as input, any read from the Port A Data Register will return the logic state of the corresponding I/O pin. The Port A data register is unaffected by reset. #### 7.2.2 Port A Data Direction Register Each Port A I/O pin may be programmed as input by clearing the corresponding bit in the DDRA, or programmed as output by setting the corresponding bit in the DDRA. The DDRA can be accessed at address \$0004. The DDRA is cleared by reset. If configured as output pins, PA6 and PA7 have slow output falling-edge transition feature. The slow transition feature is controlled by the SLOWE bit of DDRB. SLOWE bit, if set and if the pin is configured as an output pin, enables the slow falling-edge output transition feature of all four I/O lines, PA6, PA7, PB1, and PB2. July 16, 1999 #### 7.2.3 Port A Pulldown/up Register All Port A I/O pins may have software programmable pulldown/up devices enabled by the applicable mask option. If the pulldown/up mask option is selected, the pulldown/up is activated whenever the corresponding bit in the PDURA is clear. If the corresponding bit in the PDURA bit is set or the mask option for pulldown/up is not chosen, the pulldown/up will be disabled. A pulldown on an I/O pin is activated only if the I/O pin is programmed as an input whereas a pullup device on an I/O pin is always activated whenever enabled, regardless of port direction. The PDURA is a write-only register. Any reads of location \$0010 will return undefined results. Since reset clears both the DDRA and the PDURA, all pins will initialize as inputs with the pulldown active and pullup devices active (if enabled by mask option). Typical value of port A pullup is $5K\Omega$ . #### 7.2.4 Port A Drive Capability The outputs for the upper four bits of Port A (PA4, PA5, PA6 and PA7) are capable of sinking approximately 8mA of current to V<sub>SS</sub>. #### 7.2.5 Port A I/O Pin Interrupts The inputs to PA0, PA1, PA2, PA3 may be connected to the IRQ input of the CPU if enabled by a mask option. The input to PA7 is also connected to the IRQ input of the CPU, yet it is only enabled or disabled by software, not by mask option. PA7 interrupt capability is controlled by a set of control and status bits (IRQE1, IRQF1, IRQR1), different from the set of control and status bits for that of PA0-PA3 and IRQ pin (IRQE, IRQF, IRQR) in the same ICSR (Interrupt Control and Status Register). When connected as an alternate source of an IRQ interrupt, PA0-3 input pins will behave the same as the $\overline{IRQ}$ pin itself, except that their active state is a logical one or a rising edge. The $\overline{IRQ}$ pin has an active state that is a logical zero or a falling edge. PA7 interrupt occurs, if enabled, only upon the falling edge at the input. If mask options for both level and edge sensitivity interrupts are chosen, the presence of a logic one or occurrence of a rising edge on any one of the lower four Port A pins will cause an IRQ interrupt request. If the edge-only sensitivity is selected, the occurrence of a rising edge on any one of the lower four Port A pins will cause an IRQ interrupt request. As long as any one of the lower four Port A IRQ inputs remains at a logic one level, the other of the lower four Port A IRQ inputs are effectively ignored. #### NOTE The BIH and BIL instructions will only apply to the level on the $\overline{IRQ}$ pin itself, and not to the internal IRQ input to the CPU. Therefore BIH and BIL cannot be used to test the state of the lower four Port A input pins as a group nor that of PA7. #### 7.3 PORT B Port B is a 6-bit bidirectional port which functions as shown in **Figure 7-3**. Only PB1 and PB2 are of open-drained type. Each Port B pin is controlled by the corresponding bits in a data direction register, a data register and a pulldown/up register. The Port B Data Register is located at address \$0001. The Port B Data Direction Register (DDRB) is located at address \$0005. The Port B Pulldown/up Register (PDURB) is located at address \$0011. Reset clears the DDRB and the PDURB. The Port B Data Register is unaffected by reset. Please note that only PB0 and PB1 pins are bonded out in the 16-pin package type. Actually, the PB1 and PB2 I/O port lines are short and bonded to the PB1 on the 16-pin package. Both PB1 and PB2 are of open-drained type, capable of typically sinking 25mA current at $V_{OL}$ 0.5V max. In order to constitute a single pin capable of typically sinking 50mA, both PB1 and PB2 have to be written with the same value at the same write cycle. Note1: All the I/O port pins may have either pullup or pulldown device. Note2: PB1 and PB2 output drivers are the open-drained type #### Figure 7-3. Port B I/O Circuitry Port Pin PB0 is shared with TCAP input of the 16-Timer input capture function. The input capture function can be programmed for a positive edge or the negative edge TCAP input. When an expected edge is generated on this pin, the counter value at that moment will be captured into a capture register. For the details about this feature please refer to the **Section 9**. #### 7.3.1 Port B Data Register All Port B I/O pins have a corresponding bit in the Port B Data Register. When a Port B pin is programmed as output the corresponding data register bit determines the logic state of the output pin. When a Port B pin is programmed as input, any read from the Port B Data Register will return the logic state of the **REV 2.1** July 16, 1999 GENERAL RELEASE SPECIFICATION corresponding I/O pin. The Port B data register is unaffected by reset. Unused bits 6 and 7 will always read as logic zeros, and any write to these bits will be ignored. The Port B data register is unaffected by reset. #### 7.3.2 Port B Data Direction Register Port B I/O pins may be programmed as an input by clearing the corresponding bit in the DDRB, or programmed as an output by setting the corresponding bit in the DDRB. The DDRB can be accessed at address \$0005. Unused bits 6 and 7 will always read as logic zeros, and any write to these bits will be ignored. The DDRB is cleared by reset. If configured as output pins, PB1 and PB2 have slow output falling-edge transition feature. The slow transition feature is controlled by the SLOWE bit of DDRB. SLOWE bit, if set and if the pin is configured as an output pin, enables the slow falling-edge output transition feature of all four I/O lines, PA6, PA7, PB1 and PB2. For the 16-pin package type, care should be taken in using PB1 pin, which is bonded to two internal port B I/O lines PB1 and PB2, to constitute a 50 mA current sinking driver. Both PB1 and PB2 I/O lines are capable of sinking 25 mA. If they are written with the same logic 0 value in the same write cycle, PB1 pin will sink 50 mA. If they are written with different values in the same write cycle, PB1 pin will sink only 25 mA. For the 20-pin package type, I/O lines PB1 and PB2 are not bonded to the same pin. Hence, to constitute a 50mA current sinking driver, PB1 and PB2 pins have to be tied together externally and controlled in the same way as in the16-pin package type case. Also, if the slow transition feature of pin PB1 is enabled, a combination of I/O lines PB1 and PB2, is also a combination of slow transition features of I/O lines PB1 and PB2. PB2 line falling-edge output transition occurs $t_{\rm CYC}/2$ after the write cycle, with a standard I/O edge transition time. Whereas for PB1 line, the falling-edge transition occurring immediately after the write cycle, but with an edge transition time slower than standard I/Os, similar to PA6 and PA7 pins. The net result is, for the 16-pin package type, since both PB1 and PB2 I/O lines are bonded to the same PB1 pin, the combination of delayed PB1 line sharp-edge output and the non-delayed slow transition output yields the desired slow output falling-edge transition. For the 20-pin package, PB1 and PB2 pins should be tied externally to create a driver with the desired slow output falling-edge transition feature. If SLOWE is set and PB2 pin is not tied to PB1 pin, be advised that the output at PB2 changes state $t_{\rm CYC}/2$ after the write cycle. ### 7.3.3 Port B Pulldown/up Register All Port B I/O pins may have software programmable pulldown/up devices enabled by a mask option. If the pulldown/up mask option is selected, the pulldown/up is activated whenever the corresponding bit in the PDURB is clear. A pulldown on an GENERAL RELEASE SPECIFICATION July 16, 1999 I/O pin is activated only if the I/O pin is programmed as an input whereas a pullup device on an I/O pin is always activated whenever enabled, regardless of port direction. The PDURB is a write-only register. Any reads of location \$0011 will return undefined results. Since reset clears both the DDRB and the PDURB, all pins will initialize as inputs with the pulldown devices active and pullup devices active (if chosen via mask option). Typical value of port B pullup is $30 \text{K}\Omega$ . #### 7.4 I/O PORT PROGRAMMING All I/O pins can be programmed as inputs or outputs, with or without pulldown/up devices. #### 7.4.1 Pin Data Direction The direction of a pin is determined by the state of its corresponding bit in the associated port Data Direction Register (DDR). A pin is configured as an output if its corresponding DDR bit is set to a logic one. A pin is configured as an input if its corresponding DDR bit is cleared to a logic zero. The data direction bits DDRB0-DDRB5 and DDRA0-DDRA7 are read/write bits which can be manipulated with read-modify-write instructions. At power-on or reset, all DDRs are cleared which configures all port pins as inputs. If the pull-down/up mask option is chosen, all pins will initially power-up with their software programmable pulldowns/ups enabled. #### 7.4.2 Output Pin When an I/O pin is programmed as an output pin, the state of the corresponding data register bit will determine the state of the pin. The state of the data register bits can be altered by writing to address \$0000 for Port A and address \$0001 for Port B. Reads of the corresponding data register bit at address \$0000 or \$0001 will return the state of the data register bit (not the state of the I/O pin itself). Therefore bit manipulation is possible on all pins programmed as outputs. If the corresponding bit in the pulldown/up register is clear (and the pulldown/up mask option is chosen), only output pins with pullups have an activated pullup device connected to the pin. For those pins with pulldowns and configured as output pins, the pulldowns will be inactivated regardless of the state of the corresponding pulldown/up register bit. Since the pulldown/up register bits are write-only, bit manipulation should not be used on these register bits. #### 7.4.3 Input Pin When an I/O pin is programmed as an input pin, the state of the pin can be determined by reading the corresponding data register bit. Any writes to the corresponding data register bit for an input pin will be ignored in the sense that the written value will not be reflected on the pin, rather it is only reflected in the port data register. Please refer to **Table 7-1** and **Table 7-2** for details. July 16, 1999 GENERAL RELEASE SPECIFICATION If the corresponding bit in the pulldown/up register is clear (and the pulldown/up mask option is chosen) the input pin will also have an activated pulldown/up device. Since the pulldown/up register bits are write-only, bit manipulation should not be used on these register bits. #### 7.4.4 I/O Pin Transitions A "glitch" can be generated on an I/O pin when changing it from an input to an output unless the data register is first preconditioned to the desired state before changing the corresponding DDR bit from a zero to a one. If pulldowns are enabled by mask option, a floating input can be avoided by clearing the pulldown/up register bit before changing the corresponding DDR from a one to a zero. This will insure that the pulldown device will be activated before the I/O pin changes from a driven output to a pulled low/high input. #### 7.4.5 I/O Pin Truth Tables Every pin on Port A and Port B may be programmed as an input or an output under software control as shown in **Table 7-1** and **Table 7-2**. All port I/O pins may also have software programmable pulldown/up devices if selected by the appropriate mask option. Table 7-1. Port A I/O Pin Functions | DDRA | I/O Pin Mode | Accesses to<br>PDURA<br>at \$0010 | | Accesses<br>to DDRA<br>@ \$0004 | Accesses to<br>Data Register<br>@ \$0000 | | |------|-----------------|-----------------------------------|----------------------|---------------------------------|------------------------------------------|------------| | | | Read Write F | | Read/Write | Read Write | | | 0 | IN, Hi-Z<br>OUT | U | PDURA0-7<br>PDURA0-7 | - | I/O Pin<br>PA0-7 | *<br>PA0-7 | U is undefined Table 7-2. Port B I/O Pin Functions | DDRA | I/O Pin Mode | Accesses to PDURB at \$0011 | | Accesses<br>to DDRB<br>@ \$0005 | Accesses to<br>Data Register<br>@ \$0001 | | |------|-----------------|-----------------------------|----------------------|---------------------------------|------------------------------------------|------------| | | | Read Write F | | Read/Write | Read | Write | | 0 | IN, Hi-Z<br>OUT | U | PDURB0-2<br>PDURB0-2 | _ | I/O Pin<br>PB0-5 | *<br>PB0-5 | U is undefined <sup>\*</sup> Does not affect input, but stored to data register <sup>\*</sup> Does not affect input, but stored to data register GENERAL RELEASE SPECIFICATION ## **SECTION 8 MULTI-FUNCTION TIMER** The Multi-Function Timer module is a 15-stage ripple counter with Timer Over Flow (TOF), Real Time Interrupt (RTI), COP Watchdog, and the Power-On Reset delay function. Figure 8-1. Multi-Function Timer Block Diagram Semiconductor, Inc #### 8.1 **OVERVIEW** As shown in Figure 8-1, the Timer is driven by the timer clock, NTF1, divided by four. NTF1 has the same phase and frequency as the processor bus clock, PH2, but is not stopped by the WAIT or HALT Modes. This signal drives an 8-bit ripple counter. The value of this 8-bit ripple counter can be read by the CPU at any time by accessing the Timer Counter Register (TCR) at address \$09. A timer overflow function is implemented on the last stage of this counter, giving a possible interrupt at the rate of f<sub>op</sub>/1024. The POR function is generated at f<sub>op</sub>/224 stage or at f<sub>on</sub>/4064 stage, which is selected by a mask option. The last stage of the 8-bit counter also drives a further 7-bit counter. The final four stages is used by the RTI circuit, giving possible RTI rates of $f_{OP}/2^{14}$ , $f_{OP}/2^{15}$ , $f_{OP}/2^{16}$ or $f_{OP}/2^{17}$ , selected by RT1 and RT0 (see **Table 8-1**). The RTI rate selector bits, and the RTI and TOF enable bits and flags are located in the Timer Control and Status Register at location \$08. The power-on cycle clears the entire counter chain and begins clocking the counter. After 224 or 4064 cycles, the power-on reset circuit is released which again clears the counter chain and allows the device to come out of reset. At this point, if RESET is not asserted, the timer will start counting up from zero and normal device operation will begin. If RESET is asserted at any time during operation the counter chain will be cleared. #### 8.2 **COMPUTER OPERATING PROPERLY (COP) WATCHDOG** The COP Watchdog is enabled by a mask option. The COP Watchdog Timer function is implemented by using the output of the RTI circuit and further dividing it by eight. The minimum COP reset rates are listed in **Table 8-1.** If the COP circuit times out, an internal reset is generated and the normal reset vector is fetched. Preventing a COP time-out is done by writing a "0" to bit-0 of address \$0FF0. When the COP is cleared, only the final divide by eight stage (output of the RTI) is cleared. Figure 8-2. COP Watchdog Timer Location #### 8.3 MFT REGISTERS The 15-stage Multi-function Timer contains two registers: a Timer Counter Register and a Timer Control/Status Register. July 16, 1999 GENERAL RELEASE SPECIFICATION #### 8.3.1 Timer Counter Register (TCR) \$09 The Timer Counter Register is a read-only register which contains the current value of the 8-bit ripple counter at the beginning of the timer chain. This counter is clocked at $f_{op}$ divided by 4 and can be used for various functions including a software input capture. Extended time periods can be attained using the TOF function to increment a temporary RAM storage location thereby simulating a 16-bit (or more) counter. The value of each bit of the TCR is shown in **Figure 8-3**. This register is cleared by reset. Figure 8-3. Timer Counter Register #### 8.3.2 Timer Control/Status Register (TCSR) \$08 The TCSR contains the timer interrupt flag bits, the timer interrupt enable bits, and the real time interrupt rate select bits. Bit 2 and bit 3 are write-only bits which will read as logical zeros. **Figure 8-4** shows the value of each bit in the TCSR following reset. Figure 8-4. Timer Control/Status Register (TCSR) #### **TOF - Timer Overflow Flag** The TOF is a read-only flag bit. - 1 = Set when the 8-bit ripple counter rolls over from \$FF to \$00. A TIMER Interrupt request will be generated if TOFE is also set. - 0 = Reset by writing a logical one to the TOF acknowledge bit, TOFR. Writing to the TOF flag bit has no effect on its value. This bit is cleared by reset. GENERAL RELEASE SPECIFICATION July 16, 1999 #### **RTIF - Real Time Interrupt Flag** The RTIF is a read-only flag bit. - 1 = Set when the output of the chosen (1 of 4 selections) Real Time Interrupt stage goes active. A TIMER Interrupt request will be generated if RTIE is also set. - 0 = Reset by writing a logical one to the RTIF acknowledge bit, RTIFR. Writing to the RTIF flag bit has no effect on its value. This bit is cleared by reset. #### **TOFE - Timer Overflow Enable** The TOFE is an enable bit that allows generation of a TIMER Interrupt upon overflow of the Timer Counter Register. - 1 = When set, the TIMER Interrupt is generated when the TOF flag bit is set. - 0 = When cleared, no TIMER interrupt caused by TOF bit set will be generated. This bit is cleared by reset. #### **RTIE - Real Time Interrupt Enable** The RTIE is an enable bit that allows generation of a TIMER Interrupt by the RTIF bit. - 1 = When set, the TIMER Interrupt is generated when the RTIF flag bit is set. - 0 = When cleared, no TIMER interrupt caused by RTIF bit set will be generated. This bit is cleared by reset. #### **TOFR - Timer Overflow Acknowledge** The TOFR is an acknowledge bit that resets the TOF flag bit. This bit is unaffected by reset. Reading the TOFR will always return a logical zero. - 1 = Clears the TOF flag bit. - 0 = Does not clear the TOF flag bit. #### RTIFR - Real Time Interrupt Acknowledge The RTIFR is an acknowledge bit that resets the RTIF flag bit. This bit is unaffected by reset. Reading the RTIFR will always return a logical zero. - 1 = Clears the RTIF flag bit. - 0 = Does not clear the RTIF flag bit. #### RT1, RT0 - Real Time Interrupt Rate Select The RT0 and RT1 control bits select one of four taps for the Real Time Interrupt circuit. **Table 8-1** shows the available interrupt rates for two $f_{op}$ values. Both the RT0 and RT1 control bits are set by reset, selecting the lowest periodic rate and therefore the maximum time in which to alter these bits if necessary. Care should be taken when altering RT0 and RT1 if the time-out period is imminent or uncertain. If the selected tap is modified during a cycle in which the counter is switching, an RTIF could be missed or an additional one could be generated. To avoid problems, the COP should be cleared just prior to changing RTI taps. **MULTI-FUNCTION TIMER** MC68HC05J5A July 16, 1999 Table 8-1, RTI Rates and COP Reset Times | RT1 RT0 | RTI Rates | at f <sub>OP</sub> Freq. : | specified: | Min. COP Reset at f <sub>OP</sub> Freq. specified: | | | | |---------|-----------|----------------------------|------------|----------------------------------------------------|---------|--------|--------| | KII | Divider | | 1 MHz | 2MHz | Divider | 1 MHz | 2MHz | | 0 | 0 | 16384 | 16.384 ms | 8.192ms | 131072 | 131 ms | 66ms | | 0 | 1 | 32768 | 32.768 ms | 16.384ms | 262144 | 262ms | 131 ms | | 1 | 0 | 65536 | 65.536ms | 32.768 ms | 524288 | 524ms | 262ms | | 1 | 1 | 131072 | 131.072ms | 65.536ms | 1048576 | 1059ms | 524ms | #### 8.4 OPERATION DURING STOP MODE The timer system is cleared when going into STOP mode. When STOP is exited by an external interrupt or an LVR reset or an external RESET, the internal oscillator will resume, followed by a 224 (or 4064) internal processor oscillator stabilizing delay. The timer system counter is then cleared and operation resumes. If chosen by a mask option, the STOP instruction will initiate HALT mode and the effects on the timer are as described in **Section 8.5**. #### 8.5 OPERATION DURING WAIT/HALT MODE The CPU clock halts during the WAIT/HALT mode, but the timer remains active. If interrupts are enabled, a timer interrupt or custom periodic interrupt will cause the processor to exit the WAIT/HALT mode. ## SECTION 9 16-BIT TIMER This 16-bit Timer (Timer1) is a Programmable Timer with an Input Capture function. **Figure 9-1** shows a block diagram of the 16-bit programmable timer. Figure 9-1. 16-Bit Timer Block Diagram **16-BIT TIMER** The basis of the 16-bit Timer is a 16-bit free-running counter which increases in count with each internal bus clock cycle. The counter is the timing reference for the input capture and output compare functions. The input capture and output compare functions provide a means to latch the times at which external events occur, to measure input waveforms, and to generate output waveforms and timing delays. Software can read the value in the 16-bit free-running counter at any time without affect the counter sequence. Because of the 16-bit timer architecture, the I/O registers are pairs of 8-bit registers. Each register pair contains the high and low byte of that function. Generally, accessing the low byte of a specific timer function allows full control of that function; however, an access of the high byte inhibits that specific timer function until the low byte is also accessed. Because the counter is 16 bits long and preceded by a fixed divide-by-four prescaler, the counter rolls over every 262,144 internal clock cycles. Timer resolution with a 4MHz crystal oscillator is 2 microsecond/count. The interrupt capability and the input capture edge are controlled by the timer control register (T1CR) located at \$0012 and the status of the interrupt flags can be read from the timer status register (T1SR) located at \$0013. #### 9.1 TIMER1 COUNTER REGISTERS (TCNTH, TCNTL) The functional block diagram of the 16-bit free-running timer counter and timer registers is shown in **Figure 9-2**. The timer registers include a transparent buffer latch on the LSB of the 16-bit timer counter. Figure 9-2. 16-Bit Timer Counter Block Diagram July 16, 1999 GENERAL RELEASE SPECIFICATION The timer counter registers (TCNTH, TCNTL) shown in **Figure 9-3** are read-only locations which contain the current high and low bytes of the 16-bit free-running counter. Writing to the timer registers has no effect. Reset of the device presets the timer counter to \$FFFC. Figure 9-3. 16-Bit Timer Counter Registers (TCNTH, TCNTL) The TCNTL latch is a transparent read of the LSB until the a read of the TCNTH takes place. A read of the TCNTH latches the LSB into the TCNTL location until the TCNTL is again read. The latched value remains fixed even if multiple reads of the TCNTH take place before the next read of the TCNTL. Therefore, when reading the MSB of the timer at TCNTH the LSB of the timer at TCNTL must also be read to complete the read sequence. During power-on-reset (POR), the counter is initialized to \$FFFC and begins counting after the oscillator start-up delay. Because the counter is 16 bits and preceded by a fixed divide-by-four prescaler, the value in the counter repeats every 262, 144 internal bus clock cycles (524, 288 oscillator cycles). When the free-running counter rolls over from \$FFFF to \$0000, the timer overflow flag bit (T1OF) is set in the T1SR. When the T1OF is set, it can generate an interrupt if the timer overflow interrupt enable bit (T1OIE) is also set in the T1CR. The T1OF flag bit can only be reset by reading the TCNTL after reading the T1SR. Other than clearing any possible T1OF flags, reading the TCNTH and TCNTL in any order or any number of times does not have any effect on the 16-bit free-running counter. #### **NOTE** To prevent interrupts from occurring between readings of the TCNTH and TCNTL, set the I bit in the condition code register (CCR) before reading TCNTH and clear the I bit after reading TCNTL. ## 9.2 ALTERNATE COUNTER REGISTERS (ACNTH, ACNTL) The functional block diagram of the 16-bit free-running timer counter and alternate counter registers is shown in **Figure 9-4**. The alternate counter registers behave the same as the timer counter registers, except that any reads of the alternate 9-4 #### Freescale Semiconductor, Inc. GENERAL RELEASE SPECIFICATION July 16, 1999 counter will not have any effect on the T1OF flag bit and Timer interrupts. The alternate counter registers include a transparent buffer latch on the LSB of the 16-bit timer counter. Figure 9-4. Alternate Counter Block Diagram The alternate counter registers (ACNTH, ACNTL) shown in **Figure 9-5** are readonly locations which contain the current high and low bytes of the 16-bit free-running counter. Writing to the alternate counter registers has no effect. Reset of the device presets the timer counter to \$FFFC. Figure 9-5. Alternate Counter Registers (ACNTH, ACNTL) The ACNTL latch is a transparent read of the LSB until the a read of the ACNTH takes place. A read of the ACNTH latches the LSB into the ACNTL location until the ACNTL is again read. The latched value remains fixed even if multiple reads of the ACNTH take place before the next read of the ACNTL. Therefore, when reading the MSB of the timer at ACNTH the LSB of the timer at ACNTL must also be read to complete the read sequence. During power-on-reset (POR), the counter is initialized to \$FFFC and begins counting after the oscillator start-up delay. Because the counter is 16 bits and preceded by a fixed divide-by-four prescaler, the value in the counter repeats every 262,144 internal bus clock cycles (524,288 oscillator cycles). Reading the ACNTH and ACNTL in any order or any number of times does not have any effect on the 16-bit free-running counter or the T1OF flag bit. July 16, 1999 #### NOTE To prevent interrupts from occurring between readings of the ACNTH and ACNTL, set the I bit in the condition code register (CCR) before reading ACNTH and clear the I bit after reading ACNTL. #### 9.3 INPUT CAPTURE REGISTERS Figure 9-6. Timer Input Capture Block Diagram The input capture function is a technique whereby an external signal (connected to PB0/TCAP pin) is used to trigger the 16-bit timer counter. In this way it is possible to relate the timing of an external signal to the internal counter value, and hence to elapsed time. #### NOTE Since the TCAP pin is shared with the PB0 I/O pin, changing the state of the PB0 DDR or Data Register can cause an unwanted TCAP interrupt. This can be avoided by clearing the ICIE bit before changing the configuration of PB0, and clearing any pending interrupts before enabling ICIE. The signal on the TCAP pin is first directed to a schmitt trigger or a voltage comparator as shown in **Figure 9-8**. Setting the TCAPS bit to "1" will enable the comparator and the $V_{DD}/2$ reference voltage. Figure 9-7. Timer1 Capture Control Register #### TCAPS — Timer Input Capture Comparator Enable - 1 = Timer input capture comparator is selected. - 0 = Timer input capture comparator schmitt trigger is selected. #### **NOTE** When the comparator and $V_{DD}/2$ reference are enabled, PB0 pin will automatically becomes an input pin, irrespective of DDR setting. However, it is recommended to set PB0 as an input first (via DDR), before enabling the comparator. A read of PB0 will reflect the TCAP pin status, not the PB0 register bit. The comparator uses the $V_{DD}/2$ reference as the compare voltage, resulting in a typical output as shown in **Figure 9-9**. Switching off the $V_{DD}/2$ voltage reference by clearing TCAPS=0 will further save power when the MCU is in a low power mode. Figure 9-8. TCAP Input Signal Conditioning July 16, 1999 GENERAL RELEASE SPECIFICATION Figure 9-9. TCAP Input Comparator Output When the input capture circuitry detects an active edge on the TCAP pin, it latches the contents of the free-running timer counter registers into the input capture registers as shown in **Figure 9-6**. Latching values into the input capture registers at successive edges of the same polarity measures the period of the selected input signal. Latching the counter values at successive edges of opposite polarity measures the pulse width of the signal. The input capture registers are made up of two 8-bit read-only registers (ICH, ICL) as shown in **Figure 9-10**. The input capture edge detector contains a Schmitt trigger to improve noise immunity. The edge that triggers the counter transfer is defined by the input edge bit (IEDG) in the T1CR. Reset does not affect the contents of the input capture registers. The result obtained by an input capture will be one count higher than the value of the free-running timer counter preceding the external transition. This delay is required for internal synchronization. Resolution is affected by the prescaler, allowing the free-running timer counter to increment once every four internal clock cycles (eight oscillator clock cycles). Figure 9-10. Input Capture Registers (ICH, ICL) **16-BIT TIMER** 9-8 ## Freescale Semiconductor, Inc. GENERAL RELEASE SPECIFICATION July 16, 1999 Reading the ICH inhibits further captures until the ICL is also read. Reading the ICL after reading the timer status register (T1SR) clears the ICF flag bit. does not inhibit transfer of the free-running counter. There is no conflict between reading the ICL and transfers from the free-running timer counters. The input capture registers always contain the free-running timer counter value which corresponds to the most recent input capture. #### NOTE To prevent interrupts from occurring between readings of the ICH and ICL, set the I bit in the condition code register (CCR) before reading ICH and clear the I bit after reading ICL. #### 9.4 TIMER1 CONTROL REGISTER (T1CR) The timer control register is shown in **Figure 9-11** performs the following functions: - Enables input capture interrupts - Enables output compare interrupts - Enables timer overflow interrupts - Control the active edge polarity of the TCAP signal on pin PB0/TCAP Reset clears all the bits in the T1CR with the exception of the IEDG bit which is unaffected. Figure 9-11. Timer Control Register (T1CR) #### ICIE - INPUT CAPTURE INTERRUPT ENABLE This read/write bit enables interrupts caused by an active signal on the PB0/TCAP pin. Reset clears the ICIE bit. - 1 = Input capture interrupts enabled. - 0 = Input capture interrupts disabled. #### **T10IE - TIMER OVERFLOW INTERRUPT ENABLE** This read/write bit enables interrupts caused by a timer1 overflow. Reset clears the T10IE bit. - 1 = Timer1 overflow interrupts enabled. - 0 = Timer1 overflow interrupts disabled. **16-BIT TIMER** MC68HC05J5A REV 2.1 Semiconductor, Inc July 16, 1999 GENERAL RELEASE SPECIFICATION #### **IEDG - INPUT CAPTURE EDGE SELECT** The state of this read/write bit determines whether a positive or negative transition on the TCAP pin triggers a transfer of the contents of the timer register to the input capture register. Reset has no effect on the IEDG bit. - 1 = Positive edge (low to high transition) triggers input capture. - 0 = Negative edge (high to low transition) triggers input capture. #### 9.5 TIMER1 STATUS REGISTER (T1SR) The timer status register (T1SR) shown in **Figure 9-12** contains flags for the following events: - An active signal on the PB0/TCAP pin, transferring the contents of the timer registers to the input capture registers. - An overflow of the timer registers from \$FFFF to \$0000. Writing to any of the bits in the T1SR has no effect. Reset does not change the state of any of the flag bits in the T1SR. | | | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |--------|---|-------|-------|-------|-------|-------|-------|-------|-------| | T1SR | R | ICF | 0 | T1OF | 0 | 0 | 0 | 0 | 0 | | \$0013 | W | | | | | | | | | | reset | | U | U | U | 0 | 0 | 0 | 0 | 0 | U = UNAFFECTED BY RESET Figure 9-12. Timer Status Registers (T1SR) #### **ICF - INPUT CAPTURE FLAG** The ICF bit is automatically set when an edge of the selected polarity occurs on the PB0/TCAP pin. Clear the ICF bit by reading the timer status register with the ICF set, and then reading the low byte (ICL, \$0015) of the input capture registers. Reset has no effect on ICF. #### **T10F-TIMER1 OVERFLOW FLAG** The T1OF bit is automatically set when the 16-bit timer counter rolls over from \$FFFF to \$0000. Clear the T1OF bit by reading the timer status register with the T1OF set, and then accessing the low byte (TCNTL, \$0019) of the timer registers. Reset has no effect on T1OF. #### 9.6 TIMER1 OPERATION DURING WAIT MODE During WAIT mode the 16-bit timer continues to operate normally and may generate an interrupt to trigger the MCU out of the WAIT mode. #### 9.7 TIMER1 OPERATION DURING STOP MODE When the MCU enters the STOP mode the free-running counter stops counting (the internal processor clock is stopped). It remains at that particular count value until the STOP mode is exited by applying a low signal to the IRQ pin, at which **16-BIT TIMER** GENERAL RELEASE SPECIFICATION July 16, 1999 time the counter resumes from its stopped value as if nothing had happened. If STOP mode is exited via an external reset (logic low applied to the RESET pin) the counter is forced to \$FFFC. If a valid input capture edge occurs at the PB0/TCAP pin during the STOP mode the input capture detect circuitry will be armed. This action does not set any flags or "wake up" the MCU, but when the MCU does "wake up" there will be an active input capture flag (and data) from the first valid edge. If the STOP mode is exited by an external reset, no input capture flag or data will be present even if a valid input capture edge was detected during the STOP mode. July 16, 1999 GENERAL RELEASE SPECIFICATION # SECTION 10 INSTRUCTION SET This section describes the addressing modes and instruction types. #### 10.1 ADDRESSING MODES The CPU uses eight addressing modes for flexibility in accessing data. The addressing modes define the manner in which the CPU finds the data required to execute an instruction. The eight addressing modes are the following: - Inherent - Immediate - Direct - Extended - Indexed, No Offset - Indexed, 8-Bit Offset - Indexed, 16-Bit Offset - Relative #### 10.1.1 Inherent Inherent instructions are those that have no operand, such as return from interrupt (RTI) and stop (STOP). Some of the inherent instructions act on data in the CPU registers, such as set carry flag (SEC) and increment accumulator (INCA). Inherent instructions require no memory address and are one byte long. #### 10.1.2 Immediate Immediate instructions are those that contain a value to be used in an operation with the value in the accumulator or index register. Immediate instructions require no memory address and are two bytes long. The opcode is the first byte, and the immediate data value is the second byte. GENERAL RELEASE SPECIFICATION July 16, 1999 #### 10.1.3 Direct Direct instructions can access any of the first 256 memory addresses with two bytes. The first byte is the opcode, and the second is the low byte of the operand address. In direct addressing, the CPU automatically uses \$00 as the high byte of the operand address. BRSET and BRCLR are three-byte instructions that use direct addressing to access the operand and relative addressing to specify a branch destination. #### 10.1.4 Extended Extended instructions use only three bytes to access any address in memory. The first byte is the opcode; the second and third bytes are the high and low bytes of the operand address. When using the Motorola assembler, the programmer does not need to specify whether an instruction is direct or extended. The assembler automatically selects the shortest form of the instruction. #### 10.1.5 Indexed, No Offset Indexed instructions with no offset are one-byte instructions that can access data with variable addresses within the first 256 memory locations. The index register contains the low byte of the conditional address of the operand. The CPU automatically uses \$00 as the high byte, so these instructions can address locations \$0000–\$00FF. Indexed, no offset instructions are often used to move a pointer through a table or to hold the address of a frequently used RAM or I/O location. #### 10.1.6 Indexed, 8-Bit Offset Indexed, 8-bit offset instructions are two-byte instructions that can access data with variable addresses within the first 511 memory locations. The CPU adds the unsigned byte in the index register to the unsigned byte following the opcode. The sum is the conditional address of the operand. These instructions can access locations \$0000–\$01FE. Indexed 8-bit offset instructions are useful for selecting the kth element in an n-element table. The table can begin anywhere within the first 256 memory locations and could extend as far as location 510 (\$01FE). The k value is typically in the index register, and the address of the beginning of the table is in the byte following the opcode. July 16, 1999 GENERAL RELEASE SPECIFICATION #### 10.1.7 Indexed, 16-Bit Offset Indexed, 16-bit offset instructions are three-byte instructions that can access data with variable addresses at any location in memory. The CPU adds the unsigned byte in the index register to the two unsigned bytes following the opcode. The sum is the conditional address of the operand. The first byte after the opcode is the high byte of the 16-bit offset; the second byte is the low byte of the offset. These instructions can address any location in memory. Indexed, 16-bit offset instructions are useful for selecting the kth element in an n-element table anywhere in memory. As with direct and extended addressing, the Motorola assembler determines the shortest form of indexed addressing. #### 10.1.8 Relative Relative addressing is only for branch instructions. If the branch condition is true, the CPU finds the conditional branch destination by adding the signed byte following the opcode to the contents of the program counter. If the branch condition is not true, the CPU goes to the next instruction. The offset is a signed, two's complement byte that gives a branching range of –128 to +127 bytes from the address of the next location after the branch instruction. When using the Motorola assembler, the programmer does not need to calculate the offset, because the assembler determines the proper offset and verifies that it is within the span of the branch. #### 10.1.9 Instruction Types The MCU instructions fall into the following five categories: - Register/Memory Instructions - Read-Modify-Write Instructions - Jump/Branch Instructions - Bit Manipulation Instructions - Control Instructions GENERAL RELEASE SPECIFICATION July 16, 1999 ## 10.1.10 Register/Memory Instructions Most of these instructions use two operands. One operand is in either the accumulator or the index register. The CPU finds the other operand in memory. **Table 10-1** lists the register/memory instructions. Table 10-1. Register/Memory Instructions | Instruction | Mnemonic | |-----------------------------------------------------|----------| | Add Memory Byte and Carry Bit to Accumulator | ADC | | Add Memory Byte to Accumulator | ADD | | AND Memory Byte with Accumulator | AND | | Bit Test Accumulator | BIT | | Compare Accumulator | CMP | | Compare Index Register with Memory Byte | CPX | | EXCLUSIVE OR Accumulator with Memory Byte | EOR | | Load Accumulator with Memory Byte | LDA | | Load Index Register with Memory Byte | LDX | | Multiply | MUL | | OR Accumulator with Memory Byte | ORA | | Subtract Memory Byte and Carry Bit from Accumulator | SBC | | Store Accumulator in Memory | STA | | Store Index Register in Memory | STX | | Subtract Memory Byte from Accumulator | SUB | # Freescale Semiconductor, Inc. July 16, 1999 GENERAL REI ### 10.1.11 Read-Modify-Write Instructions These instructions read a memory location or a register, modify its contents, and write the modified value back to the memory location or to the register. The test for negative or zero instruction (TST) is an exception to the read-modify-write sequence because it does not write a replacement value. **Table 10-2** lists the read-modify-write instructions. Table 10-2. Read-Modify-Write Instructions | Instruction | Mnemonic | |--------------------------------|----------| | Arithmetic Shift Left | ASL | | Arithmetic Shift Right | ASR | | Clear Bit in Memory | BCLR | | Set Bit in Memory | BSET | | Clear | CLR | | Complement (One's Complement) | COM | | Decrement | DEC | | Increment | INC | | Logical Shift Left | LSL | | Logical Shift Right | LSR | | Negate (Two's Complement) | NEG | | Rotate Left through Carry Bit | ROL | | Rotate Right through Carry Bit | ROR | | Test for Negative or Zero | TST | ### 10.1.12 Jump/Branch Instructions Jump instructions allow the CPU to interrupt the normal sequence of the program counter. The unconditional jump instruction (JMP) and the jump to subroutine instruction (JSR) have no register operand. Branch instructions allow the CPU to interrupt the normal sequence of the program counter when a test condition is met. If the test condition is not met, the branch is not performed. All branch instructions use relative addressing. Bit test and branch instructions cause a branch based on the state of any readable bit in the first 256 memory locations. These three-byte instructions use a combination of direct addressing and relative addressing. The direct address of the byte to be tested is in the byte following the opcode. The third byte is the signed offset byte. The CPU finds the conditional branch destination by adding the GENERAL RELEASE SPECIFICATION July 16, 1999 third byte to the program counter if the specified bit tests true. The bit to be tested and its condition (set or clear) is part of the opcode. The span of branching is from –128 to +127 from the address of the next location after the branch instruction. The CPU also transfers the tested bit to the carry/borrow bit of the condition code register. **Table 10-3** lists the jump and branch instructions. Table 10-3. Jump and Branch Instructions | Instruction | Mnemonic | |--------------------------------|----------| | Branch if Carry Bit Clear | BCC | | Branch if Carry Bit Set | BCS | | Branch if Equal | BEQ | | Branch if Half-Carry Bit Clear | внсс | | Branch if Half-Carry Bit Set | BHCS | | Branch if Higher | ВНІ | | Branch if Higher or Same | BHS | | Branch if IRQ Pin High | BIH | | Branch if IRQ Pin Low | BIL | | Branch if Lower | BLO | | Branch if Lower or Same | BLS | | Branch if Interrupt Mask Clear | BMC | | Branch if Minus | ВМІ | | Branch if Interrupt Mask Set | BMS | | Branch if Not Equal | BNE | | Branch if Plus | BPL | | Branch Always | BRA | | Branch if Bit Clear | BRCLR | | Branch Never | BRN | | Branch if Bit Set | BRSET | | Branch to Subroutine | BSR | | Unconditional Jump | JMP | | Jump to Subroutine | JSR | Freescale Semiconductor, Inc. ### 10.1.13 Bit Manipulation Instructions The CPU can set or clear any writable bit in the first 256 bytes of memory. Port registers, port data direction registers, timer registers, and on-chip RAM locations are in the first 256 bytes of memory. The CPU can also test and branch based on the state of any bit in any of the first 256 memory locations. Bit manipulation instructions use direct addressing. **Table 10-4** lists these instructions. **Table 10-4. Bit Manipulation Instructions** | Instruction | Mnemonic | |---------------------|----------| | Clear Bit | BCLR | | Branch if Bit Clear | BRCLR | | Branch if Bit Set | BRSET | | Set Bit | BSET | ### 10.1.14 Control Instructions These register reference instructions control CPU operation during program execution. Control instructions, listed in **Table 10-5**, use inherent addressing. Table 10-5. Control Instructions | Instruction | Mnemonic | |----------------------------------------|----------| | Clear Carry Bit | CLC | | Clear Interrupt Mask | CLI | | No Operation | NOP | | Reset Stack Pointer | RSP | | Return from Interrupt | RTI | | Return from Subroutine | RTS | | Set Carry Bit | SEC | | Set Interrupt Mask | SEI | | Stop Oscillator and Enable IRQ Pin | STOP | | Software Interrupt | SWI | | Transfer Accumulator to Index Register | TAX | | Transfer Index Register to Accumulator | TXA | | Stop CPU Clock and Enable Interrupts | WAIT | # 10.1.15 Instruction Set Summary **Table 10-6** is an alphabetical list of all M68HC05 instructions and shows the effect of each instruction on the condition code register. **Table 10-6. Instruction Set Summary** | Source | Operation | Description | | | ect | or<br>R | 1 | Address<br>Mode | Opcode | Operand | Cycles | |--------------------------------------------------------------------|------------------------------------------|---------------------------------------|----------|---|----------|----------|----------|----------------------------------------------------------------------------------------------|----------------------------------|----------------------------------------|----------------------------| | Form | • | · | Н | ı | N | Z | С | Adc | ď | odo | ပ် | | ADC #opr<br>ADC opr<br>ADC opr<br>ADC opr,X<br>ADC opr,X<br>ADC ,X | Add with Carry | $A \leftarrow (A) + (M) + (C)$ | <b>‡</b> | | <b>‡</b> | <b>‡</b> | <b>‡</b> | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A9<br>B9<br>C9<br>D9<br>E9<br>F9 | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>5<br>4<br>3 | | ADD #opr<br>ADD opr<br>ADD opr<br>ADD opr,X<br>ADD opr,X<br>ADD ,X | Add without Carry | $A \leftarrow (A) + (M)$ | <b>‡</b> | | <b>‡</b> | <b>‡</b> | <b>‡</b> | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | AB<br>BB<br>CB<br>DB<br>EB<br>FB | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>5<br>4<br>3 | | AND #opr<br>AND opr<br>AND opr<br>AND opr,X<br>AND opr,X<br>AND ,X | Logical AND | $A \leftarrow (A) \land (M)$ | _ | | <b>‡</b> | <b>‡</b> | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A4<br>B4<br>C4<br>D4<br>E4<br>F4 | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>5<br>4<br>3 | | ASL <i>opr</i><br>ASLA<br>ASLX<br>ASL <i>opr</i> ,X<br>ASL ,X | Arithmetic Shift Left<br>(Same as LSL) | © - 0 b0 | _ | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | <b>1</b> | 38<br>48<br>58<br>68<br>78 | dd<br>ff | 5<br>3<br>6<br>5 | | ASR <i>opr</i><br>ASRA<br>ASRX<br>ASR <i>opr</i> ,X<br>ASR ,X | Arithmetic Shift Right | b7 b0 | _ | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX | 37<br>47<br>57<br>67<br>77 | dd<br>ff | 5<br>3<br>6<br>5 | | BCC rel | Branch if Carry Bit<br>Clear | $PC \leftarrow (PC) + 2 + rel? C = 0$ | _ | _ | | | _ | REL | 24 | rr | 3 | | BCLR <i>n opr</i> | Clear Bit n | Mn ← 0 | _ | | | _ | _ | DIR (b0)<br>DIR (b1)<br>DIR (b2)<br>DIR (b3)<br>DIR (b4)<br>DIR (b5)<br>DIR (b6)<br>DIR (b7) | 15<br>17<br>19<br>1B<br>1D | dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd | 5 5 5 5 5 5 5 5 5 | | BCS rel | Branch if Carry Bit<br>Set (Same as BLO) | PC ← (PC) + 2 + <i>rel</i> ? C = 1 | | _ | | | _ | REL | 25 | rr | 3 | | BEQ rel | Branch if Equal | PC ← (PC) + 2 + <i>rel</i> ? Z = 1 | | _ | | | _ | REL | 27 | rr | 3 | July 16, 1999 GENERAL RELEASE SPECIFICATION | Source | Operation | Description | | | ect | | 1 | Address<br>Mode | Opcode | Operand | Cycles | |--------------------------------------------------------------------|---------------------------------------------|-----------------------------------------------------|---|---|----------|----|----------|----------------------------------------------------------------------------------------------|----------------------------------|----------------------------------------------------------------------|-------------------------------------------| | Form | | F | Н | I | N | Z | С | Adc | o | Ope | ػٙ | | BHCC rel | Branch if Half-Carry<br>Bit Clear | PC ← (PC) + 2 + rel ? H = 0 | _ | _ | _ | _ | _ | REL | 28 | rr | 3 | | BHCS rel | Branch if Half-Carry<br>Bit Set | PC ← (PC) + 2 + rel ? H = 1 | _ | _ | _ | _ | _ | REL | 29 | rr | 3 | | BHI rel | Branch if Higher | $PC \leftarrow (PC) + 2 + rel? C \lor Z = 0$ | _ | _ | _ | _ | _ | REL | 22 | rr | 3 | | BHS rel | Branch if Higher or Same | PC ← (PC) + 2 + rel? C = 0 | | | _ | _ | _ | REL | 24 | rr | 3 | | BIH rel | Branch if IRQ Pin<br>High | $PC \leftarrow (PC) + 2 + rel ? \overline{IRQ} = 1$ | _ | _ | - | _ | - | REL | 2F | rr | 3 | | BIL rel | Branch if IRQ Pin<br>Low | $PC \leftarrow (PC) + 2 + rel ? \overline{IRQ} = 0$ | | _ | _ | _ | _ | REL | 2E | rr | 3 | | BIT #opr<br>BIT opr<br>BIT opr,<br>BIT opr,X<br>BIT opr,X<br>BIT,X | Bit Test<br>Accumulator with<br>Memory Byte | (A) ∧ (M) | | | <b>‡</b> | \$ | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A5<br>B5<br>C5<br>D5<br>E5<br>F5 | ii<br>dd<br>hh II<br>ee ff<br>ff<br>p | 2<br>3<br>4<br>5<br>4<br>3 | | BLO rel | Branch if Lower<br>(Same as BCS) | PC ← (PC) + 2 + rel ? C = 1 | _ | _ | _ | _ | _ | REL | 25 | rr | 3 | | BLS rel | Branch if Lower or Same | $PC \leftarrow (PC) + 2 + rel? C \lor Z = 1$ | _ | _ | _ | _ | _ | REL | 23 | rr | 3 | | BMC rel | Branch if Interrupt<br>Mask Clear | PC ← (PC) + 2 + rel ? I = 0 | _ | _ | _ | _ | _ | REL | 2C | rr | 3 | | BMI rel | Branch if Minus | PC ← (PC) + 2 + <i>rel</i> ? N = 1 | _ | _ | _ | _ | _ | REL | 2B | rr | 3 | | BMS rel | Branch if Interrupt<br>Mask Set | PC ← (PC) + 2 + rel ? I = 1 | | _ | _ | _ | _ | REL | 2D | rr | 3 | | BNE rel | Branch if Not Equal | $PC \leftarrow (PC) + 2 + rel? Z = 0$ | _ | _ | _ | _ | _ | REL | 26 | rr | 3 | | BPL rel | Branch if Plus | $PC \leftarrow (PC) + 2 + rel? N = 0$ | _ | _ | _ | _ | _ | REL | 2A | rr | 3 | | BRA rel | Branch Always | PC ← (PC) + 2 + rel? 1 = 1 | _ | _ | _ | _ | _ | REL | 20 | rr | 3 | | BRCLR n opr rel | Branch if bit n clear | PC ← (PC) + 2 + <i>rel</i> ? Mn = 0 | | | | | <b>‡</b> | DIR (b0)<br>DIR (b1)<br>DIR (b2)<br>DIR (b3)<br>DIR (b4)<br>DIR (b5)<br>DIR (b6)<br>DIR (b7) | 05<br>07<br>09<br>0B<br>0D | dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr | 5<br>5<br>5<br>5<br>5<br>5<br>5<br>5<br>5 | | | Branch if Bit n Set | PC ← (PC) + 2 + <i>rel</i> ? Mn = 1 | _ | | _ | | <b>‡</b> | DIR (b0) DIR (b1) DIR (b2) DIR (b3) DIR (b4) DIR (b5) DIR (b6) DIR (b7) | 02<br>04<br>06<br>08<br>0A<br>0C | dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr<br>dd rr | 5<br>5<br>5<br>5<br>5<br>5<br>5 | | BRN rel | Branch Never | $PC \leftarrow (PC) + 2 + rel? 1 = 0$ | - | | | | | REL | 21 | rr | 3 | | Source | Operation | Description | I | Eff | ect | | 1 | Address<br>Mode | Opcode | Operand | Cycles | |-------------------------------------------------------------------|-------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-----|----------|----------|----------|----------------------------------------------------------------------------------------------|----------------------------------|----------------------------------------|----------------------------| | Form | | • | Н | I | N | Z | С | Adc | o | obe | े े | | BSET n opr | Set Bit n | Mn ← 1 | _ | | | | _ | DIR (b0)<br>DIR (b1)<br>DIR (b2)<br>DIR (b3)<br>DIR (b4)<br>DIR (b5)<br>DIR (b6)<br>DIR (b7) | 12<br>14<br>16<br>18<br>1A<br>1C | dd<br>dd<br>dd<br>dd<br>dd<br>dd<br>dd | 5 5 5 5 5 5 5 5 | | BSR rel | Branch to<br>Subroutine | $PC \leftarrow (PC) + 2; \text{ push (PCL)}$ $SP \leftarrow (SP) - 1; \text{ push (PCH)}$ $SP \leftarrow (SP) - 1$ $PC \leftarrow (PC) + rel$ | _ | | | _ | _ | REL | AD | rr | 6 | | CLC | Clear Carry Bit | $C \leftarrow 0$ | - | _ | _ | _ | 0 | INH | 98 | | 2 | | CLI | Clear Interrupt Mask | I ← 0 | | 0 | _ | _ | _ | INH | 9A | | 2 | | CLR opr<br>CLRA<br>CLRX<br>CLR opr,X<br>CLR ,X | Clear Byte | $M \leftarrow \$00$ $A \leftarrow \$00$ $X \leftarrow \$00$ $M \leftarrow \$00$ $M \leftarrow \$00$ | | | 0 | 1 | _ | DIR<br>INH<br>INH<br>IX1<br>IX | 3F<br>4F<br>5F<br>6F<br>7F | dd<br>ff | 5<br>3<br>3<br>6<br>5 | | CMP #opr<br>CMP opr<br>CMP opr<br>CMP opr,X<br>CMP opr,X<br>CMP,X | Compare<br>Accumulator with<br>Memory Byte | (A) – (M) | _ | | \$ | \$ | <b>‡</b> | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A1<br>B1<br>C1<br>D1<br>E1 | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>5<br>4<br>3 | | COM opr<br>COMA<br>COMX<br>COM opr,X<br>COM ,X | Complement Byte<br>(One's Complement) | $\begin{array}{l} M \leftarrow (\overline{M}) = \$FF - (M) \\ A \leftarrow (\overline{A}) = \$FF - (M) \\ X \leftarrow (\overline{X}) = \$FF - (M) \\ M \leftarrow (\overline{M}) = \$FF - (M) \\ M \leftarrow (\overline{M}) = \$FF - (M) \end{array}$ | _ | _ | \$ | \$ | 1 | DIR<br>INH<br>INH<br>IX1<br>IX | 33<br>43<br>53<br>63<br>73 | dd<br>ff | 5<br>3<br>6<br>5 | | CPX #opr<br>CPX opr<br>CPX opr<br>CPX opr,X<br>CPX opr,X<br>CPX,X | Compare Index<br>Register with<br>Memory Byte | (X) – (M) | _ | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A3<br>B3<br>C3<br>D3<br>E3<br>F3 | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>5<br>4<br>3 | | DEC opr<br>DECA<br>DECX<br>DEC opr,X<br>DEC ,X | Decrement Byte | $M \leftarrow (M) - 1$<br>$A \leftarrow (A) - 1$<br>$X \leftarrow (X) - 1$<br>$M \leftarrow (M) - 1$<br>$M \leftarrow (M) - 1$ | | | <b>‡</b> | <b>‡</b> | | DIR<br>INH<br>INH<br>IX1<br>IX | 3A<br>4A<br>5A<br>6A<br>7A | dd<br>ff | 5<br>3<br>3<br>6<br>5 | | EOR #opr<br>EOR opr<br>EOR opr<br>EOR opr,X<br>EOR opr,X<br>EOR,X | EXCLUSIVE OR<br>Accumulator with<br>Memory Byte | $A \leftarrow (A) \oplus (M)$ | _ | _ | <b>‡</b> | <b>‡</b> | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A8<br>B8<br>C8<br>D8<br>E8<br>F8 | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>5<br>4<br>3 | July 16, 1999 GENERAL RELEASE SPECIFICATION | Source | Operation | Description | Effect on CCR H I N Z | | | | 1 | Address<br>Mode | Opcode | Operand | Cycles | |--------------------------------------------------------------------|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|---|----------|----------|----------|---------------------------------------|----------------------------------|----------------------------------|----------------------------| | Form | | P. C. | Н | I | N | Z | С | Ado | o | Ope | ػٙ | | INC opr<br>INCA<br>INCX<br>INC opr,X<br>INC ,X | Increment Byte | $\begin{aligned} M &\leftarrow (M) + 1 \\ A &\leftarrow (A) + 1 \\ X &\leftarrow (X) + 1 \\ M &\leftarrow (M) + 1 \\ M &\leftarrow (M) + 1 \end{aligned}$ | _ | _ | <b>‡</b> | <b>‡</b> | _ | DIR<br>INH<br>INH<br>IX1<br>IX | 3C<br>4C<br>5C<br>6C<br>7C | dd<br>ff | 5<br>3<br>3<br>6<br>5 | | JMP opr<br>JMP opr<br>JMP opr,X<br>JMP opr,X<br>JMP ,X | Unconditional Jump | PC ← Jump Address | | _ | _ | _ | _ | DIR<br>EXT<br>IX2<br>IX1<br>IX | BC<br>CC<br>DC<br>EC<br>FC | dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>3<br>2 | | JSR opr<br>JSR opr<br>JSR opr,X<br>JSR opr,X<br>JSR ,X | Jump to Subroutine | $ \begin{array}{l} PC \leftarrow (PC) + n \; (n = 1, 2, or \; 3) \\ Push \; (PCL); \; SP \leftarrow (SP) - 1 \\ Push \; (PCH); \; SP \leftarrow (SP) - 1 \\ PC \leftarrow Conditional \; Address \\ \end{array} $ | _ | | | | | DIR<br>EXT<br>IX2<br>IX1<br>IX | BD<br>CD<br>DD<br>ED<br>FD | dd<br>hh II<br>ee ff<br>ff | 5<br>6<br>7<br>6<br>5 | | LDA #opr<br>LDA opr<br>LDA opr<br>LDA opr,X<br>LDA opr,X<br>LDA ,X | Load Accumulator with Memory Byte | $A \leftarrow (M)$ | _ | | <b>‡</b> | <b>‡</b> | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A6<br>B6<br>C6<br>D6<br>E6<br>F6 | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>5<br>4<br>3 | | LDX #opr<br>LDX opr<br>LDX opr<br>LDX opr,X<br>LDX opr,X<br>LDX ,X | Load Index Register with Memory Byte | $X \leftarrow (M)$ | _ | | \$ | \$ | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | AE<br>BE<br>CE<br>DE<br>EE<br>FE | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>5<br>4<br>3 | | LSL opr<br>LSLA<br>LSLX<br>LSL opr,X<br>LSL ,X | Logical Shift Left<br>(Same as ASL) | C 0 0 b0 | | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX | 38<br>48<br>58<br>68<br>78 | dd<br>ff | 5<br>3<br>3<br>6<br>5 | | LSR opr<br>LSRA<br>LSRX<br>LSR opr,X<br>LSR ,X | Logical Shift Right | 0 - C<br>b7 b0 | _ | _ | 0 | <b>‡</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX | 34<br>44<br>54<br>64<br>74 | dd<br>ff | 5<br>3<br>3<br>6<br>5 | | MUL | Unsigned Multiply | $X : A \leftarrow (X) \times (A)$ | 0 | _ | _ | _ | 0 | INH | 42 | | 11 | | NEG opr<br>NEGA<br>NEGX<br>NEG opr,X<br>NEG ,X | Negate Byte<br>(Two's Complement) | $\begin{aligned} M &\leftarrow -(M) = \$00 - (M) \\ A &\leftarrow -(A) = \$00 - (A) \\ X &\leftarrow -(X) = \$00 - (X) \\ M &\leftarrow -(M) = \$00 - (M) \\ M &\leftarrow -(M) = \$00 - (M) \end{aligned}$ | | | <b>‡</b> | <b>‡</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX | 30<br>40<br>50<br>60<br>70 | ii<br>ff | 5<br>3<br>3<br>6<br>5 | | NOP | No Operation | | 1- | _ | <u> </u> | _ | <u> </u> | INH | 9D | | 2 | GENERAL RELEASE SPECIFICATION July 16, 1999 | Source | Operation | Description | I | | ect | or | 1 | Address<br>Mode | Opcode | Operand | Cycles | |--------------------------------------------------------------------|-----------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-------------------|----------|----------|----------|---------------------------------------|----------------------------------|----------------------------------|----------------------------| | Form | operation. | 2000 | Н | I | N | Z | С | Add | opo | Ope | Š | | ORA #opr<br>ORA opr<br>ORA opr<br>ORA opr,X<br>ORA opr,X<br>ORA ,X | Logical OR<br>Accumulator with<br>Memory | $A \leftarrow (A) \vee (M)$ | _ | _ | <b>‡</b> | \$ | _ | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | AA<br>BA<br>CA<br>DA<br>EA<br>FA | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>5<br>4<br>3 | | ROL opr<br>ROLA<br>ROLX<br>ROL opr,X<br>ROL ,X | Rotate Byte Left<br>through Carry Bit | b7 b0 | | | <b>‡</b> | <b>‡</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX | 39<br>49<br>59<br>69<br>79 | dd<br>ff | 5<br>3<br>6<br>5 | | ROR opr<br>RORA<br>RORX<br>ROR opr,X<br>ROR ,X | Rotate Byte Right<br>through Carry Bit | b7 b0 | _ | | <b>‡</b> | <b>‡</b> | <b>‡</b> | DIR<br>INH<br>INH<br>IX1<br>IX | 36<br>46<br>56<br>66<br>76 | dd<br>ff | 5<br>3<br>6<br>5 | | RSP | Reset Stack Pointer | SP ← \$00FF | | _ | _ | _ | _ | INH | 9C | | 2 | | RTI | Return from Interrupt | $\begin{array}{l} SP \leftarrow (SP) + 1; Pull (CCR) \\ SP \leftarrow (SP) + 1; Pull (A) \\ SP \leftarrow (SP) + 1; Pull (X) \\ SP \leftarrow (SP) + 1; Pull (PCH) \\ SP \leftarrow (SP) + 1; Pull (PCL) \end{array}$ | <b></b> | $\Leftrightarrow$ | <b>‡</b> | <b>‡</b> | <b>‡</b> | INH | 80 | | 9 | | RTS | Return from<br>Subroutine | $SP \leftarrow (SP) + 1$ ; Pull (PCH)<br>$SP \leftarrow (SP) + 1$ ; Pull (PCL) | _ | _ | | _ | _ | INH | 81 | | 6 | | SBC #opr<br>SBC opr<br>SBC opr<br>SBC opr,X<br>SBC opr,X<br>SBC ,X | Subtract Memory<br>Byte and Carry Bit<br>from Accumulator | $A \leftarrow (A) - (M) - (C)$ | _ | _ | \$ | \$ | <b>‡</b> | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A2<br>B2<br>C2<br>D2<br>E2<br>F2 | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>5<br>4<br>3 | | SEC | Set Carry Bit | C ← 1 | | _ | _ | _ | 1 | INH | 99 | | 2 | | SEI | Set Interrupt Mask | I ← 1 | _ | 1 | _ | _ | _ | INH | 9B | | 2 | | STA opr<br>STA opr<br>STA opr,X<br>STA opr,X<br>STA ,X | Store Accumulator in<br>Memory | $M \leftarrow (A)$ | | _ | <b>‡</b> | <b>‡</b> | _ | DIR<br>EXT<br>IX2<br>IX1<br>IX | B7<br>C7<br>D7<br>E7<br>F7 | dd<br>hh II<br>ee ff<br>ff | 4<br>5<br>6<br>5<br>4 | | STOP | Stop Oscillator and Enable IRQ Pin | | | 0 | | _ | _ | INH | 8E | | 2 | | STX opr<br>STX opr<br>STX opr,X<br>STX opr,X<br>STX ,X | Store Index<br>Register In Memory | $M \leftarrow (X)$ | | _ | \$ | \$ | | DIR<br>EXT<br>IX2<br>IX1<br>IX | BF<br>CF<br>DF<br>EF<br>FF | dd<br>hh II<br>ee ff<br>ff | 4<br>5<br>6<br>5<br>4 | | Source<br>Form | Operation | Description | l | | ect<br>CC | | 1 | Address<br>Mode | Opcode | Operand | Cycles | |--------------------------------------------------------------------|---------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---|-----------|----------|----------|---------------------------------------|----------------------------------|----------------------------------|----------------------------| | 1 01111 | | | Н | ı | N | Z | С | Αď | ဝီ | o | ઇ | | SUB #opr<br>SUB opr<br>SUB opr<br>SUB opr,X<br>SUB opr,X<br>SUB ,X | Subtract Memory<br>Byte from<br>Accumulator | $A \leftarrow (A) - (M)$ | _ | _ | <b>‡</b> | <b>‡</b> | <b>‡</b> | IMM<br>DIR<br>EXT<br>IX2<br>IX1<br>IX | A0<br>B0<br>C0<br>D0<br>E0<br>F0 | ii<br>dd<br>hh II<br>ee ff<br>ff | 2<br>3<br>4<br>5<br>4<br>3 | | SWI | Software Interrupt | $\begin{array}{c} \text{PC} \leftarrow (\text{PC}) + 1; \text{Push (PCL)} \\ \text{SP} \leftarrow (\text{SP}) - 1; \text{Push (PCH)} \\ \text{SP} \leftarrow (\text{SP}) - 1; \text{Push (X)} \\ \text{SP} \leftarrow (\text{SP}) - 1; \text{Push (A)} \\ \text{SP} \leftarrow (\text{SP}) - 1; \text{Push (CCR)} \\ \text{SP} \leftarrow (\text{SP}) - 1; \text{I} \leftarrow 1 \\ \text{PCH} \leftarrow \text{Interrupt Vector High Byte} \\ \text{PCL} \leftarrow \text{Interrupt Vector Low Byte} \end{array}$ | _ | 1 | _ | | _ | INH | 83 | | 10 | | TAX | Transfer Accumulator to Index Register | X ← (A) | _ | _ | _ | _ | _ | INH | 97 | | 2 | | TST opr<br>TSTA<br>TSTX<br>TST opr,X<br>TST ,X | Test Memory Byte for Negative or Zero | (M) - \$00 | _ | _ | <b>‡</b> | <b>‡</b> | _ | DIR<br>INH<br>INH<br>IX1<br>IX | 3D<br>4D<br>5D<br>6D<br>7D | dd<br>ff | 4<br>3<br>3<br>5<br>4 | | TXA | Transfer Index Register to Accumulator | A ← (X) | _ | | _ | _ | _ | INH | 9F | | 2 | | WAIT | Stop CPU Clock and<br>Enable<br>Interrupts | | _ | 0 | _ | _ | _ | INH | 8F | | 2 | | A<br>C | Accumulator Carry/borrow flag | opr<br>PC | Operand (one or two bytes) Program counter | |--------|---------------------------------------------------------------------|--------------|--------------------------------------------| | | , , | | 0 | | CCR | Condition code register | PCH | Program counter high byte | | dd | Direct address of operand | PCL | Program counter low byte | | dd rr | Direct address of operand and relative offset of branch instruction | REL | Relative addressing mode | | DIR | Direct addressing mode | rel | Relative program counter offset byte | | ee ff | High and low bytes of offset in indexed, 16-bit offset addressing | rr | Relative program counter offset byte | | EXT | Extended addressing mode | SP | Stack pointer | | ff | Offset byte in indexed, 8-bit offset addressing | X | Index register | | Н | Half-carry flag | Z | Zero flag | | hh II | High and low bytes of operand address in extended addressing | # | Immediate value | | 1 | Interrupt mask | ^ | Logical AND | | ii | Immediate operand byte | V | Logical OR | | IMM | Immediate addressing mode | $\oplus$ | Logical EXCLUSIVE OR | | INH | Inherent addressing mode | () | Contents of | | IX | Indexed, no offset addressing mode | -( ) | Negation (two's complement) | | IX1 | Indexed, 8-bit offset addressing mode | $\leftarrow$ | Loaded with | | IX2 | Indexed, 16-bit offset addressing mode | ? | If | | M | Memory location | : | Concatenated with | | N | Negative flag | <b>\$</b> | Set or cleared | | n | Any bit | _ | Not affected | | | | | | # Table 10-7. Opcode Map | | | on | Branch | | Read | -Modify- | Write | | Con | trol | | ı | Register | /Memory | 7 | | | |-----|-----------|------------------|------------------|------------------|--------------------|--------------------|------------------|-----------------|-----------------|--------------|--------------|----------------|--------------|-------------------|-----------|----------|------------| | | | 1 | REL | DIR | INH | INH | IX1 | IX | INH | INH | IMM | DIR | EXT | IX2 | IX1 | IX | | | LSB | U | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | А | В | С | D | E | F | MSB<br>LSE | | 0 | BRSET0 BS | SET0<br>DIR | BRA<br>2 REL | NEG<br>2 DIR | NEGA<br>1 INH | NEGX<br>1 INH | NEG 2 IX1 | NEG 1 IX | RTI<br>1 INH | | SUB 2 IMM | SUB<br>2 DIR | SUB<br>3 EXT | SUB 1X2 | SUB 2 IX1 | SUB IX | 0 | | 1 | FRCLR0 BC | CLR0<br>DIR | BRN<br>2 REL | | | | | | RTS<br>1 INH | | CMP<br>2 IMM | CMP<br>2 DIR | CMP<br>3 EXT | 5<br>CMP<br>3 IX2 | CMP 2 IX1 | CMP IX | 1 | | 2 | DRSET1 BS | SET1<br>DIR | BHI<br>2 REL | | MUL<br>1 INH | | | | | | SBC 2 IMM | SBC DIR | SBC SBC | SBC SBC 3 | SBC IX1 | SBC IX | 2 | | 3 | BRCLR1 BC | DLR1<br>DIR | BLS<br>2 REL | COM DIR | COMA<br>1 INH | COMX 1 INH | COM 2 IX1 | COM IX | SWI<br>1 INH | | CPX 2 IMM | CPX DIR | CPX<br>3 EXT | 5<br>CPX<br>3 IX2 | CPX IX1 | CPX IX | 3 | | 4 | PRSET2 BS | SET2<br>DIR | BCC REL | LSR DIR | LSRA<br>1 INH | LSRX<br>1 INH | LSR 1X1 | LSR 1 IX | | | AND 2 IMM | AND 2 DIR | AND<br>3 EXT | AND 3 IX2 | AND IX1 | AND IX | 4 | | 5 | PRCLR2 BC | | BCS/BLO<br>2 REL | | | | | | | | BIT 2 IMM | BIT DIR | BIT<br>3 EXT | 5<br>BIT<br>3 IX2 | BIT 1X1 | BIT IX | 5 | | 6 | RSET3 BS | SET3<br>DIR | BNE REL | ROR DIR | RORA<br>1 INH | RORX<br>1 INH | ROR 2 IX1 | ROR IX | | | LDA<br>2 IMM | LDA<br>2 DIR | LDA<br>3 EXT | 5<br>LDA<br>3 IX2 | LDA IX1 | LDA IX | 6 | | 7 | RCLR3 BC | 5<br>CLR3<br>DIR | BEQ REL | ASR<br>2 DIR | ASRA<br>1 INH | ASRX<br>1 INH | ASR 1X1 | ASR IX | | TAX<br>1 INH | | STA DIR | STA<br>3 EXT | STA IX2 | STA IX1 | STA 1X | 7 | | 8 • | BSET4 BS | SET4<br>DIR | BHCC<br>2 REL | ASL/LSL<br>2 DIR | ASLA/LSLA<br>1 INH | ASLX/LSLX<br>1 INH | ASL/LSL<br>2 IX1 | ASL/LSL<br>1 IX | | CLC<br>1 INH | EOR 1MM | EOR 2 DIR | EOR EXT | EOR 1X2 | EOR 1X1 | EOR IX | 8 | | 9 | PRCLR4 BC | CLR4<br>DIR | BHCS<br>2 REL | ROL<br>2 DIR | ROLA<br>1 INH | ROLX<br>1 INH | ROL 2 IX1 | ROL 1 IX | | SEC 1 INH | ADC 2 IMM | ADC 2 DIR | ADC<br>3 EXT | ADC 3 IX2 | ADC 1X1 | ADC 1X | 9 | | А | LRSET5 BS | SET5<br>DIR | BPL 2 REL | DEC DIR | DECA<br>1 INH | DECX<br>1 INH | DEC 1X1 | DEC 1 IX | | CLI<br>1 INH | ORA<br>2 IMM | ORA<br>2 DIR | ORA<br>3 EXT | ORA IX2 | ORA X1 | ORA IX | Α | | В | RCLR5 BC | 5<br>CLR5<br>DIR | BMI<br>2 REL | | | | | | | SEI<br>1 INH | ADD 2 IMM | ADD 2 DIR | ADD EXT | ADD 3 IX2 | ADD 1X1 | ADD 3 | В | | С | DRSET6 BS | SET6<br>DIR | BMC 2 REL | INC DIR | INCA<br>1 INH | INCX<br>1 INH | INC 1X1 | INC 1 IX | | RSP<br>1 INH | | JMP<br>2 DIR | JMP<br>3 EXT | JMP<br>3 IX2 | JMP 2 IX1 | JMP 1X | С | | D | PRCLR6 BC | CLR6<br>DIR | BMS<br>2 REL | TST DIR | TSTA 1 INH | TSTX 1 INH | TST 2 IX1 | TST 4 | | NOP<br>1 INH | BSR 2 REL | JSR<br>2 DIR | JSR<br>3 EXT | JSR<br>3 IX2 | JSR 2 IX1 | JSR 1 IX | D | | Е | SRSET7 BS | SET7<br>DIR | BIL<br>2 REL | | | | | | STOP 2<br>1 INH | | LDX<br>2 IMM | LDX 2 DIR | LDX<br>3 EXT | LDX<br>3 IX2 | LDX 2 IX1 | LDX 1 | Е | | F | BRCLR7 BC | CLR7<br>DIR | BIH 2 REL | CLR<br>2 DIR | CLRA<br>1 INH | CLRX<br>1 INH | CLR 1X1 | CLR | WAIT<br>1 INH | TXA<br>1 INH | | STX 4<br>2 DIR | STX<br>3 EXT | STX IX2 | STX 5 | STX 4 | F | INH = Inherent REL = Relative IMM = Immediate DIR = Direct EXT = Extended IX = Indexed, No Offset IX1 = Indexed, 8-Bit Offset IX2 = Indexed, 6-Bit Offset LSB of Opcode in Hexadecimal MSB of Opcode in Hexadecimal 5 Number of Cycles BRSET0 Opcode Mnemonic 3 DIR Number of Bytes/Addressing Mode 0 MSB LSB GENERAL RELEASE SPECIFICATION # SECTION 11 ELECTRICAL SPECIFICATIONS This section provides the electrical and timing specifications for the MC68HC05J5A. ### 11.1 MAXIMUM RATINGS (Voltages referenced to V<sub>SS</sub>) | Rating | Symbol | Value | Unit | |-------------------------------------------------------------------------------|------------------|------------------------------------------|------| | Supply Voltage | V <sub>DD</sub> | -0.3 to +7.0 | V | | Test Mode (IRQ Pin Only) | V <sub>IN</sub> | $V_{SS} - 0.3 \text{ to } 2V_{DD} + 0.3$ | V | | Current Drain Per Pin Excluding PB1, PB2, V <sub>DD</sub> and V <sub>SS</sub> | I | 25 | mA | | Operating Junction Temperature | TJ | +150 | °C | | Storage Temperature Range | T <sub>stg</sub> | -65 to +150 | °C | ### **NOTE** Maximum ratings are the extreme limits the device can be exposed to without causing permanent damage to the chip. The device is **not** intended to operate at these conditions. The MCU contains circuitry that protect the inputs against damage from high static voltages; however, do not apply voltages higher than those shown in the table below. Keep $V_{IN}$ and $V_{OUT}$ within the range from $V_{SS} \leq (V_{IN} \text{ or } V_{OUT}) \leq V_{DD}$ . Connect unused inputs to the appropriate voltage level, either $V_{SS}$ or $V_{DD}$ . ### 11.2 THERMAL CHARACTERISTICS | Characteristic | Symbol | Value | Unit | |------------------------------|-----------------------------|----------|--------------| | Thermal Resistance PDIP SOIC | $\theta_{JA}$ $\theta_{JA}$ | 60<br>60 | °C/W<br>°C/W | ### 11.3 FUNCTIONAL OPERATING RANGE | Characteristic | Symbol | Value | Unit | |-----------------------------|-----------------|----------------------|------| | Operating Temperature Range | T <sub>A</sub> | 0 to +70 | °C | | Operating Voltage Range | V <sub>DD</sub> | 5.0 ±10%<br>2.2 ±10% | V | ### **ELECTRICAL SPECIFICATIONS** GENERAL RELEASE SPECIFICATION July 16, 1999 ### 11.4 DC ELECTRICAL CHARACTERISTICS Table 11-1. DC Electrical Characteristics, V<sub>DD</sub>=5 V | Characteristic <sup>1</sup> | Symbol | Min | Typ <sup>2</sup> | Max | Unit | |------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|-----------------------|------------------|---------------------|----------| | | - | 141111 | קעי | | Oilit | | Output Voltage<br>I <sub>Load</sub> = 10.0 μA | V <sub>OL</sub><br>V <sub>OH</sub> | V <sub>DD</sub> – 0.1 | | 0.1<br>— | V | | Output High Voltage<br>(I <sub>Load</sub> =-0.8 mA) PA0-5, PB0, PB3-5 | V <sub>OH</sub> | V <sub>DD</sub> - 0.8 | _ | _ | V | | Output Low Voltage<br>(I <sub>Load</sub> = 1.6mA) PA0-3, PB0, PB3-5<br>(I <sub>Load</sub> = 8mA) PA4-7<br>(I <sub>Load</sub> = 25mA) PB1, PB2 (see note 8) | V <sub>OL</sub> | _<br>_<br>_ | _<br>_<br>_ | 0.4<br>0.4<br>0.5 | V | | Input High Voltage<br>PA0-5, PB0-5, IRQ, RESET, OSC1 | V <sub>IH</sub> | 0.7×V <sub>DD</sub> | _ | V <sub>DD</sub> | V | | Input Low Voltage<br>PA0-5, PB0-5, IRQ, RESET, OSC1 | V <sub>IL</sub> | V <sub>SS</sub> | _ | 0.2×V <sub>DD</sub> | V | | Positive-Going Input Threshold Voltage PA6, PA7 | V <sub>T+</sub> | _ | 1.7 | _ | V | | Negative-Going Input Threshold Voltage PA6, PA7 | V <sub>T-</sub> | _ | 1.15 | _ | V | | Supply Current<br>RUN <sup>3</sup><br>WAIT <sup>4</sup><br>STOP <sup>5</sup> | I <sub>DD</sub> | _ | 6<br>2 | 8<br>4 | mA<br>mA | | LVR on<br>LVR off | | _ | 40<br>20 | 80<br>40 | μA<br>μA | | I/O Ports Hi-Z Leakage Current<br>PA0-7, PB0-5<br>(without individual pull-down/up activated) | I <sub>Z</sub> | _ | _ | ±10 | μА | | Input Pull-down Current PA0-5, PB0, PB3-5 (with individual pull-down activated) | I <sub>IL</sub> | 50 | 100 | 200 | μА | | Input Pull-up Current RESET | _ | -140 | -180 | -240 | μА | | Input Current IRQ, OSC1 | l <sub>in</sub> | _ | _ | ±1 | μΑ | | Capacitance Ports (as Input or Output) RESET, IRQ, OSC1, OSC2/R | C <sub>out</sub><br>C <sub>in</sub> | | _<br>_ | 12<br>8 | pF<br>pF | | Crystal/Ceramic Resonator Oscillator Mode<br>Internal Resistor<br>OSC1 to OSC2/R | R <sub>OSC</sub> | _ | 3 | _ | ΜΩ | ı July 16, 1999 GENERAL RELEASE SPECIFICATION Table 11-1. DC Electrical Characteristics, V<sub>DD</sub>=5 V | Characteristic <sup>1</sup> | Symbol | Min | Typ <sup>2</sup> | Max | Unit | |-------------------------------------------------------|---------------------|---------|--------------------|----------|----------| | Pull-up Resistor<br>PA6, PA7 <sup>6</sup><br>PB1, PB2 | R <sub>PULLUP</sub> | 2<br>15 | 5<br>30 | 10<br>60 | ΚΩ<br>ΚΩ | | LVR Trigger Voltage | V <sub>LVRI</sub> | 2.52 | 2.8 | _ | V | | TCAP Input Threshold Voltage | V <sub>TCAP</sub> | _ | V <sub>DD</sub> /2 | _ | V | - 1. $V_{DD}$ = 5.0 Vdc ±10%, $V_{SS}$ = 0 Vdc, $T_A$ = 0°C to +70°C, unless otherwise noted. - 2. Typical values reflect average measurements at midpoint of voltage range, 25°C only. - 3. Run (Operating) $I_{DD}$ , Wait $I_{DD}$ : Measured using external square wave clock source to OSC1 ( $f_{OSC}$ = 2.0 MHz), all inputs 0.2 Vdc from rail; no DC loads, less than 50pF on all outputs, $C_L$ = 20 pF on OSC2/R. - 4. Wait ${\rm I_{DD}}$ : Only MFT and Timer1 active. Wait ${\rm I_{DD}}$ is affected linearly by the OSC2/R capacitance. - 5. Stop $I_{DD}$ measured with OSC1 = $V_{SS}$ . - 6. Input voltage level on PA6 or PA7 higher than 2.4V is guaranteed to be recognized as logical one and as logic zero if lower than 0.8V. PA6 and PA7 pull-up resistor values are specified under the condition that pin voltage ranges from 0V to 2.4V. Table 11-2. DC Electrical Characteristics, V<sub>DD</sub>=2.2V | Characteristic <sup>1</sup> | Symbol | Min | Typ <sup>2</sup> | Max | Unit | |-----------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|----------------------------|------------------|---------------------|----------------| | Output Voltage<br>I <sub>Load</sub> = 10.0 μA | V <sub>OL</sub><br>V <sub>OH</sub> | —<br>V <sub>DD</sub> – 0.1 | _ | 0.1<br>— | V | | Output High Voltage<br>(I <sub>Load</sub> =-0.4 mA) PA0-5, PB0, PB3-5 | V <sub>OH</sub> | V <sub>DD</sub> - 0.3 | _ | _ | V | | Output Low Voltage<br>(I <sub>Load</sub> = 0.8mA) PA0-3, PB0, PB3-5<br>(I <sub>Load</sub> = 2mA) PA4-7<br>(I <sub>Load</sub> = 8mA) PB1, PB2 (see note 8) | V <sub>OL</sub> | | _<br>_<br>_ | 0.3<br>0.3<br>0.4 | V | | Input High Voltage<br>PA0-5, PB0-5, IRQ, RESET, OSC1 | V <sub>IH</sub> | 0.7×V <sub>DD</sub> | _ | V <sub>DD</sub> | V | | Input Low Voltage PA0-5, PB0-5, IRQ, RESET, OSC1 | V <sub>IL</sub> | V <sub>SS</sub> | _ | 0.2×V <sub>DD</sub> | V | | Positive-Going Input Threshold Voltage PA6, PA7 | V <sub>T+</sub> | _ | 0.7 | | V | | Negative-Going Input Threshold Voltage PA6, PA7 | V <sub>T-</sub> | _ | 0.5 | _ | V | | Supply Current RUN <sup>3</sup> WAIT <sup>4</sup> STOP <sup>5</sup> (LVR off) | I <sub>DD</sub> | _<br>_<br>_ | 1<br>0.2<br>6 | 2<br>0.4<br>15 | mA<br>mA<br>μA | GENERAL RELEASE SPECIFICATION July 16, 1999 Table 11-2. DC Electrical Characteristics, V<sub>DD</sub>=2.2V | Characteristic <sup>1</sup> | Symbol | Min | Typ <sup>2</sup> | Max | Unit | | |-----------------------------------------------------------------------------------------|--------------------------------------------------------------------------|---------|--------------------|-------------|----------|--| | I/O Ports Hi-Z Leakage Current PA0-7, PB0-5 (without individual pull-down/up activated) | I <sub>Z</sub> | _ | _ | ±10 | μΑ | | | Input Pull-down Current PA0-5, PB0, PB3-5 (with individual pull-down activated) | I <sub>IL</sub> | 50 | 100 | 200 | μΑ | | | Input Pull-up Current RESET | _ | -10 | -20 | <b>–</b> 45 | μΑ | | | Input Current IRQ, OSC1 | l <sub>in</sub> | _ | _ | ±1 | μΑ | | | Capacitance Ports (as Input or Output) RESET, IRQ, OSC1, OSC2/R | C <sub>out</sub><br>C <sub>in</sub> | _ | _ | 12<br>8 | pF<br>pF | | | Crystal/Ceramic Resonator Oscillator Mode<br>Internal Resistor<br>OSC1 to OSC2/R | R <sub>OSC</sub> | _ | 3 | _ | MΩ | | | Pull-up Resistor<br>PA6, PA7 <sup>6</sup><br>PB1, PB2 | R <sub>PULLUP</sub> | 2<br>15 | 5<br>30 | 10<br>60 | ΚΩ<br>ΚΩ | | | LVR Trigger Voltage | ger Voltage LVR must be disabled (mask option) for V <sub>DD</sub> =2.2V | | | | | | | TCAP Input Threshold Voltage | V <sub>TCAP</sub> | _ | V <sub>DD</sub> /2 | _ | V | | - 1. $V_{DD}$ = 2.2 Vdc ±10%, $V_{SS}$ = 0 Vdc, $T_A$ = 0°C to +70°C, unless otherwise noted. - 2. Typical values reflect average measurements at midpoint of voltage range, 25°C only. - 3. Run (Operating) $I_{DD}$ , Wait $I_{DD}$ : Measured using external square wave clock source to OSC1 ( $f_{OSC}$ = 2.0 MHz), all inputs 0.2 Vdc from rail; no DC loads, less than 50pF on all outputs, $C_L$ = 20 pF on OSC2/R. - 4. Wait $\rm I_{DD}$ : Only MFT and Timer1 active. Wait $\rm I_{DD}$ is affected linearly by the OSC2/R capacitance. - 5. Stop $I_{DD}$ measured with OSC1 = $V_{SS}$ . - 6. Input voltage level on PA6 or PA7 higher than 2.4V is guaranteed to be recognized as logical one and as logic zero if lower than 0.8V. PA6 and PA7 pull-up resistor values are specified under the condition that pin voltage ranges from 0V to 2.4V. July 16, 1999 GENERAL RELEASE SPECIFICATION ### 11.5 CONTROL TIMING Table 11-3. Control Timing, V<sub>DD</sub>=5V | Characteristic <sup>1</sup> | Symbol | Min | Max | Units | |--------------------------------------------------------------------------------------------------------------|-----------------------------------|-----------------------|------------|------------------| | Frequency of Operation Crystal Oscillator Option External Clock Source | fosc<br>fosc | _<br>DC | 4.2<br>4.2 | MHz<br>MHz | | Internal Operating Frequency Crystal Oscillator (f <sub>OSC</sub> ÷ 2) External Clock (f <sub>OSC</sub> ÷ 2) | f <sub>OP</sub> | _<br>DC | 2.1<br>2.1 | MHz<br>MHz | | Cycle Time (1/f <sub>OP</sub> ) | t <sub>CYC</sub> | 415 | _ | ns | | RESET Pulse Width Low | t <sub>RL</sub> | 1.5 | _ | t <sub>CYC</sub> | | IRQ Interrupt Pulse Width Low (Edge-Triggered) | t <sub>ILIH</sub> | 0.5 | _ | t <sub>CYC</sub> | | IRQ Interrupt Pulse Period | t <sub>ILIL</sub> | see note <sup>2</sup> | _ | t <sub>CYC</sub> | | PA0 to PA3 Interrupt Pulse Width High (Edge-Triggered) | t <sub>IHIL</sub> | 0.5 | _ | t <sub>CYC</sub> | | PA0 to PA3 Interrupt Pulse Period | t <sub>IHIH</sub> | see note 3 | _ | t <sub>CYC</sub> | | PA7 Interrupt Pulse Width Low | t <sub>ILIH</sub> | 0.5 | _ | t <sub>CYC</sub> | | OSC1 Pulse Width | t <sub>OH</sub> , t <sub>OL</sub> | 200 | _ | ns | | Output High to Low Transition Period on PA6, PA7, PB1 <sup>3</sup> | t <sub>SLOW</sub> | 0.5 (typical) | | t <sub>CYC</sub> | <sup>1.</sup> $V_{DD}$ = 5.0 Vdc ±10%, $V_{SS}$ = 0 Vdc, $T_A$ = 0°C to +70°C, unless otherwise noted. Table 11-4. Control Timing, V<sub>DD</sub>=2.2V | Characteristic <sup>1</sup> | Symbol | Min | Max | Units | |------------------------------------------------------------------------|--------|-----|-----|-------| | Frequency of Operation Crystal Oscillator Option External Clock Source | fosc | _ | 2.1 | MHz | | | fosc | DC | 2.1 | MHz | <sup>1.</sup> $V_{DD}$ = 2.2 Vdc ±10%, $V_{SS}$ = 0 Vdc, $T_A$ = 0°C to +70°C, unless otherwise noted. <sup>2.</sup> The minimum period $t_{ILIL}$ or $t_{IHIH}$ should not be less than the number of cycles it takes to execute the interrupt service routine plus 19 $t_{CYC}$ . <sup>3.</sup> $t_{\text{slow}}$ is a parameter dependent on $f_{\mbox{\scriptsize OSC}}$ and loading. # **SECTION 12** MECHANICAL SPECIFICATIONS This section provides the mechanical dimensions for the four available packages for MC68HC05J5A. #### 12.1 16-PIN PDIP (CASE #648) - DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. - Y14-3M, 1992. CONTROLLING DIMENSION: INCH. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL. DIMENSION B DOES NOT INCLUDE MOLD FLASH. ROUNDED CORNERS OPTIONAL. | | INCHES | | MILLIN | IETERS | |-----|--------|-------|--------|--------| | DIM | MIN | MAX | MIN | MAX | | Α | 0.740 | 0.770 | 18.80 | 19.55 | | В | 0.250 | 0.270 | 6.35 | 6.85 | | С | 0.145 | 0.175 | 3.69 | 4.44 | | D | 0.015 | 0.021 | 0.39 | 0.53 | | F | 0.040 | 0.70 | 1.02 | 1.77 | | G | 0.100 | BSC | 2.54 | BSC | | Н | 0.050 | BSC | 1.27 | BSC | | J | 0.008 | 0.015 | 0.21 | 0.38 | | K | 0.110 | 0.130 | 2.80 | 3.30 | | L | 0.295 | 0.305 | 7.50 | 7.74 | | M | 0° | 10° | 0° | 10 ° | | S | 0.020 | 0.040 | 0.51 | 1.01 | Figure 12-1. 16-Pin PDIP Mechanical Dimensions ### **16-PIN SOIC (CASE #751G)** - DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. - DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. - 4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER - 5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.13 (0.005) TOTAL IN EXCESS OF D DIMENSION AT MAXIMUM MATERIAL CONDITION. | | MILLIMETERS | | INC | HES | |-----|-------------|----------|-------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 10.15 | 10.45 | 0.400 | 0.411 | | В | 7.40 | 7.60 | 0.292 | 0.299 | | С | 2.35 | 2.65 | 0.093 | 0.104 | | D | 0.35 | 0.49 | 0.014 | 0.019 | | F | 0.50 | 0.90 | 0.020 | 0.035 | | G | 1.27 | 1.27 BSC | | BSC | | J | 0.25 | 0.32 | 0.010 | 0.012 | | K | 0.10 | 0.25 | 0.004 | 0.009 | | M | 0° | 7° | 0 ° | 7 ° | | Р | 10.05 | 10.55 | 0.395 | 0.415 | | R | 0.25 | 0.75 | 0.010 | 0.029 | Figure 12-2. 16-Pin SOIC Mechanical Dimensions **MECHANICAL SPECIFICATIONS** #### 20-PIN PDIP (CASE #738) 12.3 #### NOTES: - DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. - 2. CONTROLLING DIMENSION: INCH. 3. DIMENSION L TO CENTER OF LEAD WHEN - FORMED PARALLEL. 4. DIMENSION B DOES NOT INCLUDE MOLD FLASH. | | INCHES | | MILLIN | IETERS | |-----|-----------|-----------|----------|--------| | DIM | MIN | MAX | MIN | MAX | | Α | 1.010 | 1.070 | 25.66 | 27.17 | | В | 0.240 | 0.260 | 6.10 | 6.60 | | C | 0.150 | 0.180 | 3.81 | 4.57 | | D | 0.015 | 0.022 | 0.39 | 0.55 | | Е | 0.050 | BSC | 1.27 BSC | | | F | 0.050 | 0.070 | 1.27 | 1.77 | | G | 0.100 BSC | | 2.54 | BSC | | 7 | 0.008 | 0.015 | 0.21 | 0.38 | | K | 0.110 | 0.140 | 2.80 | 3.55 | | L | 0.300 | 0.300 BSC | | BSC | | М | 0° | 15° | 0° | 15° | | N | 0.020 | 0.040 | 0.51 | 1.01 | Figure 12-3. 20-Pin PDIP Mechanical Dimensions ### 12.4 20-PIN SOIC (CASE #751D) ### NOTES: - DIMENSIONING AND TOLERANCING PER - ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. - DIMENSIONS A AND B DO NOT INCLUDE MOLD PROTRUSION. - 4. MAXIMUM MOLD PROTRUSION 0.150 (0.006) PER SIDE. - DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.13 (0.005) TOTAL IN EXCESS OF D DIMENSION AT MAXIMUM MATERIAL CONDITION. | | MILLIN | IETERS | INC | HES | | |-----|--------|--------|-----------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 12.65 | 12.95 | 0.499 | 0.510 | | | В | 7.40 | 7.60 | 0.292 | 0.299 | | | С | 2.35 | 2.65 | 0.093 | 0.104 | | | D | 0.35 | 0.49 | 0.014 | 0.019 | | | F | 0.50 | 0.90 | 0.020 | 0.035 | | | G | 1.27 | BSC | 0.050 BSC | | | | J | 0.25 | 0.32 | 0.010 | 0.012 | | | K | 0.10 | 0.25 | 0.004 | 0.009 | | | M | 0 ° | 7 ° | 0 ° | 7 ° | | | Р | 10.05 | 10.55 | 0.395 | 0.415 | | | В | 0.25 | 0.75 | 0.010 | 0.020 | | Figure 12-4. 20-Pin SOIC Mechanical Dimensions GENERAL RELEASE SPECIFICATION # APPENDIX A MC68HRC05J5A This appendix describes the MC68HRC05J5A, a resistor-capacitor (RC) oscillator mask option version of the MC68HC05J5A. The entire MC68HC05J5A data sheet applies to the MC68HRC05J5A, with exceptions outlined in this appendix. ### A.1 INTRODUCTION The MC68HRC05J5A is a resistor-capacitor (RC) oscillator mask option version of the MC68HC05J5A. The MC68HRC05J5A is functionally identical to the MC68HC05J5A with the exception that the MC68HRC05J5A supports the RC oscillator only, as outlined in **Appendix A.2**. ### A.2 RC OSCILLATOR CONNECTIONS This is the only oscillator option supported by the MC68HRC05J5A device. On the MC68HRC05J5A device, an external resistor is connected between OSC2/R pin and the $V_{SS}$ pin as shown in **Figure A-1**. The typical operating frequency $f_{OSC}$ is set at 4MHz with the external R tied to $V_{SS}$ . Use the graph in **Figure A-2** to select the value of R for the required oscillator frequency. The tolerance of this RC oscillator is guaranteed to be no greater than $\pm 15\%$ at the specified conditions of 0°C to 40°C and 5V $\pm 10\%$ V<sub>DD</sub> providing that the tolerance of the external resistor R is at most $\pm 1\%$ and the center frequency range is from 3.8MHz to 4.2MHz. The center frequency is the nominal operating frequency of the RC oscillator and can be adjusted by adjusting the external R value to change the internal VCO charging current. In order to obtain an oscillator clock with the best possible tolerance, the external resistor connected to the OSC2/R pin should be grounded as close to the VSS pin as possible and the other terminal of this external resistor should be connected as close to the OSC2/R pin as possible. Figure A-1. RC Oscillator Connections Figure A-2. Typical Internal Operating Frequency for RC Oscillator Connections ### A.3 ELECTRICAL CHARACTERISTICS **Table A-1. Functional Operating Range** | Characteristic | Symbol | Value | Unit | |-----------------------------|-----------------|----------|------| | Operating Temperature Range | T <sub>A</sub> | 0 to +70 | °C | | Operating Voltage Range | V <sub>DD</sub> | 5.0 ±10% | V | Table A-2. DC Electrical Characteristics, V<sub>DD</sub>=5V | Characteristic <sup>1</sup> | Symbol | Min | Typ <sup>2</sup> | Max | Unit | |--------------------------------------------------------|-----------------|--------|------------------|----------|----------| | Supply Current RUN <sup>3</sup> WAIT <sup>4</sup> STOP | I <sub>DD</sub> | | 6<br>2 | 8<br>4 | mA<br>mA | | LVR on<br>LVR off | | _<br>_ | 40<br>20 | 80<br>40 | μA<br>μA | - 1. $V_{DD}$ = 5.0 Vdc ±10%, $V_{SS}$ = 0 Vdc, $T_A$ = 0°C to +70°C, unless otherwise noted. - 2. Typical values reflect average measurements at midpoint of voltage range, 25°C only. - 3. Run (Operating) $I_{DD}$ , Wait $I_{DD}$ : Measured using external square wave clock source to OSC1 ( $f_{OSC}$ = 2.0 MHz), all inputs 0.2 Vdc from rail; no DC loads, less than 50pF on all outputs, $C_L$ = 20 pF on OSC2/R. - 4. Wait I<sub>DD</sub>: Only MFT and Timer1 active. Wait I<sub>DD</sub> is affected linearly by the OSC2/R capacitance. GENERAL RELEASE SPECIFICATION # APPENDIX B MC68HC705J5A This appendix describes the MC68HC705J5A, the emulation part for MC68HC05J5A. The entire MC68HC05J5A data sheet applies to the MC68HC705J5A, with exceptions outlined in this appendix. ### **B.1 INTRODUCTION** The MC68HC705J5A is an EPROM version of the MC68HC05J5A, and is available for user system evaluation and debugging. The MC68HC705J5A is functionally identical to the MC68HC05J5A with the exception of the 2560 bytes user ROM is replaced by 2560 bytes user EPROM. Also, the mask options available on the MC68HC05J5A are implemented using the Mask Option Register (MOR) in the MC68HC705J5A. The MC68HC705J5A is not available in the 16-pin SOIC package. ### **B.2 MEMORY** The MC68HC705J5A memory map is shown in Figure B-1. ### **B.3** MASK OPTION REGISTERS (MOR) The Mask Option Register (MOR) consists of two bytes of EPROM used to select the features controlled by mask options on the MC68HC05J5A. In order to program this register the MORON bit in PCR need to be set to "1" before doing the EPROM programming process. GENERAL RELEASE SPECIFICATION July 16, 1999 ### **STOPMD** — **STOP Mode Option** - 1 = STOP mode is selected. - 0 = STOP mode is converted to HALT mode. ### IRQTRIG — IRQ, PA0-PA3 Interrupt Option - 1 = Edge-triggered only. - 0 = Edge-and-level-triggered. ### PULLREN — Port A and B Pull-up/down Option - 1 = Connected. - 0 = Disconnected ### PAINTEN — PA0-PA3 External Interrupt Option - 1 = External interrupt capability on PA0-PA3 disabled. - 0 = External interrupt capability on PA0-PA3 enabled. ### OSCDLY — Oscillator Delay Option - 1 = 224 internal clock cycles. - 0 = 4064 internal clock cycles. ### LVREN — LVR Option - 1 = Low Voltage Reset circuit enabled. - 0 = Low Voltage Reset circuit disabled. ### **COP\_EN** — **COP** Watchdog Timer Option - 1 = Disabled. - 0 = Enabled. GENERAL RELEASE SPECIFICATION Figure B-1. MC68HC705J5A Memory Map Semiconductor, Inc ### Freescale Semiconductor, Inc. GENERAL RELEASE SPECIFICATION July 16, 1999 ### **B.4 BOOTSTRAP MODE** Bootloader mode is entered upon the rising edge of $\overline{RESET}$ if the $\overline{IRQ}/V_{PP}$ pin is at $V_{TST}$ and the PB0 pin is at logic zero. The Bootloader program is masked in the ROM area from \$0E00 to \$0FEF. This program handles copying of user code from an external EPROM into the on-chip EPROM. The bootload function has to be done from an external EPROM. The bootloader performs one programming pass at 1 ms per byte then does a verify pass. The user code must be a one-to-one correspondence with the internal EPROM addresses. ### **B.5 EPROM PROGRAMMING** Programming the on-chip EPROM is achieved by using the Program Control Register located at address \$3E. Please contact Motorola for programming board availability. ### **B.5.1 EPROM Program Control Register (PCR)** This register is provided for programming the on-chip EPROM in the MC68HC705J5A. | | | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | |--------|-----|-------|-----------|-------|-------|-------|-------|-------|-------| | PCR | R | 0 | 0 | 0 | 0 | 0 | MORON | ELAT | PGM | | \$001E | W | R | R | R | R | R | WORON | | PGIVI | | reset: | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | - [ | R | = Reserve | d | | | | | | ### **MORON – Mask Option Register ON** - 0 = Disable programming to Mask Option Register (\$0200 & \$0201) - 1 = Enable programming to Mask Option Register (\$0200 & \$0201) ### **ELAT – EPROM LATch control** - 0 = EPROM address and data bus configured for normal reads - 1 = EPROM address and data bus configured for programming (writes to EPROM cause address and data to be latched). EPROM is in programming mode and cannot be read if ELAT is 1. This bit should not be set when no programming voltage is applied to the $V_{DD}$ pin. ### PGM - EPROM ProGraM command - 0 = Programming power is switched OFF from EPROM array. - 1 = Programming power is switched ON to EPROM array. If ELAT $\neq$ 1, then PGM = 0. ### Bits [7:3] - Reserved These are reserved bits and should remain zero. GENERAL RELEASE SPECIFICATION ### **B.5.2 Programming Sequence** The EPROM programming sequence is: - 1. Set the ELAT bit - 2. Write the data to the address to be programmed - 3. Set the PGM bit - Delay for a time t<sub>PGMR</sub> - 5. Clear the PGM bit - 6. Clear the ELAT bit The last two steps must be performed with separate CPU writes. ### **CAUTION** It is important to remember that an external programming voltage must be applied to the V<sub>PP</sub> pin while programming, but it should be equal to V<sub>DD</sub> during normal operations. Figure B-2 shows the flow required to successfully program the EPROM. Figure B-2. EPROM Programming Sequence ### **B.6 ELECTRICAL CHARACTERISTICS** **Table B-1. Functional Operating Range** | Characteristic | Symbol | Value | Unit | |-----------------------------|----------------|------------|------| | Operating Temperature Range | T <sub>A</sub> | -40 to +85 | °C | | Operating Voltage Range | $V_{DD}$ | 5.0 ±10% | V | # **Table B-2. EPROM Programming Electrical Characteristics** | Characteristic | Symbol | Min | Тур | Max | Unit | |-----------------------------------------|-------------------|-----|-----|-----|------| | Programming Voltage IRQ/V <sub>PP</sub> | V <sub>PP</sub> | 10 | 12 | 15 | V | | Programming Current IRQ/V <sub>PP</sub> | I <sub>PP</sub> | _ | 3 | _ | mA | | Programming Time per byte | t <sub>EPGM</sub> | 1 | 4 | _ | ms | # Table B-3. DC Electrical Characteristics, $V_{DD}$ =5 V | Characteristic <sup>1</sup> | Symbol | Min | Typ <sup>2</sup> | Max | Unit | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|---------------------------|------------------|--------------------------|------| | Output Voltage<br>I <sub>Load</sub> = 10.0 μA | V <sub>OL</sub><br>V <sub>OH</sub> | <br>V <sub>DD</sub> – 0.1 | _ | 0.1<br>— | V | | Output High Voltage<br>(I <sub>Load</sub> =-0.8 mA) PA0-5, PB0, PB3-5 | V <sub>OH</sub> | V <sub>DD</sub> - 0.8 | _ | _ | V | | Output Low Voltage $(I_{Load} = 1.6 \text{mA}) \text{ PA0-3}, \text{ PB0}, \text{ PB3-5}$ $(I_{Load} = 8 \text{mA}) \text{ PA4}, \text{ PA5}$ $(I_{Load} = 6 \text{mA}) \text{ PA6}, \text{ PA7}$ $(I_{Load} = 25 \text{mA}) \text{ PB1}, \text{ PB2} \text{ (see note 8)}$ | V <sub>OL</sub> | _<br>_<br>_<br>_ | | 0.4<br>0.4<br>0.4<br>0.5 | ٧ | | Input High Voltage<br>PA0-5, PB0-5, IRQ, RESET, OSC1 | V <sub>IH</sub> | 0.7×V <sub>DD</sub> | _ | V <sub>DD</sub> | ٧ | | Input Low Voltage<br>PA0-5, PB0-5, IRQ, RESET, OSC1 | V <sub>IL</sub> | V <sub>SS</sub> | _ | 0.2×V <sub>DD</sub> | V | | Positive-Going Input Threshold Voltage PA6, PA7 | V <sub>T+</sub> | _ | 1.7 | _ | V | | Negative-Going Input Threshold Voltage PA6, PA7 | V <sub>T</sub> | _ | 1.15 | _ | V | July 16, 1999 GENERAL RELEASE SPECIFICATION Table B-3. DC Electrical Characteristics, V<sub>DD</sub>=5 V | Characteristic <sup>1</sup> | Symbol | Min | Typ <sup>2</sup> | Max | Unit | |-----------------------------------------------------------------------------------------|-------------------------------------|---------|--------------------|----------|----------| | Supply Current RUN <sup>3</sup> WAIT <sup>4</sup> STOP <sup>5</sup> | I <sub>DD</sub> | _ | 6<br>2 | 10<br>4 | mA<br>mA | | LVR on<br>LVR off | | _<br>_ | 40<br>10 | 80<br>30 | μA<br>μA | | I/O Ports Hi-Z Leakage Current PA0-7, PB0-5 (without individual pull-down/up activated) | I <sub>Z</sub> | _ | _ | ±10 | μΑ | | Input Pull-down Current PA0-5, PB0, PB3-5 (with individual pull-down activated) | I <sub>IL</sub> | 50 | 100 | 200 | μΑ | | Input Pull-up Current RESET | _ | -50 | -100 | -200 | μΑ | | Input Current IRQ, OSC1 | I <sub>in</sub> | _ | _ | ±1 | μΑ | | Capacitance Ports (as Input or Output) RESET, IRQ, OSC1, OSC2/R | C <sub>out</sub><br>C <sub>in</sub> | _<br>_ | _<br>_ | 12<br>8 | pF<br>pF | | Crystal/Ceramic Resonator Oscillator Mode<br>Internal Resistor<br>OSC1 to OSC2/R | R <sub>OSC</sub> | _ | 2 | _ | ΜΩ | | Pull-up Resistor<br>PA6, PA7 <sup>6</sup><br>PB1, PB2 | R <sub>PULLUP</sub> | 2<br>10 | 5<br>30 | 10<br>60 | ΚΩ<br>ΚΩ | | LVR Trigger Voltage | V <sub>LVRI</sub> | 2.7 | 3.0 | _ | V | | TCAP Input Threshold Voltage | V <sub>TCAP</sub> | _ | V <sub>DD</sub> /2 | _ | V | - 1. $V_{DD}$ = 5.0 Vdc ±10%, $V_{SS}$ = 0 Vdc, $T_A$ = -40°C to +85°C, unless otherwise noted. - 2. Typical values reflect average measurements at midpoint of voltage range, 25°C only. - 3. Run (Operating) $I_{DD}$ , Wait $I_{DD}$ : Measured using external square wave clock source to OSC1 ( $f_{OSC}$ = 2.0 MHz), all inputs 0.2 Vdc from rail; no DC loads, less than 50pF on all outputs, $C_L$ = 20 pF on OSC2/R. - 4. Wait ${\rm I_{DD}}$ : Only MFT and Timer1 active. Wait ${\rm I_{DD}}$ is affected linearly by the OSC2/R capacitance. - 5. Stop $I_{DD}$ measured with OSC1 = $V_{SS}$ . - 6. Input voltage level on PA6 or PA7 higher than 2.4V is guaranteed to be recognized as logical one and as logic zero if lower than 0.8V. PA6 and PA7 pull-up resistor values are specified under the condition that pin voltage ranges from 0V to 2.4V. GENERAL RELEASE SPECIFICATION July 16, 1999 GENERAL RELEASE SPECIFICATION ### APPENDIX C MC68HRC705J5A This appendix describes the MC68HRC705J5A, the emulation part for MC68HRC05J5A, and a resistor-capacitor (RC) oscillator mask option version of the MC68HC705J5A. The entire MC68HC05J5A data sheet and appendix B applies to the MC68HRC705J5A, with exceptions outlined in this appendix. ### C.1 INTRODUCTION The MC68HRC705J5A is a resistor-capacitor (RC) oscillator mask option version of the MC68HC705J5A (see **Appendix B**). The MC68HRC705J5A is functionally identical to the MC68HC705J5A with the exception that the MC68HRC705J5A supports the RC oscillator only, as outlined in **Appendix C.2**. The MC68HRC705J5A is not available in the 16-pin SOIC package. ### C.2 RC OSCILLATOR CONNECTIONS This is the only oscillator option supported by the MC68HRC705J5A device. On the MC68HRC705J5A device, an external resistor is connected between OSC2/R pin and the $V_{SS}$ pin as shown in **Figure C-1**. The typical operating frequency $f_{OSC}$ is set at 4MHz with the external R tied to $V_{SS}$ . Use the graph in **Figure C-2** to select the value of R for the required oscillator frequency. The tolerance of this RC oscillator is guaranteed to be no greater than $\pm 15\%$ at the specified conditions of 0°C to 40°C and 5V $\pm 10\%$ V<sub>DD</sub> providing that the tolerance of the external resistor R is at most $\pm 1\%$ and the center frequency range is from 3.8MHz to 4.2MHz. The center frequency is the nominal operating frequency of the RC oscillator and can be adjusted by adjusting the external R value to change the internal VCO charging current. In order to obtain an oscillator clock with the best possible tolerance, the external resistor connected to the OSC2/R pin should be grounded as close to the VSS pin as possible and the other terminal of this external resistor should be connected as close to the OSC2/R pin as possible. Figure C-1. RC Oscillator Connections GENERAL RELEASE SPECIFICATION July 16, 1999 Figure C-2. Typical Internal Operating Frequency for RC Oscillator Connections ### C.3 ELECTRICAL CHARACTERISTICS **Table C-1. Functional Operating Range** | Characteristic | Symbol | Value | Unit | |-----------------------------|-----------------|------------|------| | Operating Temperature Range | T <sub>A</sub> | -40 to +85 | °C | | Operating Voltage Range | V <sub>DD</sub> | 5.0 ±10% | V | Table C-2. DC Electrical Characteristics, V<sub>DD</sub>=5 V | Characteristic <sup>1</sup> | Symbol | Min | Typ <sup>2</sup> | Max | Unit | |---------------------------------------------------------------------|-----------------|----------|------------------|----------|----------| | Supply Current RUN <sup>3</sup> WAIT <sup>4</sup> STOP <sup>5</sup> | I <sub>DD</sub> | _ | 6<br>2 | 10<br>4 | mA<br>mA | | LVR on<br>LVR off | | <u> </u> | 40<br>10 | 80<br>30 | μA<br>μA | - 1. $V_{DD}$ = 5.0 Vdc ±10%, $V_{SS}$ = 0 Vdc, $T_A$ = -40°C to +85°C, unless otherwise noted. - 2. Typical values reflect average measurements at midpoint of voltage range, 25°C only. - 3. Run (Operating) $I_{DD}$ , Wait $I_{DD}$ : Measured using external square wave clock source to OSC1 ( $f_{OSC}$ = 2.0 MHz), all inputs 0.2 Vdc from rail; no DC loads, less than 50pF on all outputs, $C_L$ = 20 pF on OSC2/R. - 4. Wait ${\rm I_{DD}}$ : Only MFT and Timer1 active. Wait ${\rm I_{DD}}$ is affected linearly by the OSC2/R capacitance. - 5. Stop $I_{DD}$ measured with OSC1 = $V_{SS}$ . GENERAL RELEASE SPECIFICATION # APPENDIX D ORDERING INFORMATION This section contains ordering numbers for the MC68HC05J5A, MC68HC05J5A, MC68HC705J5A, and MC68HC705J5A. ### D.1 MC ORDER NUMBERS **Table D-1. MC Order Numbers** | MC Order Number | Pin<br>Count | Package<br>Type | Operating<br>Temperature | Device Type | |------------------|--------------|-----------------|--------------------------|-----------------------------------------------| | MC68HC05J5AJP | 16 | PDIP | | | | MC68HC05J5AJDW | 16 | SOIC | 0 °C to +70 °C | 2560 bytes ROM, crystal/resonator or external | | MC68HC05J5AP | 20 | PDIP | 0 0 10 +70 0 | oscillator option | | MC68HC05J5ADW | 20 | SOIC | | | | MC68HRC05J5AJP | 16 | PDIP | | | | MC68HRC05J5AJDW | 16 | SOIC | 0 °C to +70 °C | 2560 bytes ROM, | | MC68HRC05J5AP | 20 | PDIP | 0 0 10 +70 0 | RC oscillator option | | MC68HRC05J5ADW | 20 | SOIC | | | | MC68HC705J5ACJP | 16 | PDIP | | 2560 bytes OTPROM, | | MC68HC705J5ACP | 20 | PDIP | –40 °C to +85 °C | crystal/resonator or external | | MC68HC705J5ACDW | 20 | SOIC | | oscillator option | | MC68HRC705J5ACJP | 16 | PDIP | | | | MC68HRC705J5ACP | 20 | PDIP | –40 °C to +85 °C | 2560 bytes OTPROM,<br>RC oscillator option | | MC68HRC705J5ACDW | 20 | SOIC | | | ### NOTES: C = extended temperature P = plastic dual-in-line package (PDIP) DW = small outline integrated circuit (SOIC) GENERAL RELEASE SPECIFICATION July 16, 1999 Home Page: www.freescale.com email: support@freescale.com **USA/Europe or Locations Not Listed:** Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 (800) 521-6274 480-768-2130 support@freescale.com Europe, Middle East, and Africa: Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com Japan: Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku Tokyo 153-0064, Japan 0120 191014 +81 2666 8080 support.japan@freescale.com Asia/Pacific: Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate, Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com For Literature Requests Only: Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 (800) 441-2447 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor @hibbertgroup.com RoHS-compliant and/or Pb- free versions of Freescale products have the functionality and electrical characteristics of their non-RoHS-compliant and/or non-Pb- free counterparts. For further information, see http://www.freescale.com or contact your Freescale sales representative. For information on Freescale.s Environmental Products program, go to http://www.freescale.com/epp. Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters which may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.