January 1990 Revised September 2000 # 74ACQ646 • 74ACTQ646 Quiet Series™ Octal Transceiver/Register with 3-STATE Outputs ## **General Description** The ACQ/ACTQ646 consist of registered bus transceiver circuits, with outputs, D-type flip-flops, and control circuitry providing multiplexed transmission of data directly from the input bus or from the internal storage registers. Data on the A or B bus will be loaded into the respective registers on the LOW-to-HIGH transition of the appropriate clock pin (CPAB or CPBA). The four fundamental handling functions available are illustrated in Figure 1, Figure 2, Figure 3 and Figure 4. The ACQ/ACTQ utilizes Fairchild Quiet Series™ technology to guarantee quiet output switching and improved dynamic threshold performance. FACT Quiet Series™ features GTO™ output control and undershoot corrector in addition to a split ground bus for superior performance. #### **Features** - Guaranteed simultaneous switching noise level and dynamic threshold performance - Guaranteed pin-to-pin skew AC performance - Independent registers for A and B busses - Multiplexed real-time and stored data transfers - 300 mil slim dual-in-line package - Outputs source/sink 24 mA - Faster prop delays than the standard AC/ACT646 # **Ordering Code:** | Order Number | Package Number | Package Description | |---------------|----------------|---------------------------------------------------------------------------| | 74ACQ646SC | M24B | 24-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300 Wide | | 74ACQ646ASPC | N24 | 24-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide | | 74ACTQ646SC | M24B | 24-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300 Wide | | 74ACTQ646ASPC | N24 | 24-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide | Device also available in Tape and Reel. Specify by appending suffix letter "X" to the ordering code # **Connection Diagram** #### **Pin Descriptions** | Pin Names | Descriptions | |--------------------------------|-------------------------| | A <sub>0</sub> -A <sub>7</sub> | Data Register A Inputs | | | Data Register A Outputs | | B <sub>0</sub> -B <sub>7</sub> | Data Register B Inputs | | | Data Register B Outputs | | СРАВ, СРВА | Clock Pulse Inputs | | SAB, SBA | Transmit/Receive Inputs | | G | Output Enable Input | | DIR | Direction Control Input | FACT™, Quiet Series™, FACT Quiet Series™ and GTO™ are trademarks of Fairchild Semiconductor Corporation # Logic Symbols # **Function Table** | | | Inp | uts | | | Data I/O (Note 1) | | Formation | |---|-----|--------|--------|-----|-----|--------------------------------|--------------------------------|------------------------------------------------------------------------| | G | DIR | CPAB | СРВА | SAB | SBA | A <sub>0</sub> -A <sub>7</sub> | B <sub>0</sub> -B <sub>7</sub> | Function | | Н | Х | H or L | H or L | Χ | Х | | | Isolation | | Н | X | ~ | X | Χ | X | Input | Input | Clock A <sub>n</sub> Data into A Register | | Н | Χ | Χ | ~ | Χ | Χ | | | Clock B <sub>n</sub> Data into B Register | | L | Н | Х | Х | L | Х | | | A <sub>n</sub> to B <sub>n</sub> —Real Time (Transparent Mode) | | L | Н | ~ | X | L | X | Input | Output | Clock A <sub>n</sub> Data into A Register | | L | Н | H or L | X | Н | Χ | | | A Register to B <sub>n</sub> (Stored Mode) | | L | Н | ~ | X | Н | Χ | | | Clock A <sub>n</sub> Data into A Register and Output to B <sub>n</sub> | | L | L | Х | Х | Χ | L | | | B <sub>n</sub> to A <sub>n</sub> —Real Time (Transparent Mode) | | L | L | X | ~ | Χ | L | Output | Input | Clock B <sub>n</sub> Data into B Register | | L | L | X | H or L | Χ | Н | | | B Register to A <sub>n</sub> (Stored Mode) | | L | L | Χ | ~ | Χ | Н | | | Clock B <sub>n</sub> Data into B Register and Output to A <sub>n</sub> | Note 1: The data output functions may be enabled or disabled by various signals at the G and DIR inputs. Data input functions are always enabled; i.e., data at the bus pins will be stored on every LOW-to-HIGH transition of the appropriate clock inputs. H = HIGH Voltage Level L = LOW Voltage Level X = Immaterial = LOW-to-HIGH Transition ### Absolute Maximum Ratings(Note 2) Supply Voltage (V<sub>CC</sub>) -0.5V to +7.0V DC Input Diode Current ( $I_{IK}$ ) $\begin{array}{c} \text{V}_{\text{I}} = -0.5 \text{V} & -20 \text{ mA} \\ \text{V}_{\text{I}} = \text{V}_{\text{CC}} + 0.5 \text{V} & +20 \text{ mA} \\ \text{DC Input Voltage (V}_{\text{I}}) & -0.5 \text{V to V}_{\text{CC}} + 0.5 \text{V} \end{array}$ DC Output Diode Current ( $I_{OK}$ ) $V_O = -0.5V$ $V_{O} = V_{CC} + 0.5V$ +20 mA DC Output Voltage ( $V_{O}$ ) -0.5V to $V_{CC} + 0.5V$ DC Output Source or Sink Current (I<sub>O</sub>) ±50 mA DC V<sub>CC</sub> or Ground Current per Output Pin ( $I_{CC}$ or $I_{GND}$ ) $\pm 50$ mA Storage Temperature ( $T_{STG}$ ) $-65^{\circ}$ C to $+150^{\circ}$ C DC Latch-Up Source or Sink Current ±300 mA Junction Temperature (T<sub>J</sub>) PDIP # Recommended Operating Conditions Supply Voltage (V<sub>CC</sub>) $\begin{array}{ccc} ACQ & 2.0V \text{ to } 6.0V \\ ACTQ & 4.5V \text{ to } 5.5V \\ \text{Input Voltage (V_1)} & 0V \text{ to } V_{CC} \\ \end{array}$ Output Voltage ( $V_O$ ) 0V to $V_{CC}$ Operating Temperature ( $T_A$ ) -40°C to +85°C Minimum Input Edge Rate ΔV/Δt ACQ Devices -20 mA $V_{\text{IN}}$ from 30% to 70% of $V_{\text{CC}}$ $V_{CC} @ 3.0V, 4.5V, 5.5V$ 125 mV/ns Minimum Input Edge Rate $\Delta V/\Delta t$ ACTQ Devices V<sub>IN</sub> from 0.8V to 2.0V V<sub>CC</sub> @ 4.5V, 5.5V Note 2: Absolute maximum ratings are those values beyond which damage to the device may occur. The databook specifications should be met, without exception, to ensure that the system design is reliable over its power 140°C supply, temperature, and output/input loading variables. Fairchild does not recommend operation of FACT™ circuits outside databook specifications. # DC Electrical Characteristics for ACQ | Symbol V <sub>IH</sub> | Parameter | | | V <sub>CC</sub> | | | Conditions | | |--------------------------|------------------------------------------|-----|-------|-----------------|-----------------|-------|------------------------------------------|--| | V <sub>IH</sub> | | (V) | Тур | Gu | aranteed Limits | Units | Conditions | | | | Minimum HIGH Level | 3.0 | 1.5 | 2.1 | 2.1 | | V <sub>OUT</sub> = 0.1V | | | | Input Voltage | 4.5 | 2.25 | 3.15 | 3.15 | V | or V <sub>CC</sub> – 0.1V | | | | | 5.5 | 2.75 | 3.85 | 3.85 | | | | | V <sub>IL</sub> | Maximum LOW Level | 3.0 | 1.5 | 0.9 | 0.9 | | V <sub>OUT</sub> = 0.1V | | | | Input Voltage | 4.5 | 2.25 | 1.35 | 1.35 | V | or V <sub>CC</sub> – 0.1V | | | | | 5.5 | 2.75 | 1.65 | 1.65 | | | | | V <sub>OH</sub> | Minimum HIGH Level | 3.0 | 2.99 | 2.9 | 2.9 | | | | | | Output Voltage | 4.5 | 4.49 | 4.4 | 4.4 | V | $I_{OUT} = -50 \mu A$ | | | | | 5.5 | 5.49 | 5.4 | 5.4 | | | | | | | | | | | | $V_{IN} = V_{IL}$ or $V_{IH}$ | | | | | 3.0 | | 2.56 | 2.46 | | $I_{OH} = -12 \text{ mA}$ | | | | | 4.5 | | 3.86 | 3.76 | V | $I_{OH} = -24 \text{ mA}$ | | | | | 5.5 | | 4.85 | 4.76 | | $I_{OH} = -24 \text{ mA (Note 3)}$ | | | V <sub>OL</sub> | Maximum LOW Level | 3.0 | 0.002 | 0.1 | 0.1 | | | | | | Output Voltage | 4.5 | 0.001 | 0.1 | 0.1 | V | $I_{OUT} = 50 \mu A$ | | | | | 5.5 | 0.001 | 0.1 | 0.1 | | | | | | | | | | | | $V_{IN} = V_{IL}$ or $V_{IH}$ | | | | | 3.0 | | 0.36 | 0.44 | | $I_{OL} = 12 \text{ mA}$ | | | | | 4.5 | | 0.36 | 0.44 | V | $I_{OL} = 24 \text{ mA}$ | | | | | 5.5 | | 0.36 | 0.44 | | I <sub>OL</sub> = 24 mA (Note 3) | | | I <sub>IN</sub> (Note 5) | Maximum Input Leakage Current | 5.5 | | ± 0.1 | ± 1.0 | μΑ | $V_I = V_{CC}$ , GND | | | I <sub>OLD</sub> | Minimum Dynamic | 5.5 | | | 75 | mA | V <sub>OLD</sub> = 1.65V Max | | | I <sub>OHD</sub> | Output Current (Note 4) | 5.5 | | | -75 | mA | V <sub>OHD</sub> = 3.85V Min | | | I <sub>CC</sub> | Maximum Quiescent | 5.5 | | 8.0 | 80.0 | μА | V <sub>IN</sub> = V <sub>CC</sub> or GND | | | (Note 5) | Supply Current | 0.0 | | 0.0 | 00.0 | μοι | | | | I <sub>OZT</sub> | Maximum I/O | | | | | | $V_I(OE) = V_{IL}, V_{IH}$ | | | | Leakage Current | 5.5 | | ±0.6 | ±6.0 | μΑ | $V_I = V_{CC}$ , GND | | | | (A <sub>n</sub> , B <sub>n</sub> Inputs) | | | | | | $V_O = V_{CC}$ , GND | | | V <sub>OLP</sub> | Quiet Output | 5.0 | 1.1 | 1.5 | | V | Figures 5, 6 | | | | Maximum Dynamic V <sub>OL</sub> | 5.0 | 1.1 | 1.5 | | v | (Note 6)(Note 7) | | # DC Electrical Characteristics for ACQ (Continued) | Symbol | Symbol Parameter | | V <sub>CC</sub> T <sub>A</sub> = +25°C | | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | Units | Conditions | | |------------------|---------------------------------|-----|----------------------------------------|-------------------|-----------------------------------------------|-------|--------------------|--| | Cymbol | r drumeter | (V) | Тур | Guaranteed Limits | | Onno | Conditions | | | V <sub>OLV</sub> | Quiet Output | 5.0 | -0.6 | -1.2 | | V | Figures 5, 6 | | | | Minimum Dynamic V <sub>OL</sub> | 3.0 | -0.6 -1.2 | | | v | (Note 6)(Note 7) | | | $V_{IHD}$ | Minimum HIGH Level | 5.0 | 3.1 | 3.5 | | V | (Note 6)(Note 8) | | | | Dynamic Input Voltage | 3.0 | 3.1 | 3.3 | | v | (14016-0)(14016-0) | | | V <sub>ILD</sub> | Maximum LOW Level | 5.0 | 1.9 | 1.5 | | V | (Note 6)(Note 8) | | | | Dynamic Input Voltage | 3.0 | 1.5 | 1.5 | | · · | (14016-0)(14016-0) | | Note 3: Maximum of 8 outputs loaded; thresholds on input associated with output under test. Note 4: Maximum test duration 2.0 ms, one output loaded at a time. Note 5: $I_{IN}$ and $I_{CC}$ @ 3.0V are guaranteed to be less than or equal to the respective limit @ 5.5V $V_{CC}$ . Note 6: Plastic DIP package. $\textbf{Note 7:} \ \text{Max number of outputs defined as (n). Data inputs are driven 0V to 5V. One output @ GND.}$ Note 8: Max number of Data Inputs (n) switching. (n-1) inputs switching 0V to 5V (ACQ). Input-under-test switching 5V to threshold $(V_{ILD})$ , 0V to threshold $(V_{IHD})$ f = 1 MHz. ### **DC Electrical Characteristics for ACTQ** | Symbol | Parameter | v <sub>cc</sub> | $T_A =$ | +25°C | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | Units | Conditions | | |------------------|------------------------------------------|-----------------|---------|-------|-----------------------------------------------|--------|------------------------------------|--| | Syllibol | i didilictei | (V) | Тур | Gu | aranteed Limits | Ullits | Conditions | | | V <sub>IH</sub> | Minimum HIGH Level | 4.5 | 1.5 | 2.0 | 2.0 | V | V <sub>OUT</sub> = 0.1V | | | | Input Voltage | 5.5 | 1.5 | 2.0 | 2.0 | V | or V <sub>CC</sub> – 0.1V | | | V <sub>IL</sub> | Maximum LOW Level | 4.5 | 1.5 | 0.8 | 0.8 | V | V <sub>OUT</sub> = 0.1V | | | | Input Voltage | 5.5 | 1.5 | 0.8 | 0.8 | V | or V <sub>CC</sub> – 0.1V | | | V <sub>OH</sub> | Minimum HIGH Level | 4.5 | 4.49 | 4.4 | 4.4 | V | I 50 A | | | | Output Voltage | 5.5 | 5.49 | 5.4 | 5.4 | V | $I_{OUT} = -50 \mu A$ | | | | | | | | | | $V_{IN} = V_{IL}$ or $V_{IH}$ | | | | | 4.5 | | 3.86 | 3.76 | V | $I_{OH} = -24 \text{ mA}$ | | | | | 5.5 | | 4.86 | 4.76 | | $I_{OH} = -24 \text{ mA (Note 9)}$ | | | V <sub>OL</sub> | Maximum LOW Level | 4.5 | 0.001 | 0.1 | 0.1 | V | I – FOA | | | | Output Voltage | 5.5 | 0.001 | 0.1 | 0.1 | V | I <sub>OUT</sub> = 50 μA | | | | | | | | | | $V_{IN} = V_{IL}$ or $V_{IH}$ | | | | | 4.5 | | 0.36 | 0.44 | V | $I_{OL} = 24 \text{ mA}$ | | | | | 5.5 | | 0.36 | 0.44 | | I <sub>OL</sub> = 24 mA (Note 9) | | | I <sub>IN</sub> | Maximum Input Leakage Current | 5.5 | | ±0.1 | ±1.0 | μΑ | $V_I = V_{CC}$ , GND | | | I <sub>OZT</sub> | Maximum I/O Leakage Current | 5.5 | | ±0.6 | ±6.0 | μА | $V_I = V_{IL}, V_{IH}$ | | | | (A <sub>n</sub> , B <sub>n</sub> Inputs) | 3.3 | | ±0.0 | ±0.0 | μΛ | $V_O = V_{CC}$ , GND | | | I <sub>CCT</sub> | Maximum I <sub>CC</sub> /Input | 5.5 | 0.6 | | 1.5 | mA | $V_I = V_{CC} - 2.1V$ | | | I <sub>OLD</sub> | Minimum Dynamic | 5.5 | | | 75 | mA | V <sub>OLD</sub> = 1.65V Max | | | I <sub>OHD</sub> | Output Current (Note 10) | 5.5 | | | -75 | mA | V <sub>OHD</sub> = 3.85V Min | | | I <sub>CC</sub> | Maximum Quiescent | 5.5 | | 8.0 | 80.0 | μА | $V_{IN} = V_{CC}$ | | | | Supply Current | 0.0 | | 0.0 | 00.0 | μι | or GND | | | V <sub>OLP</sub> | Quiet Output | 5.0 | 1.1 | 1.5 | | V | Figures 5, 6 | | | | Maximum Dynamic V <sub>OL</sub> | 3.0 | 1.1 | 1.5 | | V | (Note 11)(Note 12) | | | V <sub>OLV</sub> | Quiet Output | 5.0 | -0.6 | -1.2 | | V | Figures 5, 6 | | | | Minimum Dynamic V <sub>OL</sub> | 3.0 | -0.0 | -1.2 | | V | (Note 11)(Note 12) | | | $V_{IHD}$ | Minimum HIGH Level | 5.0 | 1.7 | 2.0 | | V | (Note 11)(Note 13) | | | | Dynamic Input Voltage | 5.0 | 1.7 | 2.0 | | · | (11010 11)(11010 10) | | | V <sub>ILD</sub> | Maximum LOW Level | 5.0 | 1.2 | 0.8 | | V | (Note 11)(Note 13) | | | | Dynamic Input Voltage | 5.0 | 1.2 | 0.0 | | | (11010 11)(11010 10) | | Note 9: All outputs loaded; thresholds on input associated with output under test. Note 10: Maximum test duration 2.0 ms, one output loaded at a time. Note 11: Plastic DIP Package. $\textbf{Note 12:} \ \text{Max number of outputs defined as (n).} \ \text{Data inputs are driven 0V to 3V.} \ \text{One output @ GND.}$ Note 13: Max number of data inputs (n) switching. (n – 1) inputs switching 0V to 3V (ACTQ). Input-under-test switching: 3V to threshold $(V_{ILD})$ , 0V to threshold $(V_{IHD})$ , f = 1 MHz. # **AC Electrical Characteristics for ACQ** | | | V <sub>CC</sub> | | T <sub>A</sub> = +25°C | | $T_A = -40^\circ$ | C to +85°C | | |------------------|--------------------------------------------------|-----------------|-----|------------------------|------|-------------------|------------|-------| | Symbol | Parameter | (V) | | C <sub>L</sub> = 50 pF | | C <sub>L</sub> = | 50 pF | Units | | | | (Note 14) | Min | Тур | Max | Min | Max | | | t <sub>PLH</sub> | Propagation Delay | 3.3 | 3.5 | 9.0 | 12.0 | 3.5 | 13.0 | 20 | | | Bus to Bus | 5.0 | 2.5 | 6.5 | 9.0 | 2.5 | 9.5 | ns | | t <sub>PHL</sub> | Propagation Delay | 3.3 | 3.5 | 9.0 | 12.0 | 3.5 | 13.0 | ns | | | Bus to Bus | 5.0 | 2.5 | 6.5 | 9.0 | 2.5 | 9.5 | 115 | | t <sub>PLH</sub> | Propagation Delay | 3.3 | 3.5 | 10.0 | 13.0 | 3.5 | 14.0 | 20 | | | Clock to Bus | 5.0 | 2.5 | 7.0 | 9.5 | 2.5 | 10.5 | ns | | t <sub>PHL</sub> | Propagation Delay | 3.3 | 3.5 | 10.0 | 13.0 | 3.5 | 14.0 | 20 | | | Clock to Bus | 5.0 | 2.5 | 7.0 | 9.5 | 2.5 | 10.5 | ns | | t <sub>PLH</sub> | Propagation Delay | 3.3 | 3.5 | 9.5 | 12.5 | 3.5 | 13.5 | | | | SBA or SAB to A <sub>n</sub> or B <sub>n</sub> | 5.0 | 2.5 | 6.5 | 9.0 | 2.5 | 10.0 | ns | | | (w/A <sub>n</sub> or B <sub>n</sub> HIGH or LOW) | | | | | | | | | t <sub>PHL</sub> | Propagation Delay | 3.3 | 3.5 | 9.5 | 12.5 | 3.5 | 13.5 | | | | SBA or SAB to A <sub>n</sub> or B <sub>n</sub> | 5.0 | 2.5 | 6.5 | 9.0 | 2.5 | 10.0 | ns | | | (w/A <sub>n</sub> or B <sub>n</sub> HIGH or LOW) | | | | | | | | | t <sub>PZH</sub> | Enable Time | 3.3 | 3.5 | 10.5 | 14.5 | 3.5 | 15.5 | 20 | | | G to A <sub>n</sub> or B <sub>n</sub> | 5.0 | 2.5 | 8.0 | 10.5 | 2.5 | 11.5 | ns | | t <sub>PZL</sub> | Enable Time | 3.3 | 3.5 | 10.5 | 14.5 | 3.5 | 15.5 | | | | G to A <sub>n</sub> or B <sub>n</sub> | 5.0 | 2.5 | 8.0 | 10.5 | 2.5 | 11.5 | ns | | t <sub>PHZ</sub> | Disable Time | 3.3 | 2.5 | 8.0 | 11.0 | 2.5 | 12.0 | 20 | | | G to A <sub>n</sub> or B <sub>n</sub> | 5.0 | 1.5 | 5.0 | 7.5 | 1.5 | 8.0 | ns | | t <sub>PLZ</sub> | Disable Time | 3.3 | 2.5 | 8.0 | 11.0 | 2.5 | 12.0 | 20 | | | G to A <sub>n</sub> or B <sub>n</sub> | 5.0 | 1.5 | 5.0 | 7.5 | 1.5 | 8.0 | ns | | t <sub>PZH</sub> | Enable Time | 3.3 | 4.5 | 11.0 | 15.5 | 4.5 | 17.0 | | | | DIR to A <sub>n</sub> or B <sub>n</sub> | 5.0 | 3.0 | 8.5 | 11.0 | 3.0 | 11.5 | ns | | t <sub>PZL</sub> | Enable Time | 3.3 | 4.5 | 11.0 | 15.5 | 4.5 | 17.0 | 20 | | | DIR to A <sub>n</sub> or B <sub>n</sub> | 5.0 | 3.0 | 8.5 | 11.0 | 3.0 | 11.5 | ns | | t <sub>PHZ</sub> | Disable Time | 3.3 | 1.5 | 8.0 | 11.0 | 1.5 | 12.0 | | | | DIR to A <sub>n</sub> or B <sub>n</sub> | 5.0 | 1.0 | 5.0 | 7.5 | 1.0 | 8.0 | ns | | t <sub>PLZ</sub> | Disable Time | 3.3 | 1.5 | 8.0 | 11.0 | 1.5 | 12.0 | 20 | | | DIR to A <sub>n</sub> or B <sub>n</sub> | 5.0 | 1.0 | 5.0 | 7.5 | 1.0 | 8.0 | ns | | tos | Output to Output Skew (Note 15) | 3.3 | | 1.0 | 1.5 | | 1.5 | 20 | | | | 5.0 | | 0.5 | 1.0 | | 1.0 | ns | Note 14: Voltage Range 3.3 is 3.3V ± 0.3V. Voltage Range 5.0 is 5.0V ± 0.5V Note 15: Skew is defined as the absolute value of the difference between the actual propagation delay for any two outputs within the same packaged device. The specification applies to any outputs switching in the same direction, either HIGH-to-LOW (t<sub>OSHL</sub>) or LOW-to-HIGH (t<sub>OSLH</sub>). Parameter guaranteed by design. Not tested. # **AC Operating Requirements for ACQ** | Symbol | Parameter | V <sub>CC</sub> | | +25°C | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | Units | |----------------|-------------------------|-----------------|------------------|-------|-----------------------------------------------|-------| | Oyillboi | i arameter | (Note 16) | (Note 16) Typ Gu | | ranteed Minimum | | | t <sub>S</sub> | Setup Time, HIGH or LOW | 3.3 | | 3.0 | 3.0 | | | | Bus to Clock | 5.0 | | 3.0 | 3.0 | ns | | t <sub>H</sub> | Hold Time, HIGH or LOW | 3.3 | | 1.5 | 1.5 | ns | | | Bus to Clock | 5.0 | | 1.5 | 1.5 | 115 | | t <sub>W</sub> | Clock Pulse Width | 3.3 | | 4.0 | 4.0 | ns | | | HIGH or LOW | 5.0 | | 4.0 | 4.0 | 115 | Note 16: Voltage Range 5.0 is $5.0V \pm 0.5V$ Voltage Range 3.3 is 3.3V $\pm$ 0.3V #### **AC Electrical Characteristics for ACTQ** T<sub>A</sub> = -40°C to +85°C $T_A = +25^{\circ}C$ $v_{cc}$ $C_L = 50 \text{ pF}$ $\textbf{C}_{\textbf{L}} = \textbf{50 pF}$ Units Symbol Parameter (V) Min (Note 17) Max Min Тур Max Propagation Delay $t_{PLH}$ 5.0 2.5 8.5 10.5 2.5 11.0 ns t<sub>PHL</sub> Propagation Delay t<sub>PLH</sub> 5.0 8.0 10.0 2.0 10.5 Bus to Bus $t_{PHL}$ Propagation Delay t<sub>PLH</sub> SBA or SAB to A<sub>n</sub> or B<sub>n</sub> 5.0 2.5 8.5 10.5 2.5 11.0 ns (w/A<sub>n</sub> or B<sub>n</sub> HIGH or LOW) t<sub>PZH</sub> Enable Time 5.0 2.5 10.0 12.0 2.5 12.5 $\overline{\mathsf{G}}$ to $\mathsf{A}_\mathsf{n}$ or $\mathsf{B}_\mathsf{n}$ $t_{PZL}$ Disable Time $t_{PHZ}$ 5.0 1.0 7.0 1.0 9.0 8.5 ns $\overline{G}$ to $A_n$ or $B_n$ $t_{PLZ}$ Enable Time $t_{PZH}$ 5.0 2.5 10.0 12.0 2.5 12.5 DIR to A<sub>n</sub> or B<sub>n</sub> $t_{PZL}$ $t_{PHZ}$ Disable Time 5.0 1.0 7.0 8.5 1.0 9.0 ns DIR to A<sub>n</sub> or B<sub>n</sub> Output to Output toshl Skew (Note 18) Select to Bus 5.0 0.5 1.0 1.0 toslh or Clock to Bus toshl Output to Output Skew (Note 18) 5.0 1.0 1.5 1.5 ns Bus to Bus Note 17: Voltage Range 5.0 is $5.0V \pm 0.5V$ Note 18: Skew is defined as the absolute value of the difference between the actual propagation delay for any two outputs within the same packaged device. The specification applies to any outputs switching in the same direction, either HIGH-to-LOW (t<sub>OSHL</sub>) or LOW-to-HIGH (t<sub>OSLH</sub>). Parameter guaranteed by design. Not tested. ### **AC Operating Requirements for ACTQ** | Symbol | Parameter | V <sub>CC</sub><br>(V) | T <sub>A</sub> = - | +25°C<br>50 pF | $T_A = -40$ °C to +85°C<br>$C_L = 50 \text{ pF}$ | Units | |----------------|-----------------------------------------|------------------------|--------------------|----------------|--------------------------------------------------|-------| | | | (Note 19) | Тур | Guara | anteed Minimum | | | t <sub>S</sub> | Setup Time, HIGH or LOW<br>Bus to Clock | 5.0 | | 3.0 | 3.0 | ns | | t <sub>H</sub> | Hold Time, HIGH or LOW<br>Bus to Clock | 5.0 | | 1.5 | 1.5 | ns | | t <sub>W</sub> | Clock Pulse Width<br>HIGH or LOW | 5.0 | | 4.0 | 4.0 | ns | Note 19: Voltage Range 5.0 is 5.0V ± 0.5V ### Capacitance | Symbol | Parameter | Тур | Units | Conditions | |------------------|-------------------------------|------|-------|------------------------| | C <sub>IN</sub> | Input Capacitance | 4.5 | pF | V <sub>CC</sub> = OPEN | | C <sub>I/O</sub> | Input/Output Capacitance | 15.0 | pF | V <sub>CC</sub> = 5.0V | | C <sub>PD</sub> | Power Dissipation Capacitance | 90.0 | pF | V <sub>CC</sub> = 5.0V | #### **FACT Noise Characteristics** The setup of a noise characteristics measurement is critical to the accuracy and repeatability of the tests. The following is a brief description of the setup used to measure the noise characteristics of FACT. #### Equipment: Hewlett Packard Model 8180A Word Generator PC-163A Test Fixture Tektronics Model 7854 Oscilloscope #### Procedure: - 1. Verify Test Fixture Loading: Standard Load 50 pF, $500\Omega$ . - Deskew the HFS generator so that no two channels have greater than 150 ps skew between them. This requires that the oscilloscope be deskewed first. It is important to deskew the HFS generator channels before testing. This will ensure that the outputs switch simultaneously. - Terminate all inputs and outputs to ensure proper loading of the outputs and that the input levels are at the correct voltage. - Set the HFS generator to toggle all but one output at a frequency of 1 MHz. Greater frequencies will increase DUT heating and effect the results of the measurement. - Set the HFS generator input levels at 0V LOW and 3V HIGH for ACT devices and 0V LOW and 5V HIGH for AC devices. Verify levels with an oscilloscope. #### FIGURE 5. Quiet Output Noise Voltage Waveforms Note 20: $V_{OHV}$ and $V_{OLP}$ are measured with respect to ground reference. Note 21: Input pulses have the following characteristics: f = 1 MHz, $t_t = 3 \text{ ns}$ , $t_t = 3 \text{ ns}$ , skew < 150 ps. #### V<sub>OLP</sub>/V<sub>OLV</sub> and V<sub>OHP</sub>/V<sub>OHV</sub>: - Determine the quiet output pin that demonstrates the greatest noise levels. The worst case pin will usually be the furthest from the ground pin. Monitor the output voltages using a 50Ω coaxial cable plugged into a standard SMB type connector on the test fixture. Do not use an active FET probe. - Measure V<sub>OLP</sub> and V<sub>OLV</sub> on the quiet output during the worst case transition for active and enable. Measure V<sub>OHP</sub> and V<sub>OHV</sub> on the quiet output during the worst case active and enable transition. - Verify that the GND reference recorded on the oscilloscope has not drifted to ensure the accuracy and repeatability of the measurements. #### V<sub>ILD</sub> and V<sub>IHD</sub>: - Monitor one of the switching outputs using a $50\Omega$ coaxial cable plugged into a standard SMB type connector on the test fixture. Do not use an active FET probe. - First increase the input LOW voltage level, V<sub>IL</sub>,until the output begins to oscillate or steps out a min of 2 ns. Oscillation is defined as noise on the output LOW level that exceeds V<sub>IL</sub> limits, or on output HIGH levels that exceed V<sub>IH</sub> limits. The input LOW voltage level at which oscillation occurs is defined as V<sub>ILD</sub>. - Next decrease the input HIGH voltage level, V<sub>IH</sub>, until the output begins to oscillate or steps out a min of 2 ns. Oscillation is defined as noise on the output LOW level that exceeds V<sub>IL</sub> limits, or on output HIGH levels that exceed V<sub>IH</sub> limits. The input HIGH voltage level at which oscillation occurs is defined as V<sub>IHD</sub>. - Verify that the GND reference recorded on the oscilloscope has not drifted to ensure the accuracy and repeatability of the measurements. 24-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300 Wide Package Number M24B 24-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide Package Number N24C Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com #### **TRADEMARKS** The following includes registered and unregistered trademarks and service marks, owned by Fairchild Semiconductor and/or its global subsidiaries, and is not intended to be an exhaustive list of all such trademarks. $\begin{array}{lll} {\sf AccuPower^{\sf TM}} & & {\sf FRFET}^{\sf @} \\ {\sf Auto\text{-SPM}}^{\sf TM} & & {\sf Global\ Power\ Resource}^{\sf SM} \\ \end{array}$ $\begin{array}{lll} \text{Build it Now}^{\text{\tiny TM}} & \text{Green FPS}^{\text{\tiny TM}} \\ \text{CorePLUS}^{\text{\tiny TM}} & \text{Green FPS}^{\text{\tiny TM}} \text{ e-Series}^{\text{\tiny TM}} \end{array}$ Gmax™ IntelliMAX™ ISOPLANAR™ MICROCOUPLER™ MegaBuck™ MicroFET™ MicroPak™ MicroPak2™ MillerDrive™ MotionMax™ OptoHiT™ Motion-SPM™ OPTOLOGIC® OPTOPLANAR® GTO™ CorePOWER™ CROSSVOLT™ CTL™ Current Transfer Logic™ DEUXPEED® Dual Cool™ EcoSPARK® EcisentMax™ ■® Fairchild<sup>®</sup> Fairchild Semiconductor<sup>®</sup> FACT Quiet Series<sup>™</sup> FACT<sup>®</sup> FAST<sup>®</sup> FAST<sup>™</sup> FastvCore<sup>™</sup> FETBench<sup>™</sup> FlashWriter<sup>®\*</sup> FlashWriter®\* PDP SPM™ FPS™ Power-SPM™ F-PFS™ PowerTrench<sup>®</sup> PowerXS<sup>™</sup> Programmable Active Droop™ QFET<sup>®</sup> QS<sup>™</sup> Quiet Series<sup>™</sup> RapidConfigure<sup>™</sup> Saving our world, 1mW/W/kW at a time™ SignalWise™ SmartMax™ SMART START™ SPM® STEALTHTM SUPERSOTTM-3 SUPERSOTTM-3 SUPERSOTTM-6 SUPERSOTTM-8 SUPERSOT The Power Franchise® Pranchise TinyBoost™ TinyBuck™ TinyCalc™ TinyLogic® TINYOPTO™ TinyPower™ TinyPWM™ TinyWire™ TriFault Detect™ TRUECURRENT™\* μSerDes™ SerDes\* UHC® Ultra FRFET™ UniFET™ VCX™ VisualMax™ XS™ #### DISCLAIMER FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. #### As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user. - A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. #### ANTI-COUNTERFEITING POLICY Fairchild Semiconductor Corporation's Anti-Counterfeiting Policy. Fairchild's Anti-Counterfeiting Policy is also stated on our external website, www.fairchildsemi.com, under Sales Support. Counterfeiting of semiconductor parts is a growing problem in the industry. All manufacturers of semiconductor products are experiencing counterfeiting of their parts. Customers who inadvertently purchase counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed applications, and increased cost of production and manufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the proliferation of counterfeit parts. Fairchild strongly encourages customers to purchase Fairchild parts either directly from Fairchild or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers buy either from Fairchild directly or from Authorized Fairchild Distributors are genuine parts, have full traceability, meet Fairchild's quality standards for handling and storage and provide access to Fairchild's full range of up-to-date technical and product information. Fairchild and our Authorized Distributors will stand behind all warranties and will appropriately address any warranty issues that may arise. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized Sources. Fairchild is committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors. #### PRODUCT STATUS DEFINITIONS #### **Definition of Terms** | 20 | | | |--------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Datasheet Identification | Product Status | Definition | | Advance Information | Formative / In Design | Datasheet contains the design specifications for product development. Specifications may change in any manner without notice. | | Preliminary | First Production | Datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. | | No Identification Needed | Full Production | Datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design. | | Obsolete | Not In Production | Datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor. The datasheet is for reference information only. | Rev. 147 <sup>\*</sup> Trademarks of System General Corporation, used under license by Fairchild Semiconductor.