August 1998 Revised June 2005 ## 74LCXP16245 # Low Voltage 16-Bit Bidirectional Transceiver with 5V Tolerant Inputs/Outputs and Pull-Down Resistors ### **General Description** The LCXP16245 contains sixteen non-inverting bidirectional buffers with 3-STATE outputs and is intended for bus oriented applications. The device is designed for low voltage (2.5V or 3.3V) $V_{\rm CC}$ applications with capability of interfacing to a 5V signal environment. The device is byte controlled. Each byte has separate control inputs which could be shorted together for full 16-bit operation. The $T/\overline{R}$ inputs determine the direction of data flow through the device. The $\overline{\rm OE}$ inputs disable both the A and B ports by placing them in a high impedance state. In addition, A and B port datapath pins have built-in resistors to GND allowing the pins to float without any increase in $I_{\rm CC}$ current. This feature is intended to address modular and space constrained applications where additional space consumed by external resistors is not available. The LCXP16245 is fabricated with an advanced CMOS technology to achieve high speed operation while maintaining CMOS low power dissipation. ### **Features** - 5V tolerant inputs and outputs - 2.3V-3.6V V<sub>CC</sub> specifications provided - I/O pull-down resistors terminate inactive busses ensuring a stable bus state - 5.5 ns $t_{PD}$ max ( $V_{CC} = 3.3V$ ), 20 $\mu$ A $I_{CC}$ max - Power down high impedance inputs and outputs - Supports live insertion/withdrawal (Note 1) - $\pm$ 24 mA output drive (V<sub>CC</sub> = 3.0V) - Implements proprietary noise/EMI reduction circuitry - Pinout compatible with 74 series 16245 - Latch-up performance exceeds 500 mA - ESD performance: Human body model > 2000V Machine model > 200V Note 1: To ensure the high-impedance state during power up or down $\overline{\text{OE}}$ should be tied to $V_{CC}$ through a pull-up resistor: the minimum value or the resistor is determined by the current-sourcing capability of the driver. # **Ordering Code:** | Order Number | Package Number | Package Description | |----------------|----------------|-----------------------------------------------------------------------------| | 74LCXP16245MEA | MS48A | 48-Lead Small Shrink Outline Package (SSOP), JEDEC MO-118, 0.300" Wide | | 74LCXP16245MTD | MTD48 | 48-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide | Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code. ### **Logic Symbol** ### **Pin Descriptions** | Pin Names | Description | |---------------------------------|----------------------------------| | <del>OE</del> <sub>n</sub> | Output Enable Input | | $T/\overline{R}_n$ | Transmit/Receive Input | | A <sub>0</sub> -A <sub>15</sub> | Side A Inputs or 3-STATE Outputs | | B <sub>0</sub> -B <sub>15</sub> | Side B Inputs or 3-STATE Outputs | # **Connection Diagram** | - /= | | | | |---------------------|----|-----|--------------------| | T∕R <sub>1</sub> — | 1 | 48 | → OE <sub>1</sub> | | В <sub>0</sub> — | 2 | 47 | — A <sub>0</sub> | | В <sub>1</sub> — | 3 | 46 | — A <sub>1</sub> | | GND - | 4 | 45 | — GND | | В2 — | 5 | 44 | — A <sub>2</sub> | | В3 — | 6 | 43 | — A <sub>3</sub> | | v <sub>cc</sub> - | 7 | 42 | - v <sub>cc</sub> | | В4 — | 8 | 4 1 | — A4 | | В <sub>5</sub> — | 9 | 40 | — A <sub>5</sub> | | GND - | 10 | 39 | — GND | | В <sub>6</sub> — | 11 | 38 | — A <sub>6</sub> | | В <sub>7</sub> — | 12 | 37 | — A <sub>7</sub> | | в <sub>8</sub> — | 13 | 36 | — A <sub>8</sub> | | В <sub>9</sub> — | 14 | 35 | — A <sub>9</sub> | | GND - | 15 | 34 | — GND | | В <sub>10</sub> — | 16 | 33 | — A <sub>10</sub> | | B <sub>1 1</sub> — | 17 | 32 | — A <sub>1 1</sub> | | v <sub>cc</sub> — | 18 | 31 | — v <sub>cc</sub> | | B <sub>1 2</sub> — | 19 | 30 | — A <sub>12</sub> | | B <sub>13</sub> — | 20 | 29 | — A <sub>1 3</sub> | | GND - | 21 | 28 | — GND | | B <sub>1 4</sub> — | 22 | 27 | — A <sub>1.4</sub> | | B <sub>15</sub> — | 23 | 26 | — A <sub>15</sub> | | τ/R̄ <sub>2</sub> — | 24 | 25 | — ŌĒ <sub>2</sub> | | | | | I | # **Truth Tables** | Inputs | | | |-----------------|------------------|------------------------------------------------------------------------------------------| | OE <sub>1</sub> | T/R <sub>1</sub> | Outputs | | L | L | Bus B <sub>0</sub> -B <sub>7</sub> Data to Bus A <sub>0</sub> -A <sub>7</sub> | | L | Н | Bus A <sub>0</sub> -A <sub>7</sub> Data to Bus B <sub>0</sub> -B <sub>7</sub> | | Н | Х | HIGH Z State on A <sub>0</sub> -A <sub>7</sub> , B <sub>0</sub> -B <sub>7</sub> (Note 2) | | Inputs | | | | |-----------------|------------------|--------------------------------------------------------------------------------------------|--| | OE <sub>2</sub> | T/R <sub>2</sub> | Outputs | | | L | L | Bus B <sub>8</sub> –B <sub>15</sub> Data to Bus A <sub>8</sub> –A <sub>15</sub> | | | L | Н | Bus A <sub>8</sub> -A <sub>15</sub> Data to Bus B <sub>8</sub> -B <sub>15</sub> | | | Н | Х | HIGH Z State on A <sub>8</sub> -A <sub>15</sub> , B <sub>8</sub> -B <sub>15</sub> (Note 2) | | - H = HIGH Voltage Level L = LOW Voltage Level - X = Immaterial - Z = High Impedance Note 2: A and B port inputs are still active. # **Functional Descriptions** The LCXP16245 contains sixteen non-inverting bidirectional buffers with 3-STATE outputs, the device is byte controlled. Each byte has separate control inputs which can be shorted together for full 16-bit operation. The $T/\overline{R}$ inputs determine the direction of data flow through the device. The $\overline{\text{OE}}$ inputs disable both the A and B ports by placing them in a high impedance state. The pulldown resistor (30K $\Omega$ normal) to GND is active only when the outputs are 3-STATED ( $\overline{\text{OE}}$ = HIGH). When the outputs become active ( $\overline{\text{OE}}$ = LOW) the resistor is removed from the circuit. # **Logic Diagram** #### Absolute Maximum Ratings(Note 3) Symbol Parameter Value Units Conditions -0.5 to +7.0 ٧ Supply Voltage $V_{CC}$ ٧ DC Input Voltage -0.5 to +7.0 DC Output Voltage -0.5 to +7.0 Output in 3-STATE ٧ Output in HIGH or LOW State (Note 4) -0.5 to $V_{CC} + 0.5$ DC Input Diode Current -50 $V_I < GND$ mΑ $I_{\text{IK}}$ V<sub>O</sub> < GND DC Output Diode Current -50 I<sub>OK</sub> mΑ +50 $V_{O} > V_{CC}$ DC Output Source/Sink Current ±50 mΑ DC Supply Current per Supply Pin ±100 $I_{CC}$ mΑ DC Ground Current per Ground Pin $I_{GND}$ ±100 Storage Temperature -65 to +150 $\mathsf{T}_{\mathsf{STG}}$ # **Recommended Operating Conditions** | Symbol | Parameter | | Min | Max | Units | |----------------------------------|----------------------------------------------------------------------|--------------------------------------------------|-----|----------|-------| | V <sub>CC</sub> | Supply Voltage | Operating | 2.0 | 3.6 | V | | | | Data Retention | 1.5 | 3.6 | V | | VI | Input Voltage | | 0 | 5.5 | V | | Vo | Output Voltage | HIGH or LOW State | 0 | $V_{CC}$ | V | | | | 3-STATE | 0 | 5.5 | v | | I <sub>OH</sub> /I <sub>OL</sub> | Output Current | $V_{CC} = 3.0V - 3.6V$ | | ±24 | | | | | $V_{CC} = 2.7V - 3.0V$<br>$V_{CC} = 2.3V - 2.7V$ | | ±12 | mA | | | | $V_{CC} = 2.3V - 2.7V$ | | ±8 | | | T <sub>A</sub> | Free-Air Operating Temperature | | -40 | 85 | °C | | $\Delta t / \Delta V$ | Input Edge Rate, V <sub>IN</sub> = 0.8V–2.0V, V <sub>CC</sub> = 3.0V | | 0 | 10 | ns/V | Note 3: The Absolute Maximum Ratings are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the Absolute Maximum Ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation. Note 4: I<sub>O</sub> Absolute Maximum Rating must be observed. ### **DC Electrical Characteristics** | Symbol | Parameter | Conditions | v <sub>cc</sub> | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | Units | |--------------------|---------------------------|-----------------------------------------------|-----------------|-----------------------------------------------|------|-------| | Symbol | | Conditions | (V) | Min | Max | Onits | | V <sub>IH</sub> | HIGH Level Input Voltage | | 2.3 – 2.7 | 1.7 | | V | | | | | 2.7 - 3.6 | 2.0 | | V | | V <sub>IL</sub> | LOW Level Input Voltage | | 2.3 – 2.7 | | 0.7 | V | | | | | 2.7 - 3.6 | | 0.8 | V | | V <sub>OH</sub> | HIGH Level Output Voltage | I <sub>OH</sub> = -100 μA | 2.3 - 3.6 | V <sub>CC</sub> - 0.2 | | | | | | I <sub>OH</sub> = -8 mA | 2.3 | 1.8 | | | | | | I <sub>OH</sub> = -12 mA | 2.7 | 2.2 | | V | | | | I <sub>OH</sub> = -18 mA | 3.0 | 2.4 | | | | | | I <sub>OH</sub> = -24 mA | 3.0 | 2.2 | | | | V <sub>OL</sub> | LOW Level Output Voltage | I <sub>OL</sub> = 100 μA | 2.3 - 3.6 | | 0.2 | | | | | I <sub>OL</sub> = 8 mA | 2.3 | | 0.6 | | | | | I <sub>OL</sub> = 12 mA | 2.7 | | 0.4 | V | | | | I <sub>OL</sub> = 16 mA | 3.0 | | 0.4 | | | | | I <sub>OL</sub> = 24 mA | 3.0 | | 0.55 | | | I | Input Leakage Current | $0 \leq V_I \leq 5.5V$ | 2.3 – 3.6 | | ±5.0 | μА | | I <sub>OZ(L)</sub> | 3-STATE I/O Leakage | V <sub>I</sub> or V <sub>O</sub> = 0.0V | 2.3 – 3.6 | | ±5.0 | μΑ | | I <sub>OZ(H)</sub> | 3-STATE I/O Leakage | V <sub>I</sub> or V <sub>O</sub> = 5.5V | 2.3 – 3.6 | 50 | 500 | μА | | I <sub>OFF</sub> | Power-Off Leakage Current | V <sub>I</sub> or V <sub>O</sub> = 5.5V | 0 | | 10 | μА | | I <sub>CC</sub> | Quiescent Supply Current | V <sub>I</sub> = V <sub>CC</sub> or GND | 2.3 – 3.6 | | 20 | | | | | $3.6V \le V_I, V_O \le 5.5V \text{ (Note 5)}$ | 2.3 - 3.6 | | ±20 | μА | # DC Electrical Characteristics (Continued) | Symbol | Parameter | Conditions | v <sub>cc</sub> | T <sub>A</sub> = -40° | C to +85°C | Units | |------------------|---------------------------------------|-----------------------------------------|-----------------|-----------------------|------------|-------| | Cymbol | . a.ao.o. | Containone | (V) | Min | Max | • | | Δl <sub>CC</sub> | Increase in I <sub>CC</sub> per Input | V <sub>IH</sub> = V <sub>CC</sub> -0.6V | 2.3 – 3.6 | | 500 | μА | Note 5: Outputs disabled or 3-STATE only. ### **AC Electrical Characteristics** | | | $T_A = -40$ °C to $+85$ °C, $R_L = 500$ $\Omega$ | | | | | | | |------------------|----------------------------------------------------------------------|--------------------------------------------------|-----------|------------------|--------|------------------|-----------|-------| | Symbol | Parameter | V <sub>CC</sub> = 3. | 3V ± 0.3V | V <sub>CC</sub> | = 2.7V | VCC = 2. | 5V ± 0.2V | Units | | Зуппоп | Farameter | C <sub>L</sub> = | 50 pF | C <sub>L</sub> = | 50 pF | C <sub>L</sub> = | 50 pF | Units | | | | Min | Max | Min | Max | Min | Max | | | t <sub>PHL</sub> | Propagation Delay | 1.5 | 5.5 | 1.5 | 6.0 | 1.5 | 6.6 | | | t <sub>PLH</sub> | A <sub>n</sub> to B <sub>n</sub> or B <sub>n</sub> to A <sub>n</sub> | 1.5 | 5.5 | 1.5 | 6.0 | 1.5 | 6.6 | ns | | t <sub>PZL</sub> | Output Enable Time | 1.5 | 7.0 | 1.5 | 8.0 | 1.5 | 9.1 | ns | | $t_{PZH}$ | | 1.5 | 7.0 | 1.5 | 8.0 | 1.5 | 9.1 | 115 | | t <sub>PLZ</sub> | Output Disable Time | 1.5 | 7.0 | 1.5 | 7.5 | 1.5 | 8.4 | ns | | $t_{PHZ}$ | | 1.5 | 7.0 | 1.5 | 7.5 | 1.5 | 8.4 | 115 | | toshl | Output to Output Skew (Note 6) | | 1.0 | | | | | ns | | toslh | | | 1.0 | | | | | 115 | Note 6: Skew is defined as the absolute value of the difference between the actual propagation delay for any two separate outputs of the same device. The specification applies to any outputs switching in the same direction, either HIGH-to-LOW (t<sub>OSHL</sub>) or LOW-to-HIGH (t<sub>OSLH</sub>). Parameter guaranteed by design. # **Dynamic Switching Characteristics** | Symbol | Parameter | Conditions | v <sub>cc</sub><br>(v) | T <sub>A</sub> = 25°C | Units | |------------------|---------------------------------------------|----------------------------------------------------------------------|------------------------|-----------------------|-------| | V <sub>OLP</sub> | Quiet Output Dynamic Peak V <sub>OL</sub> | $C_L = 50 \text{ pF}, V_{IH} = 3.3 \text{V}, V_{IL} = 0 \text{V}$ | 3.3 | 0.8 | | | | | C <sub>L</sub> = 30 pF, V <sub>IH</sub> = 2.5V, V <sub>IL</sub> = 0V | 2.5 | 0.6 | V | | V <sub>OLV</sub> | Quiet Output Dynamic Valley V <sub>OL</sub> | $C_L = 50 \text{ pF}, V_{IH} = 3.3 \text{V}, V_{IL} = 0 \text{V}$ | 3.3 | -0.8 | | | | | $C_L = 30 \text{ pF}, V_{IH} = 2.5 \text{V}, V_{IL} = 0 \text{V}$ | 2.5 | -0.6 | ٧ | # Capacitance | Symbol | Parameter | Conditions | Typical | Units | |------------------|-------------------------------|----------------------------------------------------------------|---------|-------| | C <sub>IN</sub> | Input Capacitance | V <sub>CC</sub> = Open, V <sub>I</sub> = 0V or V <sub>CC</sub> | 7 | pF | | C <sub>I/O</sub> | Input/Output Capacitance | $V_{CC} = 3.3V$ , $V_I = 0V$ or $V_{CC}$ | 8 | pF | | C <sub>PD</sub> | Power Dissipation Capacitance | $V_{CC} = 3.3V$ , $V_I = 0V$ or $V_{CC}$ , $f = 10$ MHz | 20 | pF | # AC LOADING and WAVEFORMS Generic for LCX Family FIGURE 1. AC Test Circuit (C<sub>L</sub> includes probe and jig capacitance) | Test | Switch | |-------------------------------------|-------------------------------------------------------------------| | t <sub>PLH</sub> , t <sub>PHL</sub> | Open | | t <sub>PZL</sub> , t <sub>PLZ</sub> | 6V at $V_{CC}$ = 3.3 ± 0.3V $V_{CC}$ x 2 at $V_{CC}$ = 2.5 ± 0.2V | | t <sub>PZH</sub> , t <sub>PHZ</sub> | GND | Waveform for Inverting and Non-Inverting Functions 3-STATE Output High Enable and Disable Times for Logic Propagation Delay. Pulse Width and $\mathbf{t}_{\text{rec}}$ Waveforms Setup Time, Hold Time and Recovery Time for Logic 3-STATE Output Low Enable and Disable Times for Logic FIGURE 2. Waveforms (Input Characteristics; f = 1MHz, $t_r = t_f = 3ns$ ) | Symbol | V <sub>CC</sub> | | | |-----------------|------------------------|------------------------|-------------------------| | | 3.3V ± 0.3V | 2.7V | 2.5V ± 0.2V | | V <sub>mi</sub> | 1.5V | 1.5V | V <sub>CC</sub> /2 | | $V_{mo}$ | 1.5V | 1.5V | V <sub>CC</sub> /2 | | V <sub>x</sub> | V <sub>OL</sub> + 0.3V | V <sub>OL</sub> + 0.3V | V <sub>OL</sub> + 0.15V | | V <sub>y</sub> | V <sub>OH</sub> – 0.3V | V <sub>OH</sub> – 0.3V | V <sub>OH</sub> – 0.15V | Resistors # Physical Dimensions inches (millimeters) unless otherwise noted (Continued) 48-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide Package Number MTD48 Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. ### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com