August 1998 Revised June 2005 #### 74LCXR162245 ## Low Voltage 16-Bit Bidirectional Transceiver with 5V Tolerant Inputs/Outputs and 26 $\Omega$ Series Resistors in the Outputs #### **General Description** The LCXR162245 contains sixteen non-inverting bidirectional buffers with 3-STATE outputs and is intended for bus oriented applications. The device is designed for low voltage (2.5V or 3.3V) $V_{\rm CC}$ applications with capability of interfacing to a 5V signal environment. The device is byte controlled. Each byte has separate control inputs which could be shorted together for full 16-bit operation. The $T/\overline{R}$ inputs determine the direction of data flow through the device. The $\overline{\rm OE}$ inputs disable both the A and B ports by placing them in a high impedance state. In addition, all A and B outputs include equivalent $26\Omega$ (nominal) series resistors to reduce overshoot and undershoot and are designed to sink/source up to 12 mA at $V_{CC}=3.0V.$ The LCXR162245 is fabricated with an advanced CMOS technology to achieve high speed operation while maintaining CMOS low power dissipation. #### **Features** - 5V tolerant inputs and outputs - 2.3V-3.6V V<sub>CC</sub> specifications provided - $\blacksquare$ A and B side outputs have equivalent 26 $\!\Omega$ series resistors - 5.3 ns $t_{PD}$ max ( $V_{CC} = 3.3V$ ), 20 $\mu$ A $I_{CC}$ max - Power down high impedance inputs and outputs - Supports live insertion/withdrawal (Note 1) - Flow through pinout - Implements proprietary noise/EMI reduction circuitry - Latch-up performance exceeds 500 mA - ESD performance: Human body model > 2000V Machine model > 200V Note 1: To ensure the high-impedance state during power up or down $\overline{\text{OE}}$ should be tied to V<sub>CC</sub> through a pull-up resistor: the minimum value or the resistor is determined by the current-sourcing capability of the driver. #### **Ordering Code:** | Order Number | Package Number | Package Description | |-----------------|----------------|---------------------------------------------------------------------------------------------| | 74LCXR162245MEA | MS48A | 48-Lead Small Shrink Outline Package (SSOP), JEDEC MO-118, 0.300" Wide [RAIL] | | 74LCXR162245MEX | | 48-Lead Small Shrink Outline Package (SSOP), JEDEC MO-118, 0.300" Wide [TAPE and REEL] | | 74LCXR162245MTD | MTD48 | 48-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide [RAIL] | | 74LCXR162245MTX | MTD48 | 48-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide [TAPE and REEL] | Devices also available in Tape and Reel. Specify by appending the suffix letter "x" to the ordering code. #### Pin Descriptions | | Pin Names | Description | |---|---------------------------------|----------------------------------| | _ | <del>OE</del> <sub>n</sub> | Output Enable Input | | - | | Transmit/Receive Input | | | A <sub>0</sub> -A <sub>15</sub> | Side A Inputs or 3-STATE Outputs | | | B <sub>0</sub> -B <sub>15</sub> | Side B Inputs or 3-STATE Outputs | © 2005 Fairchild Semiconductor Corporation DS500052 ### **Connection Diagram** #### **Truth Tables** | Inputs | | Outputs | |-----------------------------------------------------------------------|---|------------------------------------------------------------------------------------------| | $\overline{OE}_1$ $T/\overline{R}_1$ | | | | L | L | Bus B <sub>0</sub> -B <sub>7</sub> Data to Bus A <sub>0</sub> -A <sub>7</sub> | | L | Н | Bus A <sub>0</sub> -A <sub>7</sub> Data to Bus B <sub>0</sub> -B <sub>7</sub> | | H X HIGH Z State on A <sub>0</sub> -A <sub>7</sub> , B <sub>0</sub> - | | HIGH Z State on A <sub>0</sub> -A <sub>7</sub> , B <sub>0</sub> -B <sub>7</sub> (Note 2) | | Inputs | | Outputs | |----------|---|--------------------------------------------------------------------------------------------| | OE₂ T/R₂ | | | | L | L | Bus B <sub>8</sub> -B <sub>15</sub> Data to Bus A <sub>8</sub> -A <sub>15</sub> | | L | Н | Bus A <sub>8</sub> -A <sub>15</sub> Data to Bus B <sub>8</sub> -B <sub>15</sub> | | н х | | HIGH Z State on A <sub>8</sub> –A <sub>15</sub> , B <sub>8</sub> –B <sub>15</sub> (Note 2) | Note 2: A and B port inputs are still active #### **Logic Diagram** #### Absolute Maximum Ratings(Note 3) Parameter Units Symbol Value Conditions ٧ -0.5 to +7.0 Supply Voltage $V_{CC}$ ٧ DC Input Voltage -0.5 to +7.0 $V_{I}$ DC Output Voltage Output in 3-STATE Vo -0.5 to +7.0 ٧ Output in HIGH or LOW State (Note 4) -0.5 to $V_{CC} + 0.5$ DC Input Diode Current -50 $V_I < GND$ mΑ $I_{IK}$ V<sub>O</sub> < GND DC Output Diode Current -50 $I_{OK}$ mΑ +50 $V_O > V_{CC}$ DC Output Source/Sink Current ±50 mΑ $I_{O}$ $I_{CC}$ DC Supply Current per Supply Pin ±100 mΑ DC Ground Current per Ground Pin $I_{GND}$ ±100 mΑ Storage Temperature -65 to +150 #### **Recommended Operating Conditions** (Note 5) | Symbol | Parameter | | | Max | Units | |----------------------------------|----------------------------------------------------------------------|----------------------------------------------------------------------|-----|-----------------|-------| | V <sub>CC</sub> | Supply Voltage | Operating | 2.0 | 3.6 | V | | | | Data Retention | 1.5 | 3.6 | V | | VI | Input Voltage | | 0 | 5.5 | V | | Vo | Output Voltage | HIGH or LOW State | 0 | V <sub>CC</sub> | V | | | | 3-STATE | 0 | 5.5 | V | | I <sub>OH</sub> /I <sub>OL</sub> | Output Current | $V_{CC} = 3.0V - 3.6V$ $V_{CC} = 2.7V - 3.0V$ $V_{CC} = 2.3V - 2.7V$ | | ±12 | | | | | $V_{CC} = 2.7V - 3.0V$ | | ±8 | mA | | | | $V_{CC} = 2.3V - 2.7V$ | | ±4 | | | T <sub>A</sub> | Free-Air Operating Temperature | | -40 | 85 | °C | | Δt/ΔV | Input Edge Rate, V <sub>IN</sub> = 0.8V–2.0V, V <sub>CC</sub> = 3.0V | | 0 | 10 | ns/V | Note 3: The Absolute Maximum Ratings are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the Absolute Maximum Ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation. Note 4: IO Absolute Maximum Rating must be observed. $\mathsf{T}_{\mathsf{STG}}$ Note 5: Unused pins (Inputs or I/O's) must be held HIGH or LOW. They may not Float. #### **DC Electrical Characteristics** | Symbol | Parameter | Conditions | V <sub>cc</sub> | T <sub>A</sub> = -40°C | to +85°C | Units | |-----------------|---------------------------|----------------------------|-----------------|------------------------|----------|-------| | Symbol | Farameter | Conditions | (V) | Min | Max | Units | | V <sub>IH</sub> | HIGH Level Input Voltage | | 2.3 – 2.7 | 1.7 | | V | | | | | 2.7 - 3.6 | 2.0 | | 1 ° | | V <sub>IL</sub> | LOW Level Input Voltage | | 2.3 – 2.7 | | 0.7 | V | | | | | 2.7 - 3.6 | | 0.8 | 1 ° | | V <sub>OH</sub> | HIGH Level Output Voltage | I <sub>OH</sub> = -100 μA | 2.3 - 3.6 | V <sub>CC</sub> - 0.2 | | | | | | $I_{OH} = -4 \text{ mA}$ | 2.3 | 1.8 | | l | | | | $I_{OH} = -4 \text{ mA}$ | 2.7 | 2.2 | | V | | | | $I_{OH} = -6 \text{ mA}$ | 3.0 | 2.4 | | 1 ' | | | | $I_{OH} = -8 \text{ mA}$ | 2.7 | 2.0 | | l | | | | $I_{OH} = -12 \text{ mA}$ | 3.0 | 2.0 | | l | | V <sub>OL</sub> | LOW Level Output Voltage | I <sub>OL</sub> = 100 μA | 2.3 - 3.6 | | 0.2 | | | | | $I_{OL} = 4 \text{ mA}$ | 2.3 | | 0.6 | l | | | | $I_{OL} = 4 \text{ mA}$ | 2.7 | | 0.4 | v | | | | $I_{OL} = 6 \text{ mA}$ | 3.0 | | 0.55 | 1 ° | | | | I <sub>OL</sub> = 8 mA | 2.7 | | 0.6 | | | | | I <sub>OL</sub> = 12 mA | 3.0 | | 0.8 | 1 | | lı . | Input Leakage Current | $0 \leq V_I \leq 5.5V$ | 2.3 - 3.6 | | ±5.0 | μА | | oz | 3-STATE I/O Leakage | $0 \le V_O \le 5.5V$ | 2.3 - 3.6 | | ±5.0 | | | | | $V_I = V_{IH}$ or $V_{IL}$ | | | | μА | ### DC Electrical Characteristics (Continued) | Symbol | Parameter | Conditions | v <sub>cc</sub> | T <sub>A</sub> = -40° | C to +85°C | Units | |------------------|---------------------------------------|------------------------------------------|-----------------|-----------------------|------------|--------| | Cyllibol | r arameter | Conditions | (V) | Min | Max | Oilles | | I <sub>OFF</sub> | Power-Off Leakage Current | V <sub>I</sub> or V <sub>O</sub> = 5.5V | 0 | | 10 | μА | | I <sub>CC</sub> | Quiescent Supply Current | $V_I = V_{CC}$ or GND | 2.3 – 3.6 | | 20 | цА | | | | $3.6V \le V_I$ , $V_O \le 5.5V$ (Note 6) | 2.3 - 3.6 | | ±20 | μΛ | | Δl <sub>CC</sub> | Increase in I <sub>CC</sub> per Input | V <sub>IH</sub> = V <sub>CC</sub> -0.6V | 2.3 - 3.6 | | 500 | μА | Note 6: Outputs disabled or 3-STATE only. #### **AC Electrical Characteristics** | | | $T_A = -40$ °C to $+85$ °C, $R_L = 500 \Omega$ | | | | | | | |-------------------|----------------------------------------------------------------------|------------------------------------------------|---------------------------|------------------|--------|---------------------|-----------|-------| | Symbol | Parameter | V <sub>CC</sub> = 3. | BV ± 0.3V V <sub>CC</sub> | V <sub>CC</sub> | = 2.7V | V <sub>CC</sub> = 2 | .5V ± 0.2 | Units | | Syllibol | Farameter | C <sub>L</sub> = | 50 pF | C <sub>L</sub> = | 50 pF | C <sub>L</sub> = | 30 pF | Units | | | | Min | Max | Min | Max | Min | Max | | | t <sub>PHL</sub> | Propagation Delay | 1.5 | 5.3 | 1.5 | 6.0 | 1.5 | 6.4 | | | t <sub>PLH</sub> | A <sub>n</sub> to B <sub>n</sub> or B <sub>n</sub> to A <sub>n</sub> | 1.5 | 5.3 | 1.5 | 6.0 | 1.5 | 6.4 | ns | | t <sub>PZL</sub> | Output Enable Time | 1.5 | 7.3 | 1.5 | 8.0 | 1.5 | 9.5 | no | | $t_{PZH}$ | | 1.5 | 7.3 | 1.5 | 8.0 | 1.5 | 9.5 | ns | | t <sub>PLZ</sub> | Output Disable Time | 1.5 | 6.4 | 1.5 | 6.9 | 1.5 | 7.7 | ns | | $t_{PHZ}$ | | 1.5 | 6.4 | 1.5 | 6.9 | 1.5 | 7.7 | 115 | | toshl | Output to Output Skew (Note 7) | | 1.0 | | | | | ns | | t <sub>OSLH</sub> | | | 1.0 | | | | | 115 | Note 7: Skew is defined as the absolute value of the difference between the actual propagation delay for any two separate outputs of the same device. The specification applies to any outputs switching in the same direction, either HIGH-to-LOW (t<sub>OSHL</sub>) or LOW-to-HIGH (t<sub>OSLH</sub>). Parameter guaranteed by design. #### **Dynamic Switching Characteristics** | Symbol | Parameter | Conditions | V <sub>cc</sub> | <b>T</b> <sub>A</sub> = 25°C | Units | |------------------|---------------------------------------------|----------------------------------------------------------------------|-----------------|------------------------------|-------| | Oyillboi | T arameter | Conditions | (V) | Typical | Oille | | V <sub>OLP</sub> | Quiet Output Dynamic Peak V <sub>OL</sub> | C <sub>L</sub> = 50 pF, V <sub>IH</sub> = 3.3V, V <sub>IL</sub> = 0V | 3.3 | 0.35 | V | | | | $C_L = 30 \text{ pF}, V_{IH} = 2.5 \text{V}, V_{IL} = 0 \text{V}$ | 2.5 | 0.25 | V | | V <sub>OLV</sub> | Quiet Output Dynamic Valley V <sub>OL</sub> | C <sub>L</sub> = 50 pF, V <sub>IH</sub> = 3.3V, V <sub>IL</sub> = 0V | 3.3 | -0.35 | V | | | | $C_{I} = 30 \text{ pF}, V_{IH} = 2.5 \text{V}, V_{II} = 0 \text{V}$ | 2.5 | -0.25 | V | #### Capacitance | Symbol | Parameter | Conditions | Typical | Units | |------------------|-------------------------------|--------------------------------------------------------------------|---------|-------| | C <sub>IN</sub> | Input Capacitance | V <sub>CC</sub> = Open, V <sub>I</sub> = 0V or V <sub>CC</sub> | 7 | pF | | C <sub>I/O</sub> | Input/Output Capacitance | $V_{CC} = 3.3V$ , $V_I = 0V$ or $V_{CC}$ | 8 | pF | | C <sub>PD</sub> | Power Dissipation Capacitance | $V_{CC} = 3.3V, V_{I} = 0V \text{ or } V_{CC}, f = 10 \text{ MHz}$ | 20 | pF | #### AC LOADING and WAVEFORMS Generic for LCX Family FIGURE 1. AC Test Circuit (C<sub>L</sub> includes probe and jig capacitance) | Test | Switch | |-------------------------------------|-------------------------------------------------------------------| | t <sub>PLH</sub> , t <sub>PHL</sub> | Open | | t <sub>PZL</sub> , t <sub>PLZ</sub> | 6V at $V_{CC}$ = 3.3 ± 0.3V $V_{CC}$ x 2 at $V_{CC}$ = 2.5 ± 0.2V | | t <sub>PZH</sub> ,t <sub>PHZ</sub> | GND | Waveform for Inverting and Non-Inverting Functions 3-STATE Output High Enable and Disable Times for Logic Propagation Delay. Pulse Width and $\mathbf{t}_{\text{rec}}$ Waveforms Setup Time, Hold Time and Recovery Time for Logic 3-STATE Output Low Enable and Disable Times for Logic FIGURE 2. Waveforms (Input Characteristics; f = 1MHz, $t_R = t_F = 3ns$ ) | Symbol | | V <sub>CC</sub> | | |----------------|------------------------|------------------------|-------------------------| | Cymbol | 3.3V ± 0.3V | 2.7V | 2.5V ± 0.2V | | $V_{mi}$ | 1.5V | 1.5V | V <sub>CC</sub> /2 | | $V_{mo}$ | 1.5V | 1.5V | V <sub>CC</sub> /2 | | V <sub>x</sub> | V <sub>OL</sub> + 0.3V | V <sub>OL</sub> + 0.3V | V <sub>OL</sub> + 0.15V | | V <sub>v</sub> | V <sub>OH</sub> – 0.3V | $V_{OH} - 0.3V$ | V <sub>OH</sub> – 0.15V | # Resistors in the Outputs #### Physical Dimensions inches (millimeters) unless otherwise noted (Continued) 12.50±0.10 0.40 TYP -B-99. 9.20 8.10 50. O.2 C B A ALL LEAD TIPS PIN #1 IDENT 0.50 LAND PATTERN RECOMMENDATION 0.1 C SEE DETAIL A 0.90+0.15 0.09-0.20 0.10±0.05 0.17-0.27 0.50 ♦ 0.13@ A BS CS 12.00' TOP & BOTTOM DIMENSIONS ARE IN MILLIMETERS R0.16 GAGE PLANE 0.25 NOTES: A. CONFORMS TO JEDEC REGISTRATION MO-153, VARIATION ED, DATE 4/97. B. DIMENSIONS ARE IN MILLIMETERS. SEATING PLANE 0.60±0.10 1.00 C. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH, AND TIE BAR EXTRUSIONS. D. DIMENSIONS AND TOLERANCES PER ANSI Y14.5M, 1982. DETAIL A MTD48REVC 48-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide Package Number MTD48 Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com