# FAIRCHILD

SEMICONDUCTOR

# 74LVXC4245 8-Bit Dual Supply Configurable Voltage Interface Transceiver with 3-STATE Outputs

## **General Description**

The LVXC4245 is a 24-pin dual-supply, 8-bit configurable voltage interface transceiver suited for PCMCIA and other real time configurable I/O applications. The V<sub>CCA</sub> pin accepts a 5V supply level. The "A" Port is a dedicated 5V port. The V<sub>CCB</sub> pin accepts a 3V-to-5V supply level. The "B" Port is configured to track the V<sub>CCB</sub> supply level respectively. A 5V level on the V<sub>CC</sub> pin will configure the I/O pins at a 5V level and a 3V V<sub>CC</sub> will configure the I/O pins at a 3V level. This device will allow the V<sub>CCB</sub> voltage source pin and I/O pins on the "B" Port to float when  $\overline{OE}$  is HIGH. This feature is necessary to buffer data to and from a PCMCIA socket that permits PCMCIA cards to be inserted and removed during normal operation.

### Features

■ Bidirectional interface between 5V and 3V-to-5V buses

February 1994

Revised October 2003

- Control inputs compatible with TTL level
- Outputs source/sink up to 24 mA
- Guaranteed simultaneous switching noise level and dynamic threshold performance
- Implements patented EMI reduction circuitry
- Flexible V<sub>CCB</sub> operating range
- Allows B Port and V<sub>CCB</sub> to float simultaneously when OE is HIGH
- Functionally compatible with the 74 series 245

# **Ordering Code:**

| Order Number  | Package Number | Package Description                                                         |  |  |  |  |  |
|---------------|----------------|-----------------------------------------------------------------------------|--|--|--|--|--|
| 74LVXC4245WM  | M24B           | 24-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300" Wide  |  |  |  |  |  |
| 74LVXC4245QSC | MQA24          | 24-Lead Quarter Size Outline Package (QSOP), JEDEC MO-137, 0.150" Wide      |  |  |  |  |  |
| 74LVXC4245MTC | MTC24          | 24-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide |  |  |  |  |  |

Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code.

#### Logic Symbol



### Pin Descriptions

| Pin Names                      | Description                      |
|--------------------------------|----------------------------------|
| OE                             | Output Enable Input              |
| T/R                            | Transmit/Receive Input           |
| A <sub>0</sub> –A <sub>7</sub> | Side A Inputs or 3-STATE Outputs |
| B <sub>0</sub> –B <sub>7</sub> | Side B Inputs or 3-STATE Outputs |



GND -11

GND -12

74LVXC4245 8-Bit Dual Supply Configurable Voltage Interface Transceiver with 3-STATE Outputs

© 2003 Fairchild Semiconductor Corporation DS012009

www.fairchildsemi.com

- B7

13 GND



# Absolute Maximum Ratings(Note 1)

# **Recommended Operating**

| Supply Voltage (V <sub>CCA</sub> ,V <sub>CCB</sub> )  | -0.5V to +7.0V                    |
|-------------------------------------------------------|-----------------------------------|
| DC Input Voltage (VI) @ OE, T/R                       | –0.5V to V <sub>CCA</sub> +0.5V   |
| DC Input/Output Voltage (VI/O)                        |                                   |
| @ A <sub>n</sub>                                      | –0.5V to V <sub>CCA</sub> +0.5V   |
| @ B <sub>n</sub>                                      | –0.5V to V <sub>CCB</sub> +0.5V   |
| DC Input Diode Current (IIK)                          |                                   |
| @ OE, T/R                                             | ±20 mA                            |
| DC Output Diode Current (I <sub>OK</sub> )            | ±50 mA                            |
| DC Output Source or                                   |                                   |
| Sink Current (I <sub>O</sub> )                        | ±50 mA                            |
| DC V <sub>CC</sub> or Ground Current                  |                                   |
| Per Output Pin (I <sub>CC</sub> or I <sub>GND</sub> ) | ±50 mA                            |
| and Max Current                                       | ±200 mA                           |
| Storage Temperature Range (T <sub>STG</sub> )         | $-65^{\circ}C$ to $+150^{\circ}C$ |
| DC Latch-Up Source or                                 |                                   |
| Sink Current                                          | ±300 mA                           |
|                                                       |                                   |

| Conditions (Note 2)                              |                                  |
|--------------------------------------------------|----------------------------------|
| Supply Voltage V <sub>CCA</sub>                  | 4.5V to 5.5V                     |
| V <sub>CCB</sub>                                 | 2.7V to 5.5V                     |
| Input Voltage (V <sub>I</sub> ) @ OE, T/R        | 0V to V <sub>CCA</sub>           |
| Input/Output Voltage (V <sub>I/O</sub> )         |                                  |
| @A <sub>n</sub>                                  | 0V to V <sub>CCA</sub>           |
| @B <sub>n</sub>                                  | 0V to V <sub>CCB</sub>           |
| Free Air Operating Temperature (T <sub>A</sub> ) | $-40^{\circ}C$ to $+85^{\circ}C$ |
| Minimum Input Edge Rate (ΔV/Δt)                  | 8 ns/V                           |
| $V_{\rm IN}$ from 30% to 70% of $V_{\rm CC}$     |                                  |
| V <sub>CC</sub> @ 3V, 4.5V, 5.5V                 |                                  |

74LVXC4245

Note 1: The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the absolute maximum ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation.

Note 2: The A Port unused pins (inputs and I/O's) must be held HIGH or LOW. They may not float.

# **DC Electrical Characteristics**

| Symbol           | Parameter          |                | V <sub>CCA</sub> | V <sub>CCA</sub> V <sub>CCB</sub> | $T_A = +25^{\circ}C$ |                   | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | Units | Conditions                |
|------------------|--------------------|----------------|------------------|-----------------------------------|----------------------|-------------------|-----------------------------------------------|-------|---------------------------|
| Symbol           |                    |                | (V)              | (V)                               | Тур                  | Guaranteed Limits |                                               |       |                           |
| V <sub>IHA</sub> | Minimum HIGH Level | A <sub>n</sub> | 4.5              | 2.7                               |                      | 2.0               | 2.0                                           |       | $V_{OUT} \le 0.1V$        |
|                  | Input Voltage      | OE             | 4.5              | 3.6                               |                      | 2.0               | 2.0                                           |       | or                        |
|                  |                    | T/R            | 5.5              | 5.5                               |                      | 2.0               | 2.0                                           | v     | $\geq V_{CC} - 0.1V$      |
| V <sub>IHB</sub> |                    | B <sub>n</sub> | 4.5              | 2.7                               |                      | 2.0               | 2.0                                           | v     |                           |
|                  |                    |                | 4.5              | 3.6                               |                      | 2.0               | 2.0                                           |       |                           |
|                  |                    |                | 4.5              | 5.5                               |                      | 3.85              | 3.85                                          |       |                           |
| V <sub>ILA</sub> | Maximum LOW Level  | A <sub>n</sub> | 4.5              | 2.7                               |                      | 0.8               | 0.8                                           |       | $V_{OUT} \le 0.1V$        |
|                  | Input Voltage      | OE             | 4.5              | 3.6                               |                      | 0.8               | 0.8                                           |       | or                        |
|                  |                    | T/R            | 5.5              | 5.5                               |                      | 0.8               | 0.8                                           | v     | $\geq V_{CC} - 0.1V$      |
| V <sub>ILB</sub> |                    | B <sub>n</sub> | 4.5              | 2.7                               |                      | 0.8               | 0.8                                           | v     |                           |
|                  |                    |                | 4.5              | 3.6                               |                      | 0.8               | 0.8                                           |       |                           |
|                  |                    |                | 4.5              | 5.5                               |                      | 1.65              | 1.65                                          |       |                           |
| V <sub>OHA</sub> | Minimum HIGH Level |                | 4.5              | 3.0                               | 4.49                 | 4.4               | 4.4                                           | V     | $I_{OUT} = -100 \ \mu A$  |
|                  | Output Voltage     |                | 4.5              | 3.0                               | 4.25                 | 3.86              | 3.76                                          | v     | I <sub>OH</sub> = -24 mA  |
| V <sub>OHB</sub> |                    |                | 4.5              | 3.0                               | 2.99                 | 2.9               | 2.9                                           |       | $I_{OUT} = -100 \ \mu A$  |
|                  |                    |                | 4.5              | 3.0                               | 2.85                 | 2.56              | 2.46                                          |       | I <sub>OH</sub> = -12 mA  |
|                  |                    |                | 4.5              | 3.0                               | 2.65                 | 2.35              | 2.25                                          | V     | I <sub>OH</sub> = -24 mA  |
|                  |                    |                | 4.5              | 2.7                               | 2.5                  | 2.3               | 2.2                                           | v     | $I_{OH} = -12 \text{ mA}$ |
|                  |                    |                | 4.5              | 2.7                               | 2.3                  | 2.1               | 2.0                                           |       | I <sub>OH</sub> = -24 mA  |
|                  |                    |                | 4.5              | 4.5                               | 4.25                 | 3.86              | 3.76                                          |       | I <sub>OH</sub> = -24 mA  |
| V <sub>OLA</sub> | Maximum LOW Level  |                | 4.5              | 3.0                               | 0.002                | 0.1               | 0.1                                           | V     | $I_{OUT} = 100 \ \mu A$   |
|                  | Output Voltage     |                | 4.5              | 3.0                               | 0.21                 | 0.36              | 0.44                                          | v     | I <sub>OL</sub> = 24 mA   |
| V <sub>OLB</sub> |                    |                | 4.5              | 3.0                               | 0.002                | 0.1               | 0.1                                           |       | $I_{OUT} = 100 \ \mu A$   |
|                  |                    |                | 4.5              | 3.0                               | 0.21                 | 0.36              | 0.44                                          |       | I <sub>OL</sub> = 24 mA   |
|                  |                    |                | 4.5              | 2.7                               | 0.11                 | 0.36              | 0.44                                          | V     | I <sub>OL</sub> = 12 mA   |
|                  |                    |                | 4.5              | 2.7                               | 0.22                 | 0.42              | 0.5                                           |       | I <sub>OL</sub> = 24 mA   |
|                  |                    |                | 4.5              | 4.5                               | 0.18                 | 0.36              | 0.44                                          |       | I <sub>OL</sub> = 24 mA   |
| I <sub>IN</sub>  | Maximum Input      |                |                  |                                   |                      |                   |                                               |       | $V_I = V_{CCA}, GND$      |
|                  | Leakage Current @  |                | 5.5              | 3.6                               |                      | ±0.1              | ±1.0                                          | μΑ    |                           |
|                  | OE, T/R            |                | 5.5              | 5.5                               |                      | ±0.1              | ±1.0                                          |       |                           |

www.fairchildsemi.com

# 74LVXC4245

# DC Electrical Characteristics (Continued)

#### $T_A = +25^{\circ}C$ $T_A = -40^{\circ}C$ to $+85^{\circ}C$ V<sub>CCA</sub> V<sub>CCB</sub> Symbol Parameter Units Conditions (V) (V) **Guaranteed Limits** Тур Maximum 3-STATE 5.5 3.6 ±0.5 ±5.0 $V_I = V_{IL}, V_{IH}, \overline{OE} = V_{CCA}$ I<sub>OZA</sub> μΑ Output Leakage @ An ±5.0 $V_O = V_{CCA}, GND$ 5.5 5.5 ±0.5 Maximum 3-STATE 5.5 3.6 ±0.5 ±5.0 $V_I = V_{IL}, V_{IH}, \overline{OE} = V_{CCA}$ I<sub>OZB</sub> μΑ Output Leakage @ Bn 5.5 5.5 ±0.5 ±5.0 $V_O = V_{CCB}, GND$ $\Delta I_{CC}$ Maximum All Inputs 5.5 5.5 1.0 1.35 1.5 mΑ $V_{I} = V_{CC} - 2.1V$ mA $V_I = V_{CCB} - 0.6V$ 5.5 0.35 0.5 I<sub>CC</sub>/Input 3.6 Bn Quiescent V<sub>CCA</sub> $A_n = V_{CCA} \text{ or } GND$ I<sub>CCA1</sub> Supply Current as B 5.5 Open 8 80 μΑ $B_n = Open, \overline{OE} = V_{CCA}$ $T/\overline{R} = V_{CCA}, V_{CCB} =$ Port Floats Open $A_n = V_{CCA}$ or GND Quiescent V<sub>CCA</sub> I<sub>CCA2</sub> Supply Current 5.5 3.6 80 $B_n = V_{CCB}$ or GND 8 μΑ $\overline{OE} = GND, T/R = GND$ 5.5 5.5 8 80 $A_n = V_{CCA}$ or GND I<sub>CCB</sub> Quiescent V<sub>CCB</sub> $\mathbf{B}_n = \mathbf{V}_{\mathbf{CCB}} \text{ or } \mathbf{GND}$ Supply Current 5.5 3.6 5 50 μΑ $\overline{OE} = GND, T/\overline{R} = V_{CCA}$ 5.5 5.5 8 80 Quiet Output 3.3 1.5 (Note 3) (Note 4) VOLPA 5.0 V Maximum Dynamic 5.0 5.0 1.5 5.0 3.3 0.8 VOLPB VOL (Note 3) (Note 4) V 5.0 5.0 1.5 Quiet Output Minimum 3.3 -1.2 VOLVA 5.0 (Note 3) (Note 4) ۷ Dynamic V<sub>OL</sub> 5.0 5.0 -1.2 VOLVB 5.0 3.3 -0.8 (Note 3) (Note 4) V 5.0 5.0 -1.2Minimum HIGH Level 3.3 2.0 5.0 (Note 3) (Note 5) VIHDA V Dynamic Input 5.0 5.0 2.0 Voltage 5.0 3.3 2.0 (Note 3) (Note 5) $V_{\text{IHDB}}$ V 5.0 5.0 3.5 Maximum LOW Level VILDA 5.0 3.3 0.8 (Note 3) (Note 5) V Dynamic Input 5.0 0.8 5.0 Voltage 5.0 3.3 0.8 (Note 3) (Note 5) VILDB V 5.0 5.0 1.5

Note 3: Worst case package.

Note 4: Max number of outputs defined as (n). Data inputs are driven 0V to  $V_{CC}$  level; one output at GND.

Note 5: Max number of Data Inputs (n) switching. (n–1) inputs switching 0V to  $V_{CC}$  level. Input-under-test switching:

 $V_{CC}$  level to threshold (V\_{IHD}), 0V to threshold (V\_{ILD}), f = 1 MHz.

|                                        |                                                     |                      |                 | C <sub>L</sub> = 50                    |     |      |                      |                 | C <sub>L</sub> = 50 p |            |      |       |
|----------------------------------------|-----------------------------------------------------|----------------------|-----------------|----------------------------------------|-----|------|----------------------|-----------------|-----------------------|------------|------|-------|
|                                        |                                                     |                      |                 | <sub>A</sub> = 4.5V                    |     |      |                      |                 | λ = 4.5V t            |            |      |       |
| Symbol                                 | Parameter                                           |                      |                 |                                        |     |      |                      |                 | <sub>3</sub> = 2.7V t |            |      | Units |
|                                        |                                                     | $T_A = +25^{\circ}C$ |                 | $T_A = -40^{\circ}C$ to $+85^{\circ}C$ |     |      | $T_A = +25^{\circ}C$ |                 | $T_A = -40^\circ$     | C to +85°C |      |       |
|                                        |                                                     | Min                  | Typ<br>(Note 6) | Мах                                    | Min | Max  | Min                  | Typ<br>(Note 7) | Мах                   | Min        | Max  |       |
| t <sub>PHL</sub>                       | Propagation                                         | 1.0                  | 4.9             | 6.5                                    | 1.0 | 7.0  | 1.0                  | 5.5             | 7.5                   | 1.0        | 8.0  | ns    |
| t <sub>PLH</sub>                       | Delay A to B                                        | 1.0                  | 4.0             | 5.5                                    | 1.0 | 6.0  | 1.0                  | 5.0             | 7.0                   | 1.0        | 7.5  |       |
| t <sub>PHL</sub>                       | Propagation                                         | 1.0                  | 4.7             | 6.5                                    | 1.0 | 7.0  | 1.0                  | 5.6             | 7.5                   | 1.0        | 8.0  | ns    |
| t <sub>PLH</sub>                       | Delay B to A                                        | 1.0                  | 3.9             | 5.0                                    | 1.0 | 5.5  | 1.0                  | 4.3             | 6.0                   | 1.0        | 6.5  |       |
| t <sub>PZL</sub>                       | Output Enable                                       | 1.0                  | 5.6             | 7.5                                    | 1.0 | 8.0  | 1.0                  | 6.7             | 9.0                   | 1.0        | 10.0 | ns    |
| t <sub>PZH</sub>                       | Time OE to B                                        | 1.0                  | 5.7             | 7.5                                    | 1.0 | 8.0  | 1.0                  | 6.9             | 9.5                   | 1.0        | 10.0 | 115   |
| t <sub>PZL</sub>                       | Output Enable                                       | 1.0                  | 7.4             | 9.0                                    | 1.0 | 10.0 | 1.0                  | 8.0             | 10.0                  | 1.0        | 11.0 | ns    |
| t <sub>PZH</sub>                       | Time OE to A                                        | 1.0                  | 6.1             | 7.5                                    | 1.0 | 8.5  | 1.0                  | 6.3             | 8.0                   | 1.0        | 8.5  | 115   |
| t <sub>PHZ</sub>                       | Output Disable                                      | 1.0                  | 4.8             | 7.0                                    | 1.0 | 7.5  | 1.0                  | 6.0             | 9.0                   | 1.0        | 9.5  | ns    |
| t <sub>PLZ</sub>                       | Time OE to B                                        | 1.0                  | 3.8             | 5.5                                    | 1.0 | 6.0  | 1.0                  | 4.2             | 6.5                   | 1.0        | 7.0  | ns    |
| t <sub>PHZ</sub>                       | Output Disable                                      | 1.0                  | 3.4             | 5.5                                    | 1.0 | 6.0  | 1.0                  | 3.4             | 5.5                   | 1.0        | 6.0  | ns    |
| t <sub>PLZ</sub>                       | Time OE to A                                        | 1.0                  | 2.9             | 4.5                                    | 1.0 | 5.0  | 1.0                  | 2.9             | 5.0                   | 1.0        | 5.5  |       |
| <sup>t</sup> oshl<br><sup>t</sup> oslh | Output to Output<br>Skew (Note 8)<br>Data to Output |                      | 1.0             | 1.5                                    |     | 1.5  |                      | 1.0             | 1.5                   |            | 1.5  | ns    |

Note 6: Typical values at V\_{CCA} = 5V, V\_{CCB} = 5V @25^{\circ}C.

Note 7: Typical values at  $V_{CCA} = 5V$ ,  $V_{CCB} = 3.3V$  @25°C.

Note 8: Skew is defined as the absolute value of the difference between the actual propagation delay for any two separate outputs of the same device. The specification applies to any outputs switching in the same direction, either HIGH-to-LOW (t<sub>OSHL</sub>) or LOW-to-HIGH (t<sub>OSLH</sub>). Parameter guaranteed by design.

#### Capacitance

| Symbol           | Paramete                      | er  | Тур | Units | Conditions                     |
|------------------|-------------------------------|-----|-----|-------|--------------------------------|
| C <sub>IN</sub>  | Input Capacitance             |     | 4.5 | pF    | V <sub>CC</sub> = Open         |
| C <sub>I/O</sub> | Input/Output Capacitance      |     | 10  | pF    | $V_{CCA} = 5V, V_{CCB} = 3.3V$ |
| C <sub>PD</sub>  | Power Dissipation Capacitance | A→B | 45  | pF    | V <sub>CCA</sub> = 5V          |
|                  | (Note 9)                      | B→A | 50  | pF    | $V_{CCB} = 3.3V$               |

Note 9: C<sub>PD</sub> is measured at 10 MHz.

### Power Up Considerations

To insure the system does not experience unnecessary  $I_{CC}$  current draw, bus contention, or oscillations during power up, the following guidelines should be adhered to (refer to Table 1):

- Power up the control side of the device first. This is the  $V_{\mbox{CCA}}$ 

- $\overline{\text{OE}}$  should ramp with or ahead of  $\text{V}_{\text{CCA}}.$  This will help guard against bus contention.
- The Transmit/Receive control pin (T/ $\!\overline{\!R}\!$ ) should ramp with  $V_{CCA},$  this will ensure that the A Port data pins are con-

figured as inputs. With  $V_{CCA}$  receiving power first, the A I/O Port should be configured as inputs to help guard against bus contention and oscillations.

• A side data inputs should be driven to a valid logic level. This will prevent excessive current draw.

The above steps will ensure that no bus contention or oscillations, and therefore no excessive current draw occurs during the power up cycling of these devices. These steps will help prevent possible damage to the translator devices and potential damage to other system components.

| TABLE 1. Low Voltage Translator Power | Up Sequencing Table |
|---------------------------------------|---------------------|
|---------------------------------------|---------------------|

| Device Type | V <sub>CCA</sub> | V <sub>CCB</sub> | T/R                   | OE                    | A Side I/O B Side I/O  |         | Floatable Pin<br>Allowed    |
|-------------|------------------|------------------|-----------------------|-----------------------|------------------------|---------|-----------------------------|
| 74LVXC4245  | 5V               | 2.7V to 5.5V     | ramp                  | ramp                  | logic                  | outputs | yes, V <sub>CCB</sub> and B |
|             | (power up 1st)   | configurable     | with V <sub>CCA</sub> | with V <sub>CCA</sub> | 0V or V <sub>CCA</sub> | outputs | I/O's w/ OE HIGH            |

Please reference Application Note AN-5001 for more detailed information on using Fairchild's LVX Low Voltage Dual Supply CMOS Translating Transceivers.

www.fairchildsemi.com

74LVXC4245



The LVXC4245 is a 24-pin dual supply device well suited for PCMCIA configurable I/O applications. Ideal for low power notebook designs, the LVXC4245 consumes less than 1 mW of quiescent power in all modes of operation. The LVXC4245 meets all PCMCIA I/O voltage requirements at 5V and 3.3V operation. By tying V<sub>CCB</sub> of the LVXC4245 to the card voltage supply, the PCMCIA card

will always experience rail to rail output swings, maximizing the reliability of the interface.

The V<sub>CCA</sub> pin on the LVXC4245 must always be tied to a 5V power supply. This voltage connection provides internal references needed to account for variations in V<sub>CCB</sub>. When connected as in the block diagram above, the LVXC4245 meets all the voltage and current requirements of the ISA bus standard (IEEE P996).



74LVXC4245

www.fairchildsemi.com

