# DIGITAL 8000 SERIES TTL/MSI ## **DESCRIPTION** The 8T04 consists of the necessary logic to decode a 4-bit BCD code to seven segment (0 through 9) readout, as well as some selected signs and letters. Incorporated in this device is a blanking circuit which turns all segments off when activated. The blanking circuit allows suppression of all numerically insignificant zeros, thereby presenting an easily read display. Also included is the necessary circuitry to implement suppression of leading and/or trailing zeros. A Lamp Test control is provided to turn all segments on. The Lamp Test allows the viewer to check the validity of the display lamps. High performance bare collector output transistors are used in the 8T04 for directly driving incandescent lamps or common anode LED displays. #### **LOGIC DIAGRAM** ## **ELECTRICAL CHARACTERISTICS** (Over Recommended Operating Temperature And Voltage) | | LIMITS | | | | | TEST CONDITIONS | | | | | | | |----------------------------|--------|------|-----------|----------|------|-----------------|-----------|------------------|---------|----------|--|--| | CHARACTERISTICS | MIN. | TYP. | MAX. | UNITS | LT | RB1 | RB0<br>B1 | DRIVEN<br>INPUTS | OUTPUTS | NOTE | | | | "1" Output Voltage<br>RBO | 3.1 | | | V | | | -160µA | | | 7,9 | | | | "0" Output Voltage<br>RBO | | | 0.4 | , | | 0.8∨ | 4.8mA | 0.87 | | 8, 9 | | | | A-G | 1 | | 0.50 | v | 0.4V | 0.8V<br>0.4V | 0.4V | 0.8 | 40mA | 8,9 | | | | "1" Output Leakage | | - | 0.50 | 1 | 0.44 | 0.44 | 0.11 | | 40117 | 0,3 | | | | Current (A-G) | | | 100 | μА | | 0.8V | | | 6.0∨ | 9, 10 | | | | "1" Input Current | | | | | | | | | | | | | | RBI | | | 40 | μΑ | | 4.5V | | | | | | | | LT | | | 160 | μА | 4.5V | | | | | | | | | All Other Inputs | | | 80 | μΑ | | 4.5V | 4.5V | 4.5V | | | | | | '0" Input Current | | | | <b>!</b> | | | | | | | | | | RBI | 1 | | -1.2 | mA | | 0.4V | | | | | | | | ВІ | 1 | | -2.2 | mA | | | 0.4V | | | | | | | LT | 1 | | -10 | mA | 0.4V | | 1 | | | l | | | | All Other Inputs | 1 | | -1.6 | mA | 0.4V | | | 0.4∨ | | | | | | Input Latch Voltage | 5.5 | | | V | | | 10mA | | | 11 | | | | Power/Current Consumption: | | | 00 4 77 5 | | | | | | | 1 | | | | "S" Temperature Range | | | 394/75 | mW/mA | | | | | | 13<br>13 | | | | "N" Temperature Range | | | 446/85 | mW/mA | | | | | | 13 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | #### NOTES: - 1. All voltage measurements are referenced to the ground terminal. Terminals not specifically referenced are left electrically open. All measurements are taken with ground pin tied to zero volts. - 3. Positive current is defined as into the terminal referenced. - 4. Positive NAND Logic Definition: "UP" Level = "1", "DOWN" = "0". - Precautionary measures should be taken to ensure current limiting in accordance with Absolute Maximum Ratings should the isolation diodes become forward biased. - 6. Measurements apply to each gate element independently. - Output source current is supplied through a resistor to ground. Output sink current is supplied through a resistor to V<sub>CC</sub>. See truth table: "1" Threshold = 2.0V for a,b,c,d. "0" Threshold = 0.8V for a,b,c,d. - 10. Connect an external 1k ±1% resistor to the output for this test. - 11. This test guarantees operation free of input latch-up over the specified operating supply voltage range. - 12. Manufacturer reserves the right to make design and process changes and improvements. 13. V<sub>CC</sub> = 5.25V. ## TEST FIGURE FOR "0" OUTPUT VOLTAGE Each output is tested separately in the ON state. # SCHEMATIC DIAGRAM # SIGNETICS DIGITAL 8000 SERIES TTL/MSI - 8T04 ## **TRUTH TABLE** | | INPUTS | | | BI/RBO | OUTPUTS | | | | | | | | | | |--------------------------|--------|---|-----|--------|--------------|-------------------|-----|---|---|---|-----|----------------------|---|----------| | INPUT CODE LAMP TEST RBI | | | RBI | BI/RBO | OUTPUT STATE | | | | | | | DISPLAY<br>CHARACTER | | | | d | С | b | а | LT | | NOTE | Α | В | С | D | E | F | G | | | X | Х | Х | x | 0 | Х | X | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 8 | | X | Х | Х | x | 1 | × | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | BLK | | 0 | 0 | 0 | 0 | 1 | 0 | (Note 1 & 2)<br>0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | BLK | | 0 | 0 | 0 | 0 | 1 | 1 | (Note 2)<br>1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | | 0 | 0 | 0 | 1 | 1 | × | ] 1 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | | 0 | 0 | 1 | 0 | 1 | × | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 2 | | 0 | 0 | 1 | 1 | 1 | × | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 3 | | 0 | 1 | 0 | 0 | 1 | × | 1 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 닉 | | 0 | 1 | 0 | 1 | 1 | × | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 5 | | 0 | 1 | 1 | 0 | 1 | × | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 5 | | 0 | 1 | 1 | 1 | 1 | × | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 = | | 1 | 0 | 0 | 0 | 1 | × | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 8 | | 1 | 0 | 0 | 1 | 1 | × | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | ٩ | | 1 | 0 | 1 | 0 | 1 | × | 1 | 1 | 1 | 1 | 1 | 1 : | 1 | 0 | _ | | 1 | 0 | 1 | 1 | 1 | × | 1 | . 1 | 1 | 1 | 1 | 1 | 1 | 1 | BLK | | 1 | 1 | 0 | 0 | 1 | × | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 8 | | 1 | 1 | 0 | 1 | 1 | X | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | ı• | | 1 | 1 | 1 | 0 | 1 | × | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | <u> </u> | | 1 | 1 | 1 | 1 | 1 | x | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | BLK | \*COMMA X = Don't care, either "1" or "0". BI/RBO is an internally wired OR output. #### NOTE: - 1. BI/RBO used as input. - 2. BI/RBO should not be forced high when a,b,c,d, RBI terminals are low, or damage may occur to the unit.