

## Quad, Current-Output Serial-Input, 16-Bit/14-Bit DACs

## AD5544/AD5554

#### **FEATURES**

AD5544 16-Bit Resolution AD5554 14-Bit Resolution 2 mA Full-Scale Current  $\pm 20\%$ , with  $V_{REF} = \pm 10 V$ 2  $\mu$ s Settling Time  $V_{SS}$  BIAS for Zero-Scale Error Reduction @ Temp Midscale or Zero-Scale Reset Four Separate 4Q Multiplying Reference Inputs SPI-Compatible 3-Wire Interface Double Buffered Registers Enable Simultaneous Multichannel Change Internal Power ON Reset Compact SSOP-28 Package

APPLICATIONS Automatic Test Equipment Instrumentation Digitally-Controlled Calibration

#### FUNCTIONAL BLOCK DIAGRAM





Figure 1. AD5544 INL vs. Code Plot ( $T_A = 25^{\circ}C$ )

#### **GENERAL DESCRIPTION**

The AD5544/AD5554 quad, 16-/14-bit, current-output, digitalto-analog converters are designed to operate from a single 5 V supply.

The applied external reference input voltage ( $V_{REF}$ ) determines the full-scale output current. Integrated feedback resistors ( $R_{FB}$ ) provide temperature-tracking, full-scale voltage outputs when combined with an external I-to-V precision amplifier.

A doubled-buffered serial-data interface offers high-speed, 3-wire, SPI- and microcontroller-compatible inputs using serial-data-in (SDI), clock (CLK), and a chip-select ( $\overline{CS}$ ). In addition, a serial-data-out pin (SDO) allows for daisy-chaining when multiple packages are used. A common level-sensitive load-DAC strobe ( $\overline{LDAC}$ ) input allows simultaneous update of all DAC outputs from previously loaded input registers. Additionally, an internal power ON reset forces the output voltage to zero at system turn ON. An MSB pin allows system reset assertion ( $\overline{RS}$ ) to force all registers to zero code when MSB = 0, or to half-scale code when MSB = 1.

AD5544/AD5554 are packaged in the compact SSOP-28.

#### REV.0

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices.

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781/329-4700 World Wide Web Site: http://www.analog.com Fax: 781/326-8703 © Analog Devices, Inc., 2000

# **AD5544/AD5554—SPECIFICATIONS** AD5544 ELECTRICAL CHARACTERISTICS (@ $V_{DD} = 5 V \pm 10\%$ , $V_{SS} = 0 V$ , $I_{OUT}X = Virtual GND$ , $A_{GND}X = 0 V$ , $V_{REF}A$ , B, C, D = 10 V, $T_A = Full Operating Temperature Range, unless otherwise noted.)$

## unless otherwise noted.)

| Parameter                        | Symbol                | Condition                                                                                     | Min      | Тур      | Max        | Unit      |
|----------------------------------|-----------------------|-----------------------------------------------------------------------------------------------|----------|----------|------------|-----------|
| STATIC PERFORMANCE <sup>1</sup>  |                       |                                                                                               |          |          |            |           |
| Resolution                       | N                     | $1 \text{ LSB} = V_{\text{REF}}/2^{16} = 153 \mu\text{V}$ when $V_{\text{REF}} = 10 \text{V}$ |          |          | 16         | Bits      |
| Relative Accuracy                | INL                   |                                                                                               |          |          | $\pm 4$    | LSB       |
| Differential Nonlinearity        | DNL                   |                                                                                               |          |          | ±1.5       | LSB       |
| Output Leakage Current           | I <sub>OUT</sub> X    | Data = $0000_{\rm H}$ , T <sub>A</sub> = $25^{\circ}$ C                                       |          |          | 10         | nA        |
| Sulput Dounage Sulfent           | I <sub>OUT</sub> X    | Data = 0000 <sub>H</sub> , $T_A = T_A$ Max                                                    |          |          | 20         | nA        |
| Full-Scale Gain Error            | G <sub>FSE</sub>      | Data = $FFFF_H$                                                                               |          | ±0.75    | ±3         | mV        |
| Full-Scale Tempco <sup>2</sup>   | TCV <sub>FS</sub>     |                                                                                               |          | 1        | ± 9        | ppm/°C    |
| Feedback Resistor                | R <sub>FB</sub> X     | $V_{DD} = 5 V$                                                                                | 4        | 6        | 8          | $k\Omega$ |
|                                  | ICFB27                |                                                                                               | т        | 0        | 0          | N22       |
| REFERENCE INPUT                  |                       |                                                                                               | 1.5      |          |            | * *       |
| V <sub>REF</sub> X Range         | V <sub>REF</sub> X    |                                                                                               | -15      | <i>r</i> | +15        | V         |
| Input Resistance                 | R <sub>REF</sub> X    |                                                                                               | 4        | 6        | 8          | kΩ        |
| Input Resistance Match           | R <sub>REF</sub> X    | Channel-to-Channel                                                                            |          | 1        |            | %         |
| Input Capacitance <sup>2</sup>   | C <sub>REF</sub> X    |                                                                                               |          | 5        |            | pF        |
| ANALOG OUTPUT                    |                       |                                                                                               |          |          |            |           |
| Output Current                   | I <sub>OUT</sub> X    | $Data = FFFF_{H}$                                                                             | 1.25     |          | 2.5        | mA        |
| Output Capacitance <sup>2</sup>  | C <sub>OUT</sub> X    | Code-Dependent                                                                                |          | 80       |            | pF        |
| LOGIC INPUTS AND OUTPUT          |                       |                                                                                               |          |          |            |           |
| Logic Input Low Voltage          | V <sub>IL</sub>       |                                                                                               |          |          | 0.8        | V         |
| Logic Input High Voltage         | V <sub>IH</sub>       |                                                                                               | 2.4      |          |            | V         |
| Input Leakage Current            | III                   |                                                                                               |          |          | 1          | μA        |
| Input Capacitance <sup>2</sup>   | C <sub>IL</sub>       |                                                                                               |          |          | 10         | pF        |
| Logic Output Low Voltage         | V <sub>OL</sub>       | $I_{OL} = 1.6 \text{ mA}$                                                                     |          |          | 0.4        | V         |
| Logic Output High Voltage        | V <sub>OH</sub>       | $I_{OH} = 100 \ \mu A$                                                                        | 4        |          |            | V         |
| INTERFACE TIMING <sup>2, 3</sup> |                       |                                                                                               |          |          |            |           |
| Clock Width High                 | t <sub>CH</sub>       |                                                                                               | 25       |          |            | ns        |
| Clock Width Low                  | t <sub>CL</sub>       |                                                                                               | 25       |          |            | ns        |
| $\overline{CS}$ to Clock Setup   | t <sub>CSS</sub>      |                                                                                               | 0        |          |            | ns        |
| Clock to $\overline{CS}$ Hold    | t <sub>CSH</sub>      |                                                                                               | 25       |          |            | ns        |
| Clock to SDO Prop Delay          | t <sub>PD</sub>       |                                                                                               | 2        |          | 20         | ns        |
| Load DAC Pulsewidth              |                       |                                                                                               | 25       |          | 20         | ns        |
| Data Setup                       | t <sub>LDAC</sub>     |                                                                                               | 20       |          |            | ns        |
| Data Hold                        | t <sub>DS</sub>       |                                                                                               | 20<br>20 |          |            |           |
| Load Setup                       | t <sub>DH</sub>       |                                                                                               | 20<br>5  |          |            | ns        |
| Load Setup<br>Load Hold          | t <sub>LDS</sub>      |                                                                                               | 5<br>25  |          |            | ns<br>ns  |
|                                  | t <sub>LDH</sub>      |                                                                                               | 25       |          |            | 115       |
| SUPPLY CHARACTERISTICS           |                       |                                                                                               | 4 -      |          | <b>F F</b> | 37        |
| Power Supply Range               | V <sub>DD RANGE</sub> |                                                                                               | 4.5      | 50       | 5.5        | V         |
| Positive Supply Current          | I <sub>DD</sub>       | Logic Inputs = $0 V$                                                                          |          | 50       | 250        | μA        |
| Negative Supply Current          | I <sub>SS</sub>       | Logic Inputs = 0 V, $V_{SS} = -5$ V                                                           |          | 0.001    | 1          | μA        |
| Power Dissipation                | P <sub>DISS</sub>     | Logic Inputs = $0 V$                                                                          |          |          | 1.25       | mW        |
| Power Supply Sensitivity         | PSS                   | $\Delta V_{DD} = \pm 5\%$                                                                     |          |          | 0.006      | %/%       |

NOTES

<sup>1</sup>All static performance tests (except I<sub>OUT</sub>) are performed in a closed-loop system using an external precision OP177 I-to-V converter amplifier. The AD5544 R<sub>FB</sub> terminal is tied to the amplifier output. Typical values represent average readings measured at 25 °C.

<sup>2</sup>These parameters are guaranteed by design and not subject to production testing.

<sup>3</sup>All input control signals are specified with  $t_R = t_F = 2.5$  ns (10% to 90% of 3 V) and timed from a voltage level of 1.5 V.

Specifications subject to change without notice.

## $\begin{array}{l} (@ \ V_{DD} = 5 \ V \ \pm \ 10\%, \ V_{SS} = -300 \ \text{mV}, \ I_{OUT}X = Virtual \ \text{GND}, \ A_{GND}X = 0 \ V, \\ V_{REF}A, \ B, \ C, \ D = 10 \ V, \ T_A = full \ operating \ temperature \ range, \ unless \ otherwise \ noted.) \end{array}$

| Parameter                       | Symbol                                | Condition                                                                       | Min | Тур | Max | Unit   |
|---------------------------------|---------------------------------------|---------------------------------------------------------------------------------|-----|-----|-----|--------|
| AC CHARACTERISTICS <sup>1</sup> |                                       |                                                                                 |     |     |     |        |
| Output Voltage Settling Time    | ts                                    | To $\pm 0.1\%$ of Full Scale, Data = $0000_{\rm H}$                             |     | 1   |     | μs     |
|                                 |                                       | to $FFFF_H$ to $0000_H$                                                         |     |     |     |        |
| Output Voltage Settling Time    | t <sub>S</sub>                        | To $\pm 0.0015\%$ of Full Scale, Data = $0000_{\rm H}$                          |     | 2   |     | μs     |
|                                 |                                       | to $\text{FFFF}_{\text{H}}$ to $0000_{\text{H}}$                                |     |     |     |        |
| Reference Multiplying BW        | BW –3 dB                              | $V_{REF}X = 100 \text{ mV rms}$ , Data = FFFF <sub>H</sub> ,                    |     | 2   |     | MHz    |
|                                 |                                       | $C_{FB} = 15 \text{ pF}$                                                        |     |     |     |        |
| DAC Glitch Impulse              | Q                                     | $V_{REF}X = 10 \text{ V}$ , Data $0000_{H}$ to $8000_{H}$ to $0000_{H}$         |     | 1.2 |     | nV-s   |
| Feedthrough Error               | V <sub>OUT</sub> X/V <sub>REF</sub> X | Data = $0000_{\text{H}}$ , $V_{\text{REF}}X = 100 \text{ mV rms}$ , f = 100 kHz |     | -65 |     | dB     |
| Crosstalk Error                 | V <sub>OUT</sub> A/V <sub>REF</sub> B | $Data = 0000_H, V_{REF}B = 100 \text{ mV rms},$                                 |     | -90 |     | dB     |
|                                 |                                       | Adjacent Channel, f = 100 kHz                                                   |     |     |     |        |
| Digital Feedthrough             | Q                                     | $\overline{\text{CS}}$ = 1, and $f_{\text{CLK}}$ = 1 MHz                        |     | 5   |     | nV-s   |
| Total Harmonic Distortion       | THD                                   | $V_{REF} = 5 V p-p$ , Data = FFFF <sub>H</sub> , f = 1 kHz                      |     | -90 |     | dB     |
| Output Spot Noise Voltage       | e <sub>N</sub>                        | f = 1  kHz, BW = 1  Hz                                                          |     | 7   |     | nV/√Hz |

NOTES

<sup>1</sup>All ac characteristic tests are performed in a closed-loop system using an OP42 I-to-V converter amplifier.

Specifications subject to change without notice.

## AD5544/AD5554—SPECIFICATIONS AD5554 ELECTRICAL CHARACTERISTICS

| (@ $V_{DD} = 5 V \pm 10\%$ , $V_{SS} = 0 V$ , $I_{OUT}X = Virtual GND$ , $A_{GND}X = 0 V$ , |
|---------------------------------------------------------------------------------------------|
| $V_{REF}A$ , B, C, D = 10 V, $T_A$ = full operating temperature range,                      |
| unless otherwise noted.)                                                                    |

| Parameter                             | Symbol                | Condition                                               | Min  | Тур     | Max      | Unit   |
|---------------------------------------|-----------------------|---------------------------------------------------------|------|---------|----------|--------|
| STATIC PERFORMANCE <sup>1</sup>       |                       |                                                         |      |         |          |        |
| Resolution                            | N                     | 1 LSB = $V_{REF}/2^{14}$ = 610 µV when $V_{REF}$ = 10 V |      |         | 14       | Bits   |
| Relative Accuracy                     | INL                   |                                                         |      |         | $\pm 1$  | LSB    |
| Differential Nonlinearity             | DNL                   |                                                         |      |         | $\pm 1$  | LSB    |
| Output Leakage Current                | I <sub>OUT</sub> X    | Data = $0000_{\rm H}$ , T <sub>A</sub> = $25^{\circ}$ C |      |         | 10       | nA     |
| 1 0                                   | I <sub>OUT</sub> X    | Data = $0000_{\rm H}$ , $T_{\rm A} = T_{\rm A}$ Max     |      |         | 20       | nA     |
| Full-Scale Gain Error                 | G <sub>FSE</sub>      | $Data = 3FFF_{H}$                                       |      | $\pm 2$ | $\pm 10$ | mV     |
| Full-Scale Tempco <sup>2</sup>        | TCV <sub>FS</sub>     |                                                         |      | 1       |          | ppm/°C |
| Feedback Resistor                     | R <sub>FB</sub> X     | $V_{DD} = 5 V$                                          | 4    | 6       | 8        | kΩ     |
| REFERENCE INPUT                       |                       |                                                         |      |         |          |        |
| V <sub>REF</sub> X Range              | V <sub>REF</sub> X    |                                                         | -15  |         | +15      | V      |
| Input Resistance                      | R <sub>REF</sub> X    |                                                         | 4    | 6       | 8        | kΩ     |
| Input Resistance Match                | R <sub>REF</sub> X    | Channel-to-Channel                                      |      | 1       |          | %      |
| Input Capacitance <sup>2</sup>        | C <sub>REF</sub> X    |                                                         |      | 5       |          | pF     |
| ANALOG OUTPUT                         |                       |                                                         |      |         |          |        |
| Output Current                        | I <sub>OUT</sub> X    | $Data = 3FFF_{H}$                                       | 1.25 |         | 2.5      | mA     |
| Output Capacitance <sup>2</sup>       | C <sub>OUT</sub> X    | Code-Dependent                                          |      | 80      |          | pF     |
| LOGIC INPUTS AND OUTPUT               |                       |                                                         |      |         |          |        |
| Logic Input Low Voltage               | VIL                   |                                                         |      |         | 0.8      | V      |
| Logic Input High Voltage              | V <sub>IH</sub>       |                                                         | 2.4  |         |          | V      |
| Input Leakage Current                 | IIL                   |                                                         |      |         | 1        | μA     |
| Input Capacitance <sup>2</sup>        | C <sub>IL</sub>       |                                                         |      |         | 10       | pF     |
| Logic Output Low Voltage              | V <sub>OL</sub>       | $I_{OL} = 1.6 \text{ mA}$                               |      |         | 0.4      | V      |
| Logic Output High Voltage             | V <sub>OH</sub>       | $I_{OH} = 100 \ \mu A$                                  | 4    |         |          | V      |
| INTERFACE TIMING <sup>2,3</sup>       |                       |                                                         |      |         |          |        |
| Clock Width High                      | t <sub>CH</sub>       |                                                         | 25   |         |          | ns     |
| Clock Width Low                       | t <sub>CL</sub>       |                                                         | 25   |         |          | ns     |
| $\overline{\text{CS}}$ to Clock Setup | t <sub>CSS</sub>      |                                                         | 0    |         |          | ns     |
| Clock to $\overline{CS}$ Hold         | t <sub>CSH</sub>      |                                                         | 25   |         |          | ns     |
| Clock to SDO Prop Delay               | t <sub>PD</sub>       |                                                         | 2    |         | 20       | ns     |
| Load DAC Pulsewidth                   | t <sub>LDAC</sub>     |                                                         | 25   |         |          | ns     |
| Data Setup                            | t <sub>DS</sub>       |                                                         | 20   |         |          | ns     |
| Data Hold                             | t <sub>DH</sub>       |                                                         | 20   |         |          | ns     |
| Load Setup                            | t <sub>LDS</sub>      |                                                         | 5    |         |          | ns     |
| Load Hold                             | t <sub>LDH</sub>      |                                                         | 25   |         |          | ns     |
| SUPPLY CHARACTERISTICS                |                       |                                                         |      |         |          |        |
| Power Supply Range                    | V <sub>DD RANGE</sub> |                                                         | 4.5  |         | 5.5      | V      |
| Positive Supply Current               | I <sub>DD</sub>       | Logic Inputs = $0 V$                                    |      | 50      | 250      | μA     |
| Negative Supply Current               | I <sub>SS</sub>       | Logic Inputs = 0 V, $V_{SS} = -5$ V                     |      | 0.001   | 1        | μA     |
| Power Dissipation                     | P <sub>DISS</sub>     | Logic Inputs = $0 V$                                    |      |         | 1.25     | mW     |
| Power Supply Sensitivity              | PSS                   | $\Delta V_{DD} = \pm 5\%$                               |      |         | 0.006    | %/%    |

NOTES:

<sup>1</sup>All static performance tests (except  $I_{OUT}$ ) are performed in a closed-loop system using an external precision OP177 I-to-V converter amplifier. The AD5554  $R_{FB}$  terminal is tied to the amplifier output. Typical values represent average readings measured at 25 °C.

<sup>2</sup>These parameters are guaranteed by design and not subject to production testing.

<sup>3</sup>All input control signals are specified with  $t_R = t_F = 2.5$  ns (10% to 90% of 3 V) and timed from a voltage level of 1.5 V.

Specifications subject to change without notice.

B, C, D = 10 V,  $T_A$  = full operating temperature range, unless otherwise AD5554 ELECTRICAL CHARACTERISTICS <sup>B, C, D</sup> noted.)

| Parameter                       | Symbol                                | Condition                                                                            | Min | Typ Max | Unit          |
|---------------------------------|---------------------------------------|--------------------------------------------------------------------------------------|-----|---------|---------------|
| AC CHARACTERISTICS <sup>1</sup> |                                       |                                                                                      |     |         |               |
| Output Voltage Settling Time    | ts                                    | To $\pm 0.1\%$ of Full Scale, Data = $0000_{\rm H}$                                  |     | 1       | μs            |
|                                 |                                       | to $3FFF_{H}$ to $0000_{H}$                                                          |     |         |               |
| Output Voltage Settling Time    | ts                                    | To $\pm 0.0015\%$ of Full Scale, Data = $0000_{\rm H}$                               |     | 2       | μs            |
|                                 |                                       | to $3FFF_{H}$ to $0000_{H}$                                                          |     |         |               |
| Reference Multiplying BW        | BW –3 dB                              | $V_{REF}X = 100 \text{ mV rms}$ , Data = 3FFF <sub>H</sub> , C <sub>FB</sub> = 15 pF |     | 2       | MHz           |
| DAC Glitch Impulse              | Q                                     | $V_{REF}X = 10 \text{ V}$ , Data $0000_{H}$ to $2000_{H}$ to $0000_{H}$              |     | 1.2     | nV-s          |
| Feedthrough Error               | V <sub>OUT</sub> X/V <sub>REF</sub> X | Data = $0000_{\text{H}}$ , $V_{\text{REF}}X = 100 \text{ mV rms}$ , f = 100 kHz      |     | -65     | dB            |
| Crosstalk Error                 | V <sub>OUT</sub> A/V <sub>REF</sub> B | Data = $0000_{\rm H}$ , $V_{\rm REF}B$ = 100 mV rms,                                 |     |         |               |
|                                 |                                       | Adjacent Channel, f = 100 kHz                                                        |     | -90     | dB            |
| Digital Feedthrough             | Q                                     | $\overline{\text{CS}}$ = 1, and $f_{\text{CLK}}$ = 1 MHz                             |     | 5       | nV-s          |
| Total Harmonic Distortion       | THD                                   | $V_{REF} = 5 V p-p$ , Data = 3FFF <sub>H</sub> , f = 1 kHz                           |     | -90     | dB            |
| Output Spot Noise Voltage       | e <sub>N</sub>                        | f = 1  kHz, BW = 1  Hz                                                               |     | 7       | $nV/\sqrt{H}$ |

#### NOTES:

<sup>1</sup>All ac characteristic tests are performed in a closed-loop system using an OP42 I-to-V converter amplifier.

Specifications subject to change without notice.

#### **ABSOLUTE MAXIMUM RATINGS\***

| V <sub>DD</sub> to GND                                                                                                                          |
|-------------------------------------------------------------------------------------------------------------------------------------------------|
| $V_{SS}$ to GND $\ldots$ +0.3 V, -7 V                                                                                                           |
| $V_{REF}$ to GND                                                                                                                                |
| Logic Inputs and Output to GND0.3 V, +8 V                                                                                                       |
| V(I <sub>OUT</sub> ) to GND $\dots \dots \dots$ |
| $A_{GND}X$ to DGND                                                                                                                              |
| Input Current to Any Pin Except Supplies ±50 mA                                                                                                 |
| Package Power Dissipation $(T_J MAX - T_A)/\theta_{JA}$                                                                                         |
| Thermal Resistance $\theta_{JA}$                                                                                                                |
| 28-Lead Shrink Surface-Mount (RS-28) 100°C/W                                                                                                    |

Maximum Junction Temperature (T<sub>I</sub> MAX) ..... 150°C

**Operating Temperature Range** 

| Model A40°C to +85°C                    |
|-----------------------------------------|
| Storage Temperature Range65°C to +150°C |
| Lead Temperature:                       |
| RS-28 (Vapor Phase, 60 secs) 215°C      |
| RS-28 (Infrared, 15 secs) 220°C         |

(@  $V_{DD}=5$  V  $\pm$  10%,  $V_{SS}=-300$  mV,  $I_{OUT}X$  = Virtual GND,  $A_{GND}X$  = 0 V,  $V_{REF}A$ ,

\*Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

| Model     | RES | INL                                         | DNL  | Temperature | Package     | Package |
|-----------|-----|---------------------------------------------|------|-------------|-------------|---------|
|           | Bit | LSB                                         | LSB  | Range       | Description | Option  |
| AD5544ARS | 16  | $\begin{array}{c} \pm 4\\ \pm 1\end{array}$ | ±1.5 | -40/+85°C   | SSOP-28     | RS-28   |
| AD5554BRS | 14  |                                             | ±1   | -40/+85°C   | SSOP-28     | RS-28   |

#### **ORDERING GUIDE**

The AD5544/AD5554 contain 4196 transistors. The die size is 122 mil × 204 mil.

#### CAUTION\_

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD5544/AD5554 features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high-energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.







Figure 3. AD5554 Timing Diagram

| Table I. | AD5544 | <b>Control-Logic</b> | Truth Table |
|----------|--------|----------------------|-------------|
|----------|--------|----------------------|-------------|

| <b>CS</b> | CLK | LDAC | RS | MSB | Serial Shift Register Function       | Input Register Function       | DAC Register                  |
|-----------|-----|------|----|-----|--------------------------------------|-------------------------------|-------------------------------|
| Η         | Х   | Н    | Н  | X   | No Effect                            | Latched                       | Latched                       |
| L         | L   | Η    | Н  | X   | No Effect                            | Latched                       | Latched                       |
| L         | ↑+  | Η    | Н  | X   | Shift-Register-Data Advanced One Bit | Latched                       | Latched                       |
| L         | Η   | Η    | Н  | X   | No Effect                            | Latched                       | Latched                       |
| ^+        | L   | Η    | Н  | X   | No Effect                            | Selected DAC Updated          | Latched                       |
|           |     |      |    |     |                                      | with Current SR Contents      |                               |
| Η         | Х   | L    | Н  | X   | No Effect                            | Latched                       | Transparent                   |
| Η         | Х   | Η    | Н  | X   | No Effect                            | Latched                       | Latched                       |
| Η         | Х   | ↑+   | Н  | X   | No Effect                            | Latched                       | Latched                       |
| Η         | Х   | Η    | L  | 0   | No Effect                            | Latched Data = $0000_{\rm H}$ | Latched Data = $0000_{\rm H}$ |
| Η         | Х   | Η    | L  | Н   | No Effect                            | Latched Data = $8000_{\rm H}$ | Latched Data = $8000_{\rm H}$ |
|           |     |      |    |     |                                      |                               |                               |

| CS | CLK  | LDAC | RS | MSB | Serial Shift Register Function       | Input Register Function       | DAC Register                  |
|----|------|------|----|-----|--------------------------------------|-------------------------------|-------------------------------|
| Н  | Х    | Н    | Н  | X   | No Effect                            | Latched                       | Latched                       |
| L  | L    | Η    | Η  | X   | No Effect                            | Latched                       | Latched                       |
| L  | 1+ ↑ | Η    | Η  | X   | Shift-Register-Data Advanced One Bit | Latched                       | Latched                       |
| L  | H    | Η    | Η  | X   | No Effect                            | Latched                       | Latched                       |
| 1+ | L    | Η    | Η  | X   | No Effect                            | Selected DAC Updated          | Latched                       |
|    |      |      |    |     |                                      | with Current SR Contents      |                               |
| H  | X    | L    | Η  | X   | No Effect                            | Latched                       | Transparent                   |
| H  | X    | H    | Η  | X   | No Effect                            | Latched                       | Latched                       |
| H  | X    | ↑+   | Η  | X   | No Effect                            | Latched                       | Latched                       |
| H  | X    | Н    | L  | 0   | No Effect                            | Latched Data = $0000_{\rm H}$ | Latched Data = $0000_{\rm H}$ |
| Η  | Х    | Н    | L  | Н   | No Effect                            | Latched Data = $2000_{\rm H}$ | Latched Data = $2000_{\rm H}$ |

| Table II. | AD5554 | <b>Control-Logic</b> | <b>Truth Table</b> |
|-----------|--------|----------------------|--------------------|
|-----------|--------|----------------------|--------------------|

NOTES

1. SR = Shift Register.

2.  $\uparrow$ + positive logic transition; X = Don't Care.

3. At power ON both the Input Register and the DAC Register are loaded with all zeros.

4. For AD5544, data appears at the SDO Pin 19 clock pulses after input at the SDI pin.

5. For AD5554, data appears at the SDO Pin 17 clock pulses after input at the SDI pin.

#### Table III. AD5544 Serial Input Register Data Format, Data Is Loaded in the MSB-First Format

|              | MSB |     |     |     |     |     |     |     |    |    |    |    |    |    |    |    |    | LSB |
|--------------|-----|-----|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|-----|
| Bit Position | B17 | B16 | B15 | B14 | B13 | B12 | B11 | B10 | B9 | B8 | B7 | B6 | B5 | B4 | B3 | B2 | B1 | B0  |
| Data Word    | A1  | A0  | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0  |

NOTE

Only the last 18 bits of data clocked into the serial register (Address + Data) are inspected when the  $\overline{CS}$  line's positive edge returns to logic high. At this point an internally generated load strobe transfers the serial register data contents (Bits D15–D0) to the decoded DAC-Input-Register address determined by bits A1 and A0. Any extra bits clocked into the AD5544 shift register are ignored, only the last 18 bits clocked in are used. If double-buffered data is not needed, the  $\overline{LDAC}$  pin can be tied logic low to disable the DAC Registers.

| Table IV. | AD5554 Seria | al Input Register | · Data Format. | Data Is Lo | aded in the | MSB-First Format |
|-----------|--------------|-------------------|----------------|------------|-------------|------------------|
|           |              |                   |                |            |             |                  |

|              | MSB |     |     |     |     |     |    |    |    |    |    |    |    |    |    | LSB |
|--------------|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|-----|
| Bit Position | B15 | B14 | B13 | B12 | B11 | B10 | B9 | B8 | B7 | B6 | B5 | B4 | B3 | B2 | B1 | B0  |
| Data Word    | A1  | A0  | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0  |

NOTE

Only the last 16 bits of data clocked into the serial register (Address + Data) are inspected when the  $\overline{CS}$  line's positive edge returns to logic high. At this point an internally generated load strobe transfers the serial register data contents (Bits D13–D0) to the decoded DAC-Input-Register address determined by bits A1 and A0. Any extra bits clocked into the AD5554 shift register are ignored, only the last 16 bits clocked in are used. If double-buffered data is not needed, the  $\overline{LDAC}$  pin can be tied logic low to disable the DAC Registers.

Table V. Address Decode

| A1 | A0 | DAC Decoded |
|----|----|-------------|
| 0  | 0  | DAC A       |
| 0  | 1  | DAC B       |
| 1  | 0  | DAC C       |
| 1  | 1  | DAC D       |

| Pin # | Name               | Function                                                                                                                                                                                                                                                                                                         |
|-------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1     | A <sub>GND</sub> A | DAC A Analog Ground.                                                                                                                                                                                                                                                                                             |
| 2     | I <sub>OUT</sub> A | DAC A Current Output.                                                                                                                                                                                                                                                                                            |
| 3     | V <sub>REF</sub> A | DAC A Reference Voltage Input Terminal. Establishes DAC A full-scale output voltage. Pin can be tied to V <sub>DD</sub> pin.                                                                                                                                                                                     |
| 4     | R <sub>FB</sub> A  | Establish Voltage Output for DAC A by Connecting to External Amplifier Output.                                                                                                                                                                                                                                   |
| 5     | MSB                | MSB Bit Set Pin During a Reset Pulse ( $\overline{RS}$ ) or at System Power ON if Tied to Ground or V <sub>DD</sub> .                                                                                                                                                                                            |
| 6     | RS                 | Reset Pin, Active Low Input. Input registers and DAC registers are set to all zeros or half-scale code ( $8000_H$ for AD5544 and $2000_H$ for AD5554) determined by the voltage on the MSB pin. Register Data = $0000_H$ when MSB = 0. Register Data = $8000_H$ for AD5544 and $2000_H$ for AD5554 when MSB = 1. |
| 7     | V <sub>DD</sub>    | Positive Power Supply Input. Specified range of operation 5 V $\pm$ 10%.                                                                                                                                                                                                                                         |
| 8     | CS                 | Chip Select, Active Low Input. Disables shift register loading when high. Transfers serial register data to the Input Register when $\overline{CS/LDAC}$ returns High. Does not effect $\overline{LDAC}$ operation.                                                                                              |
| 9     | CLK                | Clock Input, Positive Edge Clocks Data into Shift Register.                                                                                                                                                                                                                                                      |
| 10    | SDI                | Serial Data Input, Input Data Loads Directly into the Shift Register.                                                                                                                                                                                                                                            |
| 11    | R <sub>FB</sub> B  | Establish Voltage Output for DAC B by Connecting to External Amplifier Output.                                                                                                                                                                                                                                   |
| 12    | V <sub>REF</sub> B | DAC B Reference Voltage Input Terminal. Establishes DAC B full-scale output voltage. Pin can be tied to V <sub>DD</sub> pin.                                                                                                                                                                                     |
| 13    | I <sub>OUT</sub> B | DAC B Current Output.                                                                                                                                                                                                                                                                                            |
| 14    | A <sub>GND</sub> B | DAC B Analog Ground.                                                                                                                                                                                                                                                                                             |
| 15    | A <sub>GND</sub> C | DAC C Analog Ground.                                                                                                                                                                                                                                                                                             |
| 16    | I <sub>OUT</sub> C | DAC C Current Output.                                                                                                                                                                                                                                                                                            |
| 17    | V <sub>REF</sub> C | DAC C Reference Voltage Input Terminal. Establishes DAC C full-scale output voltage. Pin can be tied to V <sub>DD</sub> pin.                                                                                                                                                                                     |
| 18    | R <sub>FB</sub> C  | Establish voltage output for DAC C by connecting to external amplifier output.                                                                                                                                                                                                                                   |
| 19    | NC                 | No Connect. Leave pin unconnected.                                                                                                                                                                                                                                                                               |
| 20    | SDO                | Serial Data Output, input data loads directly into the shift register. Data appears at SDO, 19 clock pulses for AD5544 and 17 clock pulses for AD5554 after input at the SDI pin.                                                                                                                                |
| 21    | LDAC               | Load DAC Register Strobe, Level Sensitive Active Low. Transfers all Input Register data to DAC registers. Asyn-<br>chronous active low input. See Control Logic Truth Table for operation.                                                                                                                       |
| 22    | A <sub>GND</sub> F | High Current Analog Force Ground.                                                                                                                                                                                                                                                                                |
| 23    | V <sub>SS</sub>    | Negative Bias Power Supply Input. Specified range of operation -0.3 V to -5.5 V.                                                                                                                                                                                                                                 |
| 24    | DGND               | Digital Ground Pin.                                                                                                                                                                                                                                                                                              |
| 25    | R <sub>FB</sub> D  | Establish Voltage Output for DAC D by Connecting to External Amplifier Output.                                                                                                                                                                                                                                   |
| 26    | V <sub>REF</sub> D | DAC D Reference Voltage Input Terminal. Establishes DAC D full-scale output voltage. Pin can be tied to V <sub>DD</sub> pin.                                                                                                                                                                                     |
| 27    | I <sub>OUT</sub> D | DAC D Current Output.                                                                                                                                                                                                                                                                                            |
| 28    | A <sub>GND</sub> D | DAC D Analog Ground.                                                                                                                                                                                                                                                                                             |

#### AD5544/AD5554 PIN CONFIGURATION

## **Typical Performance Characteristics–AD5544/AD5554**





TPC 2. AD5554 INL vs. Code  $(T_A = 25^{\circ}C)$ 





TPC 4. AD5544 Integral Nonlinearity Error vs. Op Amp Offset







TPC 6. AD5544 Differential Nonlinearity Error vs. Op Amp Offset



TPC 7. AD5554 Differential Nonlinearity Error vs. Op Amp Offset



TPC 8. AD5544 Gain Error vs. Op Amp Offset



TPC 9. AD5554 Gain Error vs. Op Amp Offset



TPC 10. AD5544 Full-Scale Tempco (ppm/°C)



TPC 11. AD5554 Full-Scale Tempco (ppm/°C)



TPC 12. AD5544 Midscale Transition



TPC 13. AD5544 Large Signal Settling Time



TPC 14. AD5544 Small Signal Settling Time



TPC 15. AD5544 Power Supply Current vs. Clock Frequency



*TPC 16. AD5554 Power Supply Current vs. Clock Frequency* 



TPC 17. AD5544/AD5554 Power Supply Rejection vs. Frequency



TPC 18. AD5544/AD5554 Power Supply Current vs. Temperature

#### CIRCUIT OPERATION

The AD5544 and AD5554 contain four, 16-bit and 14-bit, current-output, digital-to-analog converters respectively. Each DAC has its own independent multiplying reference input. Both AD5544/AD5554 use 3-wire SPI compatible serial data interface, with a configurable asynchronous  $\overline{\text{RS}}$  pin for half-scale (MSB = 1) or zero-scale (MSB = 0) preset. In addition, an  $\overline{\text{LDAC}}$  strobe enables four channel simultaneous updates for hardware synchronized output voltage changes.

#### **D/A Converter Section**

Each part contains four current-steering R-2R ladder DACs. Figure 4 shows a typical equivalent DAC. Each DAC contains a matching feedback resistor for use with an external I-to-V converter amplifier. The  $R_{FB}X$  pin is connected to the output of the external amplifier. The  $I_{OUT}X$  terminal is connected to the inverting input of the external amplifier. The  $A_{GND}X$  pin should be Kelvin-connected to the load point in the circuit requiring the full 16-bit accuracy. These DACs are designed to operate



TPC 19. AD5544/AD5554 Power Supply Current vs. Logic Input Voltage

with both negative or positive reference voltages. The  $V_{DD}$  power pin is only used by the logic to drive the DAC switches ON and OFF. Note that a matching switch is used in series with the internal 5 k $\Omega$  feedback resistor. If users are attempting to measure the value of  $R_{FB}$ , power must be applied to  $V_{DD}$  in order to achieve continuity. An additional  $V_{SS}$  bias pin is used to guard the substrate during high temperature applications to minimize zero-scale leakage currents that double every 10°C. The DAC output voltage is determined by  $V_{REF}$  and the digital data (D) as:

$$V_{OUT} = -V_{REF} \times \frac{D}{65536}$$
 (For AD5544) (Equation 1)

$$V_{OUT} = -V_{REF} \times \frac{D}{16384}$$
 (For AD5554) (Equation 2)

Note that the output polarity is opposite to the  $V_{\text{REF}}$  polarity for dc reference voltages.



#### Figure 4. Typical Equivalent DAC Channel

These DACs are also designed to accommodate ac reference input signals. Both AD5544/AD5554 will accommodate input reference voltages in the range of -12 V to +12 V. The reference voltage inputs exhibit a constant nominal input resistance of 5 k $\Omega$ , ±30%. On the other hand, the DAC outputs I<sub>OUT</sub>A, B, C, D are code-dependent and produce various output resistances and capacitances. The choice of external amplifier should take into account the variation in impedance generated by the AD5544/AD5554 on the amplifiers' inverting input node. The feedback resistance, in parallel with the DAC ladder resistance, dominates output voltage noise. For multiplying mode applications, an external feedback compensation capacitor  $(C_{FB})$  may be needed to provide a critically damped output response for step changes in reference input voltages. Figures 5 and 6 show the gain vs. frequency performance at various attenuation settings using a 23 pF external feedback capacitor connected across the  $I_{\mbox{\scriptsize OUT}}X$  and  $R_{\mbox{\scriptsize FB}}X$  terminals for AD5544 and AD5554 respectively. In order to maintain good analog performance, power supply bypassing of  $0.01 \,\mu\text{F}$ , in parallel with 1  $\mu$ F, is recommended. Under these conditions, clean power supply with low ripple voltage capability should be used. Switching power supplies is usually not suitable for this application due to the higher ripple voltage and PSS frequency-dependent characteristics. It is best to derive the AD5544/AD5554's 5 V supply from the systems' analog supply voltages. (Do not use the digital 5 V supply.) See Figure 7.



Figure 5. AD5554 Reference Multiplying Bandwidth vs. Code



Figure 6. AD5554 Reference Multiplying Bandwidth vs. Code



Figure 7. Recommended Kelvin-Sensed Hookup



Figure 8. System Level Digital Interfacing

#### SERIAL DATA INTERFACE

The AD5544/AD5554 uses a 3-wire (CS, SDI, CLK) SPI compatible serial data interface. Serial data of AD5544 and AD5554 is clocked into the serial input register in an 18-bit and 16-bit data-word format respectively. MSB bits are loaded first. Table II defines the 18 data-word bits for AD5544. Table III defines the 16 data-word bits for AD5554. Data is placed on the SDI pin, and clocked into the register on the positive clock edge of CLK subject to the data setup and data hold time requirements specified in the Interface Timing Specifications. Data can only be clocked in while the  $\overline{CS}$  chip select pin is active low. For AD5544, only the last 18 bits clocked into the serial register will be interrogated when the  $\overline{CS}$  pin returns to the logic high state, extra data bits are ignored. For AD5554, only the last 16 bits clocked into the serial register will be interrogated when the  $\overline{CS}$ pin returns to the logic high state. Since most microcontrollers output serial data in 8-bit bytes, three right-justified data bytes can be written to the AD5544. Keeping the CS line low between the first, second, and third byte transfers will result in a successful serial register update. Similarly, two right-justified data bytes

can be written to the AD5554. Keeping the  $\overline{CS}$  line low between the first and second byte transfer will result in a successful serial register update.

Once the data is properly aligned in the shift register, the positive edge of the  $\overline{CS}$  initiates the transfer of new data to the target DAC register, determined by the decoding of address bits A1 and A0. For AD5544, Tables I, III, V, and Figure 2 define the characteristics of the software serial interface. For AD5554, Tables II, IV, V, and Figure 3 define the characteristics of the software serial interface. Figures 8 and 9 show the equivalent logic interface for the key digital control pins for AD5544. AD5554 has similar configuration, except with 14 data bits.

Two additional pins  $\overline{\text{RS}}$  and MSB provide hardware control over the preset function and DAC Register loading. If these functions are not needed, the  $\overline{\text{RS}}$  pin can be tied to logic high. The asynchronous input  $\overline{\text{RS}}$  pin forces all input and DAC registers to either the zero-code state (MSB = 0), or the half-scale state (MSB = 1)



Figure 9. AD5544/AD5554 Equivalent Logic Interface

#### **POWER-ON RESET**

When the  $V_{DD}$  power supply is turned ON, an internal reset strobe forces all the Input and DAC registers to the zero-code state or half-scale, depending on the MSB pin voltage. The  $V_{DD}$ power supply should have a smooth positive ramp without drooping in order to have consistent results, especially in the region of  $V_{DD} = 1.5$  V to 2.3 V. The  $V_{SS}$  supply has no effect on the power-ON reset performance. The DAC register data will stay at zero or half-scale setting until a valid serial register data load takes place.

#### **ESD** Protection Circuits

All logic-input pins contain back-biased ESD protection Zeners connected to ground (DGND) and  $V_{DD}$  as shown in Figure 9.



Figure 10. Equivalent ESD Protection Circuits

#### PCB LAYOUT

In PCB layout, all analog ground, A<sub>GND</sub>X, should be tied together. Amplifiers suitable for I-to-V conversion include:

- High Accuracy: OP97, OP297
- Speed and Accuracy: OP42
- ±5 V Applications: OP162/OP262/OP462, OP184/OP284/ OP484

#### APPLICATIONS

The AD5544/AD5554 are inherently 2-quadrant multiplying D/A converters. That is, they can be easily set up for unipolar output operation. The full-scale output polarity is the inverse of the reference-input voltage.

In some applications it may be necessary to generate the full 4quadrant multiplying capability or a bipolar output swing. This is easily accomplished using an additional external amplifier (A2) configured as a summing amplifier (see Figure 11). In this circuit the first and second amplifiers (A1 and A2) provide a total gain-of-2 which increases the output voltage span to 20 V. Biasing the external amplifier with a 10 V offset from the reference voltage results in a full 4-quadrant multiplying circuit. The transfer equation of this circuit shows that both negative and positive output voltages are created as the input data (D) is incremented from code zero ( $V_{OUT} = -10$  V) to midscale ( $V_{OUT} = 0$  V) to full-scale ( $V_{OUT} = 10$  V).

$$V_{OUT} = \left(\frac{D}{32768} - 1\right) \times V_{REF} \text{ (For AD5544)} \qquad (\text{Equation 3})$$

$$V_{OUT} = \left(\frac{D}{8192} - 1\right) \times V_{REF}$$
 (For AD5554) (Equation 4)



DIGITAL INTERFACE CONNECTIONS OMITTED FOR CLARITY.

Figure 11. Four-Quadrant Multiplying Application Circuit



#### **OUTLINE DIMENSIONS**

Dimensions shown in inches and (mm).

