# 12-Bit 200 kSPS Complete Sampling ADC AD678\* #### **FEATURES** AC and DC Characterized and Specified (K, B and T Grades) 200k Conversions per Second 1 MHz Full Power Bandwidth 500 kHz Full Linear Bandwidth 72 dB S/N+D (K, B, T Grades) Twos Complement Data Format (Bipolar Mode) Straight Binary Data Format (Unipolar Mode) 10 MΩ Input Impedance 8-Bit or 16-Bit Bus Interface On-Board Reference and Clock 10 V Unipolar or Bipolar Input Range Commercial, Industrial and Military Temperature Range Grades MIL-STD-883 Compliant Versions Available #### PRODUCT DESCRIPTION The AD678 is a complete, multipurpose 12-bit monolithic analog-to-digital converter, consisting of a sample-hold amplifier (SHA), a microprocessor compatible bus interface, a voltage reference and clock generation circuitry. The AD678 is specified for ac (or "dynamic") parameters such as S/N+D ratio, THD and IMD which are important in signal processing applications. In addition, the AD678K, B and T grades are fully specified for dc parameters which are important in measurement applications. The AD678 offers a choice of digital interface formats; the 12 data bits can be accessed by a 16-bit bus in a single read operation or by an 8-bit bus in two read operations (8+4), with right or left justification. Data format is straight binary for unipolar mode and twos complement binary for bipolar mode. The input has a full-scale range of 10 V with a full power bandwidth of 1 MHz and a full linear bandwidth of 500 kHz. High input impedance (10 M $\Omega$ ) allows direct connection to unbuffered sources without signal degradation. This product is fabricated on Analog Devices' BiMOS process, combining low power CMOS logic with high precision, low noise bipolar circuits; laser-trimmed thin-film resistors provide high accuracy. The converter utilizes a recursive subranging algorithm which includes error correction and flash converter circuitry to achieve high speed and resolution. The AD678 operates from +5 V and $\pm 12$ V supplies and dissipates 560 mW (typ). The AD678 is available in 28-lead plastic DIP, ceramic DIP, and 44-lead J-leaded ceramic surface mount packages. Screening to MIL-STD-883C Class B is also available. \*Protected by U.S. Patent Nos. 4,804,960; 4,814,767; 4,833,345; 4,250,445; 4,808,908; RE30,586. #### REV. C Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. #### FUNCTIONAL BLOCK DIAGRAM #### PRODUCT HIGHLIGHTS - COMPLETE INTEGRATION: The AD678 minimizes external component requirements by combining a high speed sample-hold amplifier (SHA), ADC, 5 V reference, clock and digital interface on a single chip. This provides a fully specified sampling A/D function unattainable with discrete designs. - 2. SPECIFICATIONS: The AD678K, B and T grades provide fully specified and tested ac and dc parameters. The AD678J, A and S grades are specified and tested for ac parameters; dc accuracy specifications are shown as typicals. DC specifications (such as INL, gain and offset) are important in control and measurement applications. AC specifications (such as S/N+D ratio, THD and IMD) are of value in signal processing applications. - 3. EASE OF USE: The pinout is designed for easy board layout, and the choice of single or two read cycle output provides compatibility with 16- or 8-bit buses. Factory trimming eliminates the need for calibration modes or external trimming to achieve rated performance. - 4. RELIABILITY: The AD678 utilizes Analog Devices' monolithic BiMOS technology. This ensures long-term reliability compared to multichip and hybrid designs. - 5. UPGRADE PATH: The AD678 provides the same pinout as the 14-bit, 128 kSPS AD679 ADC. - The AD678 is available in versions compliant with MIL-STD-883. Refer to the *Analog Devices Military Products Databook* or current AD678/883B data sheet for detailed specifications. # AD678-SPECIFICATIONS AC SPECIFICATIONS $(T_{MIN}$ to $T_{MAX}$ , $V_{CC}=+12$ V $\pm$ 5%, $V_{EE}=-12$ V $\pm$ 5%, $V_{DD}=+5$ V $\pm$ 10%, $f_{SAMPLE}=200$ kSPS, $f_{IN}=10.06$ kHz unless otherwise noted)<sup>1</sup> | | | AD678J/A | <b>A/S</b> | | | | | |-----------------------------------------------------------|-----|----------|------------|-----|-------|-------|-------| | Parameter | Min | Тур | Max | Min | Typ | Max | Units | | SIGNAL-TO-NOISE AND DISTORTION (S/N+D) RATIO <sup>2</sup> | | | | | | | | | -0.5 dB Input (Referred to -0 dB Input) | 70 | 71 | | 71 | 73 | | dB | | -20 dB Input (Referred to −20 dB Input) | | 51 | | | 53 | | dB | | -60 dB Input (Referred to -60 dB Input) | | 11 | | | 13 | | dB | | TOTAL HARMONIC DISTORTION (THD) <sup>3</sup> | | -88 | -80 | | -88 | -80 | dB | | | | 0.004 | 0.010 | | 0.004 | 0.010 | % | | PEAK SPURIOUS OR PEAK HARMONIC COMPONENT | | -87 | -80 | | -87 | -80 | dB | | FULL POWER BANDWIDTH | | 1 | | | 1 | | MHz | | FULL LINEAR BANDWIDTH | 500 | | | 500 | | | kHz | | INTERMODULATION DISTORTION (IMD) <sup>4</sup> | | | | | | | | | 2nd Order Products | | -85 | -80 | | -85 | -80 | dB | | 3rd Order Products | | -90 | -80 | | -90 | -80 | dB | #### NOTES Specifications subject to change without notice. ## **DIGITAL SPECIFICATIONS** (All device types $T_{MIN}$ to $T_{MAX}$ , $V_{CC}=+12$ V $\pm$ 5%, $V_{EE}=-12$ V $\pm$ 5%, $V_{DD}=+5$ V $\pm$ 10%) | Parameter | | Test Conditions | Min | Max | Units | |----------------------------|---------------------------|---------------------------------|-----|-------------|-------| | LOGI | CINPUTS | | | | | | $V_{IH}$ | High Level Input Voltage | | 2.0 | $ m V_{DD}$ | V | | $ m V_{IL}$ | Low Level Input Voltage | | 0 | 0.8 | V | | $\mathbf{I}_{\mathbf{IH}}$ | High Level Input Current | $V_{IN} = V_{DD}$ | -10 | +10 | μA | | ${ m I}_{ m IL}$ | Low Level Input Current | $V_{IN} = 0 V$ | -10 | +10 | μA | | $C_{IN}$ | Input Capacitance | | | 10 | pF | | LOGI | COUTPUTS | | | | | | $V_{OH}$ | High Level Output Voltage | $I_{OH} = 0.1 \text{ mA}$ | 4.0 | | V | | | | $I_{OH} = 0.5 \text{ mA}$ | 2.4 | | V | | $V_{OL}$ | Low Level Output Voltage | $I_{OL} = 1.6 \text{ mA}$ | | 0.4 | V | | $I_{OZ}$ | High Z Leakage Current | $V_{IN} = 0 \text{ or } V_{DD}$ | -10 | +10 | μA | | $C_{OZ}$ | High Z Output Capacitance | | | 10 | pF | Specifications subject to change without notice. -2- REV. C $<sup>^{1}</sup>f_{IN}$ amplitude = -0.5 dB (9.44 V p-p) bipolar mode full scale unless otherwise indicated. All measurements referred to a -0 dB (9.997 V p-p) input signal unless otherwise indicated. $<sup>^2</sup>$ See Figures 13 and 14 for higher frequencies and other input amplitudes. <sup>&</sup>lt;sup>3</sup>See Figure 12. $<sup>^4</sup>f_A = 9.08$ kHz, $f_B = 9.58$ kHz, with $f_{SAMPLE} = 200$ kSPS. See Definition of Specifications section and Figure 16. $\textbf{DC SPECIFICATIONS} \text{ ($T_{MIN}$ to $T_{MAX}$, $V_{CC} = +12$ V $\pm 5\%$, $V_{EE} = -12$ V $\pm 5\%$, $V_{DD} = +5$ V $\pm 10\%$ unless otherwise noted) }$ | | | AD6791/A/S | | | AD678K/B/ | г | | |--------------------------------------------|------------|-------------------|------|------|-----------|------|-----------| | Parameter | Min | AD678J/A/S<br>Typ | Max | Min | Typ | Max | Units | | TEMPERATURE RANGE | | | | | | | | | J, K Grades | 0 | | +70 | 0 | | +70 | °C | | A, B Grades | -40 | | +85 | -40 | | +85 | °C | | S, T Grades | -40<br>-55 | | +125 | -55 | | +125 | °C | | 5, 1 Grades | -55 | | T123 | -55 | | T123 | C | | ACCURACY | | | | | | | D. | | Resolution | 12 | | | 12 | | | Bits | | Integral Nonlinearity (INL) | | ±1 | | | $\pm 0.7$ | ±1 | LSB | | Differential Nonlinearity (DNL) | 12 | | | 12 | | | Bits | | Unipolar Zero Error (@ +25°C) <sup>1</sup> | | ±4 | | | ±2 | ±3 | LSB | | Bipolar Zero Error $(@ +25^{\circ}C)^{1}$ | | ±4 | | | ±3 | ±5 | LSB | | Gain Error (@ +25°C) <sup>1, 2</sup> | | $\pm 4$ | | | ±3 | ±6 | LSB | | Temperature Drift | | | | | | | | | Unipolar/Bipolar Zero | | | | | | | | | J, K Grades | | ±2 | | | ±2 | ±4 | LSB | | A, B Grades | | ±4 | | | ±3 | ±4 | LSB | | S, T Grades | | ±5 | | | $\pm 4$ | ±5 | LSB | | Gain <sup>3</sup> | | | | | | | | | J, K Grades | | ±4 | | | ±4 | ±6 | LSB | | A, B Grades | | ±7 | | | ±5 | ±9 | LSB | | S, T Grades | | $\pm 10$ | | | ±8 | ±10 | LSB | | Gain <sup>4</sup> | | | | | | | | | J, K Grades | | ±2 | | | ±2 | ±4 | LSB | | A, B Grades | | ±4 | | | ±3 | ±4 | LSB | | S, T Grades | | ±6 | | | ±5 | ±6 | LSB | | ANALOG INPUT | | | | | | | | | Input Ranges | | | | | | | | | Unipolar Range | 0 | | +10 | 0 | | +10 | V | | Bipolar Range | -5 | | +5 | -5 | | +5 | V | | Input Resistance | | 10 | | | 10 | | $M\Omega$ | | Input Capacitance | | 10 | | | 10 | | pF | | Input Settling Time | | | 1 | | | 1 | μs | | Aperture Delay | | 10 | | | 10 | | ns | | Aperture Jitter | | 150 | | | 150 | | ps | | INTERNAL VOLTAGE REFERENCE | | | | | | | | | Output Voltage <sup>5</sup> | 4.98 | | 5.02 | 4.98 | | 5.02 | V | | External Load | | | | | | | | | Unipolar Mode | | | +1.5 | | | +1.5 | mA | | Bipolar Mode | | | +0.5 | | | +0.5 | mA | | POWER SUPPLIES | | | | | | | | | Power Supply Rejection | | | | | | | | | $V_{CC} = +12 \text{ V} \pm 5\%$ | | ±2 | | | | ±2 | LSB | | $V_{EE} = -12 \text{ V} \pm 5\%$ | | ±2 | | | | ±2 | LSB | | $V_{DD} = +5 \text{ V} \pm 10\%$ | | ±2 | | | | ±2 | LSB | | Operating Current | | - <b>-</b> | | | | | | | I <sub>CC</sub> | | 18 | 20 | | 18 | 20 | mA | | $ m I_{EE}$ | | 25 | 34 | | 25 | 34 | mA | | $I_{ m DD}$ | | 8 | 12 | | 8 | 12 | mA | | Power Consumption | | 560 | 745 | | 560 | 745 | mW | | Power Consumption | | 560 | 745 | | 560 | 745 | mW | REV. C -3- <sup>&</sup>lt;sup>1</sup>Adjustable to zero. <sup>&</sup>lt;sup>2</sup>Includes internal voltage reference error. <sup>&</sup>lt;sup>3</sup>Includes internal voltage reference drift. <sup>&</sup>lt;sup>4</sup>Excludes internal voltage reference drift. <sup>5</sup>With maximum external load applied. Specifications subject to change without notice. ## **AD678** # TIMING SPECIFICATIONS (All grades, $T_{MIN}$ to $T_{MAX}$ , $V_{CC}=+12$ V $\pm$ 5%, $V_{EE}=-12$ V $\pm$ 5%, $V_{DD}=+5$ V $\pm$ 10% unless otherwise noted) | Parameter | Symbol | Min | Max | Units | |------------------------------|-------------------|-----|----------|-------| | SC Delay | t <sub>SC</sub> | 50 | | ns | | Conversion Time | t <sub>C</sub> | 3.0 | 4.4 | μs | | Conversion Rate <sup>l</sup> | $t_{CR}$ | | 5 | μs | | Convert Pulsewidth | $t_{CP}$ | 97 | | ns | | Aperture Delay | $t_{AD}$ | 5 | 20 | ns | | Status Delay | t <sub>SD</sub> | 0 | 400 | ns | | Access Time <sup>2, 3</sup> | $t_{\mathrm{BA}}$ | 10 | 100 | ns | | | | 10 | $57^{4}$ | ns | | Float Delay <sup>5</sup> | $t_{\mathrm{FD}}$ | 10 | 80 | ns | | Output Delay | t <sub>OD</sub> | | 0 | ns | | Format Setup | $t_{FS}$ | 47 | | ns | | OE Delay | t <sub>OE</sub> | 0 | | ns | | Read Pulsewidth | $t_{RP}$ | 97 | | ns | | Conversion Delay | t <sub>CD</sub> | 150 | | ns | | EOCEN Delay | $t_{ m EO}$ | 0 | | ns | -4- #### NOTES <sup>&</sup>lt;sup>5</sup>Measured from the rising edge of $\overline{\text{OE}/\text{EOCEN}}$ (2.0 V) to the time at which the output voltage changes by 0.5 V. See Figure 3; C<sub>OUT</sub> = 10 pF. Specifications subject to change without notice. #### **NOTES** Figure 1. Conversion Timing Figure 2. EOC Timing Figure 3. Load Circuit for Bus Timing Specifications REV. C <sup>&</sup>lt;sup>1</sup>Includes acquisition time. <sup>&</sup>lt;sup>2</sup>Measured from the falling edge of $\overline{\text{OE}/\text{EOCEN}}$ (0.8 V) to the time at which the data lines/EOC cross 2.0 V or 0.8 V. See Figure 3. $<sup>{}^{3}</sup>C_{OUT} = 100 \text{ pF.}$ ${}^{4}C_{OUT} = 50 \text{ pF.}$ IN ASYNCHRONOUS MODE, STATE OF $\overline{\text{CS}}$ DOES NOT AFFECT OPERATION. SEE THE START CONVERSION TRUTH TABLE FOR DETAILS. <sup>&</sup>lt;sup>2</sup> EOCEN = LOW; SEE FIGURE 2. IN SYNCHRONOUS MODE, EOC IS A THREE-STATE OUTPUT. IN ASYNCHRONOUS MODE, EOC IS AN OPEN DRAIN OUTPUT. <sup>3</sup>DATA SHOULD NOT BE ENABLED DURING A CONVERSION. #### ABSOLUTE MAXIMUM RATINGS\* | Sanai Gantian | With<br>Respect | Min | Man | This | |------------------------|-----------------|----------|--------------------|-------| | Specification | То | Min | Max | Units | | $V_{CC}$ | AGND | -0.3 | +18 | V | | $V_{EE}$ | AGND | -18 | +0.3 | V | | $V_{CC}$ | $V_{EE}$ | -0.3 | +26.4 | V | | $V_{\mathrm{DD}}$ | DGND | 0 | +7 | V | | AGND | DGND | -1 | +1 | V | | AIN, REF <sub>IN</sub> | AGND | $V_{EE}$ | $V_{CC}$ | V | | Digital Inputs | DGND | -0.5 | +7 | V | | Digital Outputs | DGND | -0.5 | $V_{\rm DD} + 0.3$ | V | | Max Junction | | | | | | Temperature | | | 175 | °C | | Operating Temperature | | | | | | J and K Grades | | 0 | +70 | °C | | A and B Grades | | -40 | +85 | °C | | S and T Grades | | -55 | +125 | °C | | Storage Temperature | | -65 | +150 | °C | | Lead Temperature | | | | | | (10 sec max) | | | +300 | °C | Functional Block Diagram #### **ESD SENSITIVITY** The AD678 features input protection circuitry consisting of large "distributed" diodes and polysilicon series resistors to dissipate both high energy discharges (Human Body Model) and fast, low energy pulses (Charged Device Model). Per Method 3015.2 of MIL-STD-883C, the AD678 has been classified as a Category 1 device. Proper ESD precautions are strongly recommended to avoid functional damage or performance degradation. Charges as high as 4000 volts readily accumulate on the human body and test equipment and discharge without detection. Unused devices must be stored in conductive foam or shunts, and the foam should be discharged to the destination socket before devices are removed. For further information on ESD precautions, refer to Analog Devices' *ESD Prevention Manual*. #### **ORDERING GUIDE** | Model <sup>1</sup> | Package | Temperature Range | Tested and Specified | Package Option <sup>2</sup> | |--------------------|----------------------|-------------------|----------------------|-----------------------------| | AD678JN | 28-Lead Plastic DIP | 0°C to +70°C | AC | N-28 | | AD678KN | 28-Lead Plastic DIP | 0°C to +70°C | AC + DC | N-28 | | AD678JD | 28-Lead Ceramic DIP | 0°C to +70°C | AC | D-28 | | AD678KD | 28-Lead Ceramic DIP | 0°C to +70°C | AC + DC | D-28 | | AD678AD | 28-Lead Ceramic DIP | −40°C to +85°C | AC | D-28 | | AD678BD | 28-Lead Ceramic DIP | −40°C to +85°C | AC + DC | D-28 | | AD678AJ | 44-Lead Ceramic JLCC | −40°C to +85°C | AC | J-44 | | AD678BJ | 44-Lead Ceramic JLCC | −40°C to +85°C | AC + DC | J-44 | | AD678SD | 28-Lead Ceramic DIP | −55°C to +125°C | AC | D-28 | | AD678TD | 28-Lead Ceramic DIP | −55°C to +125°C | AC + DC | D-28 | #### NOTES REV. C \_5\_ <sup>\*</sup>Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. <sup>&</sup>lt;sup>1</sup>For details on grade and package offerings screened in accordance with MIL-STD-883, refer to Analog Devices Military Products Databook or /883 data sheet. <sup>2</sup>N = Plastic DIP; D = Ceramic DIP; J = J-Leaded Ceramic Chip Carrier. #### PIN DESCRIPTION | Symbol | 28-Lead DIP<br>Pin No. | 44-Lead<br>JLCC Pin No. | Туре | Name and Function | |------------------------|------------------------|---------------------------------------------------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | AGND | 7 | 11 | P | Analog Ground. This is the ground return for AIN only. | | AIN | 6 | 10 | AI | Analog Signal Input. | | BIPOFF | 10 | 15 | AI | Bipolar Offset. Connect to AGND for $+10$ V input unipolar mode and straight binary output coding. Connect to REF <sub>OUT</sub> through 50 $\Omega$ resistor for $\pm 5$ V input bipolar mode and twos complement binary output coding. See Figures 7 and 8. | | CS | 4 | 6 | DI | Chip Select. Active LOW. | | DGND | 14 | 23 | P | Digital Ground | | DB11-DB4 | 26–19 | 40, 39, 37, 36, 35, 34, 33, 31 | DO | Data Bits 11 through 4. In 12-bit format (see $12/\overline{8}$ pin), these pins provide the upper 8 bits of data. In 8-bit format, these pins provide all 12 bits in two bytes (see $R/\overline{L}$ pin). Active HIGH. | | DB3, DB2 | 18, 17 | 30, 27 | DO | Data Bits 3 and 2. In 12-bit format, these pins provide Data Bit 3 and Data Bit 2. Active HIGH. In 8-bit format they are undefined and should be tied to $V_{\rm DD}$ . | | DB1 $(R/\overline{L})$ | 16 | 26 | DO | In 12-bit format, Data Bit 1. Active HIGH. | | $DB0 (\overline{HBE})$ | 15 | 25 | DO | In 12-bit format, Data Bit 0. Active HIGH. | | EOC | 27 | 42 | DO | End-of-Convert. EOC goes LOW when a conversion starts and goes HIGH when the conversion is finished. In asynchronous mode, EOC is an open drain output and requires an external 3 k $\Omega$ pull-up resistor. See $\overline{EOCEN}$ and SYNC pins for information on EOC gating. | | <b>EOCEN</b> | 1 | 1 | DI | End-Of-Convert Enable. Enables EOC pin. Active LOW. | | HBE (DB0) | 15 | 25 | DI | In 8-bit format, High Byte Enable. If LOW, output contains high byte. If HIGH, output contains low byte. | | <del>OE</del> | 2 | 3 | DI | Output Enable. The falling edge of $\overline{OE}$ enables DB11–DB0 in 12-bit format and DB11–DB4 in 8-bit format. Gated with $\overline{CS}$ . Active LOW. | | $REF_{IN}$ | 9 | 14 | AI | Reference Input. +5 V input gives 10 V full-scale range. | | $REF_{OUT}$ | 8 | 12 | AO | +5 V Reference Output. Tied to REF <sub>IN</sub> through 50 $\Omega$ resistor for normal operation. | | R/L (DB1) | 16 | 26 | DI | In 8-bit format, Right/Left justified. Sets alignment of 12-bit result within 16-bit field. Tied to V <sub>DD</sub> for right-justified output and tied to DGND for left-justified output. | | <u>SC</u> | 3 | 5 | DI | Start Convert. Active LOW. See SYNC pin for gating. | | SYNC | 13 | 21 | DI | SYNC Control. If tied to $V_{DD}$ (synchronous mode), $\overline{SC}$ , EOC and $\overline{EOCEN}$ are gated by $\overline{CS}$ . If tied to DGND (asynchronous mode), $\overline{SC}$ and $\overline{EOCEN}$ are independent of $\overline{CS}$ , and EOC is an open drain output. EOC requires an external 3 k $\Omega$ pull-up resistor in asynchronous mode. | | $V_{CC}$ | 11 | 17 | P | +12 V Analog Power. | | $V_{EE}$ | 5 | 8 | P | -12 V Analog Power. | | $V_{D\underline{D}}$ | 28 | 43 | P | +5 V Digital Power. | | 12/8 | 12 | 19 | DI | Twelve/eight-bit format. If tied HIGH, sets output format to 12-bit parallel. If tied | | No Connect | | 2, 4, 7, 9, 13,<br>16, 18, 20, 22,<br>24, 28, 29, 32,<br>38, 41, 44 | | LOW, sets output format to 8-bit multiplexed. These pins are unused and should be connected to DGND or $V_{\rm DD}$ . | Type: AI = Analog Input; AO = Analog Output; DI = Digital Input (TTL and 5 V CMOS compatible); DO = Digital Output (TTL and 5 V CMOS compatible). All DO pins are three-state drivers; P = Power. #### PIN CONFIGURATIONS | | | 1 | |----------------------|----------------------------|--------------------| | EOCEN 1 | • | 28 V <sub>DD</sub> | | ŌE 2 | | 27 EOC | | SC 3 | | 26 DB11 | | CS 4 | | 25 DB10 | | V <sub>EE</sub> 5 | | 24 DB9 | | AIN 6 | | 23 DB8 | | AGND 7 | AD678 | 22 DB7 | | REF <sub>OUT</sub> 8 | TOP VIEW<br>(Not to Scale) | 21 DB6 | | REF <sub>IN</sub> 9 | | 20 DB5 | | BIPOFF 10 | | 19 DB4 | | V <sub>CC</sub> 11 | | 18 DB3 | | 12/8 12 | | 17 DB2 | | SYNC 13 | | 16 DB1 (R/L) | | DGND 14 | | 15 DB0 (HBE) | **DIP PACKAGE** #### JLCC PACKAGE -6- REV. C ## **Definition of Specifications—AD678** #### **NYQUIST FREQUENCY** An implication of the Nyquist sampling theorem, the "Nyquist Frequency" of a converter is that input frequency which is one-half the sampling frequency of the converter. #### SIGNAL-TO-NOISE AND DISTORTION (S/N+D) RATIO S/N+D is the ratio of the rms value of the measured input signal to the rms sum of all other spectral components below the Nyquist frequency, including harmonics but excluding dc. #### TOTAL HARMONIC DISTORTION (THD) THD is the ratio of the rms sum of the first six harmonic components to the rms value of a full-scale input signal and is expressed as a percentage or in decibels. For input signals or harmonics that are above the Nyquist frequency, the aliased component is used. #### PEAK SPURIOUS OR PEAK HARMONIC COMPONENT The peak spurious or peak harmonic component is the largest spectral component excluding the input signal and dc. This value is expressed in decibels relative to the rms value of a fullscale input signal. #### INTERMODULATION DISTORTION (IMD) With inputs consisting of sine waves at two frequencies, fa and fb, any device with nonlinearities will create distortion products, of order (m+n), at sum and difference frequencies of mfa $\pm$ nfb, where m, n = 0, 1, 2, 3.... Intermodulation terms are those for which m or n is not equal to zero. For example, the second order terms are (fa+fb) and (fa-fb) and the third order terms are (2 fa+fb), (2 fa-fb), (fa+2 fb) and (fa-2 fb). The IMD products are expressed as the decibel ratio of the rms sum of the measured input sides to the rms sum of the distortion terms. The two signals applied to the converter are of equal amplitude and the peak value of their sum is -0.5 dB from full scale (9.44 V p-p). The IMD products are normalized to a 0 dB input signal. #### BANDWIDTH The full-power bandwidth is that input frequency at which the amplitude of the reconstructed fundamental is reduced by 3 dB for a full-scale input. The full-linear bandwidth is the input frequency at which the slew rate limit of the sample-hold-amplifier (SHA) is reached. At this point, the amplitude of the reconstructed fundamental has degraded by less than 0.1 dB. Beyond this frequency, distortion of the sampled input signal increases significantly. The AD678 has been designed to optimize input bandwidth, allowing the AD678 to undersample input signals with frequencies significantly above the converter's Nyquist frequency. #### **APERTURE DELAY** Aperture delay is a measure of the SHA's performance and is measured from the falling edge of Start Convert $(\overline{SC})$ to when the input signal is held for conversion. In synchronous mode, Chip Select $(\overline{CS})$ should be LOW before $\overline{SC}$ to minimize aperture delay. #### **APERTURE JITTER** Aperture jitter is the variation in aperture delay for successive samples and is manifested as noise on the input to the A/D. #### INPUT SETTLING TIME Settling time is a function of the SHA's ability to track fast slewing signals. This is specified as the maximum time required in track mode after a full-scale step input to guarantee rated conversion accuracy. #### **DIFFERENTIAL NONLINEARITY (DNL)** In an ideal ADC, code transitions are 1 LSB apart. Differential nonlinearity is the maximum deviation from this ideal value. It is often specified in terms of resolution for which no missing codes (NMC) are guaranteed. #### UNIPOLAR ZERO ERROR In unipolar mode, the first transition should occur at a level 1/2 LSB above analog ground. Unipolar zero error is the deviation of the actual transition from that point. This error can be adjusted as discussed in the Input Connections and Calibration section. #### **BIPOLAR ZERO ERROR** In the bipolar mode, the major carry transition (1111 1111 1111 to 0000 0000 0000) should occur at an analog value 1/2 LSB below analog ground. Bipolar zero error is the deviation of the actual transition from that point. This error can be adjusted as discussed in the Input Connections and Calibration section. #### GAIN ERROR The last transition should occur at an analog value 1 1/2 LSB below the nominal full scale (9.9963 volts for a 0–10 V range, 4.9963 volts for a $\pm 5$ V range). The gain error is the deviation of the actual difference between the first and last code transition from the ideal difference between the first and last code transition. This error can be adjusted as shown in the Input Connections and Calibration section. #### **INTEGRAL NONLINEARITY (INL)** The ideal transfer function for a linear ADC is a straight line drawn between "zero" and "full scale." The point used as "zero" occurs 1/2 LSB before the first code transition. "Full scale" is defined as a level 1 1/2 LSB beyond the last code transition. Integral nonlinearity is the worst-case deviation of a code from the straight line. The deviation of each code is measured from the middle of that code. #### POWER SUPPLY REJECTION Variations in power supply will affect the full-scale transition, but not the converter's linearity. Power Supply Rejection is the maximum change in the full-scale transition point due to a change in power-supply voltage from the nominal value. #### TEMPERATURE DRIFT This is the maximum change in the parameter from the initial value (@ +25°C) to the value at $T_{MIN}$ or $T_{MAX}$ . REV. C \_\_7\_ ## **AD678**—Dynamic Performance Figure 4. Harmonic Distortion vs. Input Frequency Figure 5. S/N+D vs. Input Amplitude (f<sub>SAMPLE</sub> 200 kSPS) Figure 6. S/N+D vs. Input Frequency and Amplitude Figure 7. Nonaveraged 2048 Point FFT at 200 kSPS, $f_{\rm IN} = 49.902~{\rm kHz}$ Figure 8. IMD Plot for $f_{IN} = 9.08 \text{ kHz}$ (fa), 9.58 kHz (fb) Figure 9. Power Supply Rejection ( $f_{IN} = 10 \text{ kHz}$ , $f_{SAMPLE} = 200 \text{ kSPS}$ , $V_{RIPPLE} = 0.1 \text{ V p-p}$ ) -8- REV. C #### CONVERSION CONTROL In synchronous mode (SYNC = HIGH), both Chip Select $(\overline{CS})$ and Start Convert (SC) must be brought LOW to start a conversion. $\overline{CS}$ should be LOW $t_{SC}$ before $\overline{SC}$ is brought LOW. In asynchronous mode (SYNC = LOW), a conversion is started by bringing $\overline{SC}$ low, regardless of the state of $\overline{CS}$ . Before a conversion is started, End-of-Convert (EOC) is HIGH, and the sample-hold is in track mode. After a conversion is started, the sample-hold goes into hold mode and EOC goes LOW, signifying that a conversion is in progress. During the conversion, the sample-hold will go back into track mode and start acquiring the next sample. EOC goes HIGH when the conversion is finished. In track mode, the sample-hold will settle to $\pm 0.01\%$ (12 bits) in 1 µs maximum. The acquisition time does not affect the throughput rate as the AD678 goes back into track mode more than 1 us before the next conversion. In multichannel systems, the input channel can be switched as soon as EOC goes LOW if the maximum throughput rate is needed. 12-Bit Mode Coding Format (1 LSB = 2.44 mV) | Unipolar C<br>(Straight E | 0 | Bipolar Coding<br>(Twos Complement) | | | | | |----------------------------|-------------------------|----------------------------------------------------------|----------------------------------|--|--|--| | $V_{\rm IN}\star$ | Output Code | V <sub>IN</sub> * | Output Code | | | | | 0 V<br>5.000 V<br>9.9976 V | 000 0<br>100 0<br>111 1 | -5.000 V<br>-0.002 V<br>0.000 V<br>+2.500 V<br>+4.9976 V | 100 0<br>111 1<br>000 0<br>010 0 | | | | <sup>\*</sup>Code center. #### **OUTPUT ENABLE TRUTH TABLES** 12-BIT MODE ( $12/\overline{8} = HIGH$ ) | $\frac{\text{INPUTS}}{(\overline{\text{CS}} \text{ U } \overline{\text{OE}})}$ | OUTPUT<br>DB11-DB0 | |--------------------------------------------------------------------------------|----------------------| | 1 | High Z | | 0 | Enable 12-Bit Output | #### 8-BIT MODE (12/8 = LOW) | | $ \begin{array}{c c} \text{INPUTS} \\ R/\overline{L} \mid \overline{\text{HBE}} \mid (\overline{\text{CS}} \ \text{U} \ \overline{\text{OE}}) \end{array} $ | | | | D | | | | UT<br>DI | | | |----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|---|---|--------|--------|--------|--------|--------|----------|--------|--------| | | X | X | 1 | | | | Hi | gh | Z | | | | | 1 | 0 | 0 | 0 | 0 | 0 | 0 | a | b | c | d | | Unipolar | 1 | 1 | 0 | e | f | g | h | i | j | k | 1 | | Mode | 0 | 0 | 0 | a | b | С | d | e | f | g | h | | | 0 | 1 | 0 | i | j | k | 1 | 0 | 0 | 0 | 0 | | | 1 | 0 | 0 | a | a | a | a | a | b | c | d | | Bipolar | 1 | 1 | 0 | e | f | g | h | i | j | k | 1 | | Mode | 0 | 0 | 0 | a<br>i | b<br>i | c<br>k | d<br>1 | e<br>0 | f<br>0 | g<br>0 | h<br>0 | | • | 1 | 1 | 0 | e | f | g | h | i | j | k | 1 | 1 = HIGH voltage level. a = MSB. 0 = LOW voltage level. 1 = LSB. X = Don't care. U = Logical OR. #### **END-OF-CONVERT** In asynchronous mode, End-of-Convert (EOC) is an open drain output (requiring a minimum 3 k $\Omega$ pull-up resistor) enabled by End-of-Convert ENable (EOCEN). In synchronous mode, EOC is a three-state output which is enabled by EOCEN and CS. See the Conversion Status Truth Table for details. Access (t<sub>BA</sub>) and float (t<sub>ED</sub>) timing specifications do not apply in asynchronous mode where they are a function of the time constant formed by the 10 pF output capacitance and the pull-up resistor. #### START CONVERSION TRUTH TABLE | | IN | PUT | S | | |--------------|------|-----|----|-----------------------| | | SYNC | CS | SC | STATUS | | | 1 | 1 | X | No Conversion | | Synchronous | 1 | 0 | | Start Conversion | | Mode | 1 | | 0 | Start Conversion | | | | | | (Not Recommended) | | | 1 | 0 | 0 | Continuous Conversion | | | | | | (Not Recommended) | | | 0 | X | 1 | No Conversion | | Asynchronous | 0 | X | | Start Conversion | | Mode | 0 | X | 0 | Continuous Conversion | | | | | | (Not Recommended) | #### NOTES 1 = HIGH voltage level. 0 = LOW voltage level. X = Don't care. = HIGH to LOW transition. Must stay low for $t = t_{CP}$ . #### **CONVERSION STATUS TRUTH TABLE** | | INPUTS<br>SYNC CS EOCEN | | | OUTPUT<br>EOC | STATUS | |---------------------|-----------------------------|------------------|------------------|----------------------------|-----------------------------------------| | Synchronous<br>Mode | 1<br>1<br>1<br>1 | 0<br>0<br>1<br>X | 0<br>0<br>X<br>1 | 0<br>1<br>High Z<br>High Z | Converting Not Converting Either Either | | Asynchronous Mode* | 0<br>0<br>0 | X<br>X<br>X | 0<br>0<br>1 | 0<br>High Z<br>High Z | Converting<br>Not Converting<br>Either | #### NOTES 1 = HIGH voltage level. 0 = LOW voltage level. X = Don't care. \*EOC requires a pull-up resistor in asynchronous mode. ### **AD678** #### **OUTPUT ENABLE OPERATION** The data bits (DB11–DB0) are three-state outputs enabled by Chip Select ( $\overline{CS}$ ) and Output Enable ( $\overline{OE}$ ). $\overline{CS}$ should be LOW $t_{\overline{OE}}$ before $\overline{OE}$ is brought LOW. Bits DB1 ( $R\overline{L}$ ) and DB0 ( $\overline{HBE}$ ) are bidirectional. In 12-bit mode they are data output bits. In 8-bit mode they are inputs which define the format of the output register. In unipolar mode (BIPOFF tied to AGND), the output coding is straight binary. In bipolar mode (BIPOFF tied to REF<sub>OUT</sub>), output coding is twos complement binary. When EOC goes HIGH, the conversion is completed and the output data may be read. Bringing $\overline{OE}$ LOW $t_{OE}$ after $\overline{CS}$ is brought LOW makes the output register contents available on the data bits. A period of time $t_{CD}$ is required after $\overline{OE}$ is brought HIGH before the next $\overline{SC}$ instruction may be issued. Figure 10 illustrates the 8-bit read mode ( $12/\overline{8}$ = LOW), where only DB11–DB4 are used as output lines onto an 8-bit bus. The output is read in two steps, with the high byte read first, followed by the low byte. High Byte Enable ( $\overline{HBE}$ ) controls the output sequence. The 12-bit result can be right or left justified depending on the state of $R/\overline{L}$ . In 12-bit read mode ( $12/\overline{8}$ = HIGH), a single READ operation accesses all 12 output bits on DB11-DB0 for interface to a 16-bit bus. Figure 11 provides the output timing relationships. Note that $t_{CR}$ must be observed, in that $\overline{SC}$ pulses should not be issued at intervals closer than 5 $\mu s$ . If $\overline{SC}$ is asserted sooner than 5 $\mu s$ , conversion accuracy may deteriorate. For this reason, $\overline{SC}$ should not be held LOW in an attempt to operate in a continuously converting mode. Figure 10. Output Timing, 8-Bit Read Mode Figure 11. Output Timing, 12-Bit Read Mode #### **POWER-UP** The AD678 typically requires $10\,\mu s$ after power-up to reset internal logic. ## APPLICATION INFORMATION INPUT CONNECTIONS AND CALIBRATION The high (10 M $\Omega$ ) input impedance of the AD678 eases the task of interfacing to high source impedances or multiplexer channel-to-channel mismatches of up to 1000 $\Omega$ . The 10 V p-p full-scale input range accepts the majority of signal voltages without the need for voltage divider networks which could deteriorate the accuracy of the ADC. The AD678 is factory trimmed to minimize linearity, offset and gain errors. In unipolar mode, the only external component that is required is a 50 $\Omega$ ± 1% resistor. Two resistors are required in bipolar mode. If offset and gain are not critical (as in some ac applications), even these components can be eliminated. In some applications, offset and gain errors need to be trimmed out completely. The following sections describe the correct procedure for these various situations. #### **UNIPOLAR RANGE INPUTS** Offset and gain errors can be trimmed out by using the configuration shown in Figure 12. This circuit allows approximately $\pm 25$ mV of offset trim range ( $\pm 10$ LSB) and $\pm 0.5\%$ of gain trim ( $\pm 20$ LSB). The first transition (from 0000 0000 0000 to 0000 0000 0001) should nominally occur for an input level of $\pm 1/2$ LSB (1.22 mV above ground for a 10 V range). To trim unipolar zero to this nominal value, apply a 1.22 mV signal to AIN and adjust R1 until the first transition is located. The gain trim is done by adjusting R2. If the nominal value is required, apply a signal 1 1/2 LSB below full scale (9.9963 V for a 10 V range) and adjust R2 until the last transition is located (1111 1111 1110 to 1111 1111 1111). If offset adjustment is not required, BIPOFF should be connected directly to AGND. If gain adjustment is not required, R2 should be replaced with a fixed 50 $\Omega$ ± 1% metal film resistor. If REF<sub>OUT</sub> is connected directly to REF<sub>IN</sub>, the additional gain error will be approximately 1%. #### **BIPOLAR RANGE INPUTS** The connections for the bipolar mode are shown in Figure 13. In this mode, data output coding will be in twos complement binary. This circuit will allow approximately $\pm 25$ mV of offset trim range ( $\pm 10$ LSB) and $\pm 0.5\%$ of gain trim range (20 LSB). Either or both of the trim pots can be replaced with $50~\Omega\pm1\%$ fixed resistors if the AD678 accuracy limits are sufficient for the application. If the pins are shorted together, the additional offset and gain errors will be approximately 1%. To trim bipolar zero to its nominal value, apply a signal 1/2 LSB below midrange (-1.22 mV for a $\pm 5$ V range) and adjust R1 until the major carry transition is located (1111 1111 1111 to 0000 0000 0000). To trim the gain, apply a signal 1 1/2 LSB below full scale (+4.9963 V for a $\pm 5$ V range) and adjust R2 to give the last positive transition (0111 1111 1110 to 0111 1111 1111). These trims are interactive so several iterations may be necessary for convergence. A single-pass calibration can be done by substituting a bipolar offset trim (error at minus full scale) for the bipolar zero trim (error at midscale), using the same circuit. First, apply a signal 1/2 LSB above minus full scale (-4.9988 V for a $\pm 5$ V range) and adjust R1 until the minus full-scale transition is located (1000 0000 0000 to 1000 0000 0001). Then perform the gain error trim as outlined above. Figure 12. Unipolar Input Connections with Gain and Offset Trims Figure 13. Bipolar Input Connections with Gain and Offset Trims #### **BOARD LAYOUT** Designing with high-resolution data converters requires careful attention to layout. Trace impedance is a significant issue. At the 12-bit level, a 5 mA current through a 0.5 $\Omega$ trace will develop a voltage drop of 2.5 mV, which is 1 LSB for a 10 V full-scale span. In addition to ground drops, inductive and capacitive coupling need to be considered, especially when high- accuracy analog signals share the same board with digital signals. Finally, power supplies need to be decoupled in order to filter out ac noise. Analog and digital signals should not share a common path. Each signal should have an appropriate analog or digital return routed close to it. Using this approach, signal loops enclose a small area, minimizing the inductive coupling of noise. Wide PC tracks, large gauge wire, and ground planes are highly recommended to provide low impedance signal paths. Separate analog and digital ground planes are also desirable, with a single interconnection point to minimize ground loops. Analog signals should be routed as far as possible from digital signals and should cross them at right angles. The AD678 incorporates several features to help the user's layout. Analog pins ( $V_{EE}$ ) AIN, AGND, REF<sub>OUT</sub>, REF<sub>IN</sub>, BIPOFF, $V_{CC}$ ) are adjacent to help isolate analog from digital signals. In addition, the 10 M $\Omega$ input impedance of AIN minimizes input trace impedance errors. Finally, ground currents have been minimized by careful circuit design. Current through AGND is 200 $\mu$ A, with no code-dependent variation. The current through DGND is dominated by the return current for DB11–DB0 and EOC. #### **SUPPLY DECOUPLING** The AD678 power supplies should be well filtered, well regulated, and free from high-frequency noise. Switching power supplies are not recommended. These supplies generate spikes which can induce noise in the analog system. Decoupling capacitors should be located as close as possible to all power supply pins. A $10\,\mu\text{F}$ tantalum capacitor in parallel with a $0.1\,\mu\text{F}$ ceramic provides adequate decoupling. The power supply pins should be decoupled directly to AGND. An effort should be made to minimize the trace length between the capacitor leads and the respective converter power supply and common pins. The circuit layout should attempt to locate the AD678, associated analog input circuitry and interconnections as far as possible from logic circuitry. A solid analog ground plane around the AD678 will isolate large switching ground currents. For these reasons, the use of wire wrap circuit construction is not recommended; careful printed circuit construction is preferred. #### **GROUNDING** If a single AD678 is used with separate analog and digital ground planes, connect the analog ground plane to AGND and the digital ground plane to DGND keeping lead lengths as short as possible. Then connect AGND and DGND together at the AD678. If multiple AD678s are used or the AD678 shares analog supplies with other components, connect the analog and digital returns together once at the power supplies rather than at each chip. This prevents large ground loops which inductively couple noise and allow digital currents to flow through the analog system. #### INTERFACING THE AD678 TO MICROPROCESSORS The I/O capabilities of the AD678 allow direct interfacing to general purpose and DSP microprocessor buses. The asynchronous conversion control feature allows complete flexibility and control with minimal external hardware. The following examples illustrate typical AD678 interface configurations. REV. C –11– ### **AD678** #### **AD678 TO TMS320C25** In Figure 14 the AD678 is mapped into the TMS320C25 I/O space. AD678 conversions are initiated by issuing an OUT instruction to Port 8. EOC status and the conversion result are read in with an IN instruction to Port 8. A single wait state is inserted by generating the processor READY input from $\overline{\rm IS}$ , Port 8 and $\overline{\rm MSC}$ . This configuration supports processor clock speeds of 20 MHz and is capable of supporting processor clock speeds of 40 MHz if a NOP instruction follows each AD678 read instruction. #### AD678 TO 80186 Figure 15 shows the AD678 interfaced to the 80186 microprocessor. This interface allows the 80186's built-in DMA controller to transfer the AD678 output into a RAM based FIFO buffer of any length, with no microprocessor intervention. In this application the AD678 is configured in the asynchronous mode, which allows conversions to be initiated by an external trigger source independent of the microprocessor clock. After each conversion, the AD678 EOC signal generates a DMA request to Channel 1 (DRQ1). The subsequent DMA READ operation resets the interrupt latch. The system designer must assign a sufficient priority to the DMA channel to ensure that the DMA request will be serviced before the completion of the next conversion. This configuration can be used with 6 MHz and 8 MHz 80186 processors. #### **AD678 TO ANALOG DEVICES ADSP-2101** Figure 16 demonstrates the AD678 interfaced to an ADSP-2101. With a clock frequency of 12.5 MHz, and instruction execution in one 80 ns cycle, the digital signal processor supports the AD678 interface with one wait state. The converter is configured to run asynchronously using a sampling clock. The EOC output of the AD678 gets asserted at the end of each conversion and causes an interrupt. Upon interrupt, the ADSP-2101 immediately asserts its FO pin LOW. In the following cycle, the processor starts a data memory read by providing an address on the DMA bus. The decoded address generates $\overline{\text{OE}}$ for the converter, and the high byte of the conversion result is read over the data bus. The read operation is extended with one wait state and thus started and completed within two processor cycles (160 ns). Next, the ADSP-2101 asserts its FO pin HIGH. This allows the processor to start reading the lower byte of data. This read operation executes in a similar manner to the first and is completed during the next 160 ns. #### AD678 TO ANALOG DEVICES ADSP-2100A Figure 17 demonstrates the AD678 interfaced to an ADSP-2100A. With a clock frequency of 12.5 MHz, and instruction execution in one 80 ns cycle, the digital signal processor will support the AD678 data memory interface with three hardware wait states. The converter is configured to run asynchronously using a sampling clock. The EOC output of the AD678 gets asserted at the end of each conversion and causes an interrupt. Upon interrupt, the ADSP-2100A immediately executes a data memory write instruction which asserts $\overline{HBE}$ . In the following cycle, the processor starts a data memory read (high byte read) by providing an address on the DMA bus. The decoded address generates $\overline{OE}$ for the converter. $\overline{OE}$ , together with logic and latch, is used to force the ADSP-2100A into a one cycle wait state by generating DMACK. The read operation is thus started and completed within two processor cycles (160 ns). $\overline{HBE}$ is released during "high byte read." This allows the processor to read the lower byte of data as soon as "high byte read" is complete. The low byte read operation executes in a similar manner to the first and is completed during the next 160 ns. Figure 14. AD678 to TMS320C25 Interface Figure 15. AD678 to 80186 DMA Interface Figure 16. AD678 to ADSP-2101 Interface Figure 17. AD678 to ADSP-2100A Interface -12- #### **OUTLINE DIMENSIONS** Dimensions shown in inches and (mm). #### 28-Lead Ceramic DIP Package (D-28) #### 28-Lead Plastic DIP Package (N-28A) LEADS ARE SOLDER DIPPED OR TIN-PLATED ALLOY 42 OR COPPER. REV. C -13- #### **OUTLINE DIMENSIONS** Dimensions shown in inches and (mm). #### 44-Terminal Lead Ceramic (J-44) | | INC | HES | MILLIMETERS | | | |---------|-------|-------|-------------|-------|-------| | SYMBOL | MIN | MAX | MIN | MAX | NOTES | | Α | 0.100 | 0.135 | 2.54 | 3.43 | 2 | | A1 | 0.054 | 0.078 | 1.37 | 1.98 | | | A2 | 0.025 | - | 0.64 | _ | | | В | 0.013 | 0.023 | 0.33 | 0.58 | 3 | | B1 | 0.020 | 0.032 | 0.51 | 0.81 | 3 | | С | 0.006 | 0.013 | 0.15 | 0.33 | 3 | | D/E | 0.680 | 0.700 | 17.27 | 17.78 | | | D1 / E1 | 0.628 | 0.662 | 15.95 | 16.82 | | | D2 / E2 | 0.250 | BSC | 6.35 BSC | | | | D3 / E3 | 0.500 | BSC | 12.70 BSC | | | | D4 / E4 | 0.610 | 0.650 | 15.49 | 16.51 | | | е | 0.050 | BSC | 1.27 BSC | | | | e1/ e2 | 0.012 | - | 0.30 | - | | | L | 0.030 | - | 0.76 | - | | | L1 | 0.005 | - | 0.12 | - | | | L2 | 0.025 | - | 0.76 | - | | | Q | 0.003 | - | 0.08 | - | | | R | 0.015 | - | 0.38 | - | | | R1 | 0.025 | 0.040 | 0.76 | 1.02 | | | h | 0.040 | REF | 1.02 REF | | | | j | 0.020 | REF | 0.52 REF | | | - NOTES 1. Pin 1 indicator is on the bottom of the package. 2. Dimension A controls the overall package thickness. 3. All Leads increase maximum limit by 0.003" (0.08mm) measured at the center of the flat, when hot solder dip lead finish is applied.