

# Dual Interface for Flat Panel Displays

# AD9887A

#### **FEATURES**

Analog Interface 170 MSPS Maximum Conversion Rate Programmable Analog Bandwidth 0.5 V to 1.0 V Analog Input Range 500 ps p-p PLL Clock Jitter at 170 MSPS 3.3 V Power Supply Full Sync Processing Midscale Clamping 4:2:2 Output Format Mode

Digital Interface DVI 1.0 Compatible Interface 170 MHz Operation (2 Pixel/Clock Mode) High Skew Tolerance of 1 Full Input Clock Sync Detect for "Hot Plugging" Supports High Bandwidth Digital Content Protection

#### **APPLICATIONS**

RGB Graphics Processing LCD Monitors and Projectors Plasma Display Panels Scan Converters Micro Displays Digital TVs

#### **GENERAL DESCRIPTION**

The AD9887A offers designers the flexibility of an analog interface and digital visual interface (DVI) receiver integrated on a single chip. Also included is support for High Bandwidth Digital Content Protection (HDCP). The AD9887A is software and pin-to-pin compatible with the AD9887.

#### **Analog Interface**

The AD9887A is a complete 8-bit 170 MSPS monolithic analog interface optimized for capturing RGB graphics signals from personal computers and workstations. Its 170 MSPS encode rate capability and full-power analog bandwidth of 330 MHz supports resolutions up to UXGA ( $1600 \times 1200$  at 60 Hz).

The analog interface includes a 170 MHz triple ADC with internal 1.25 V reference, a phase-locked loop (PLL), and programmable gain, offset, and clamp control. The user provides only a 3.3 V power supply, analog input, and HSYNC. Threestate CMOS outputs may be powered from 2.5 V to 3.3 V.

The AD9887A's on-chip PLL generates a pixel clock from HSYNC. Pixel clock output frequencies range from 12 MHz to 170 MHz. PLL clock jitter is typically 500 ps p-p at 170 MSPS. The AD9887A also offers full sync processing for composite sync and sync-on-green (SOG) applications.

#### REV.0

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective companies.

#### FUNCTIONAL BLOCK DIAGRAM



#### **Digital Interface**

The AD9887A contains a DVI 1.0 compatible receiver and supports display resolutions up to UXGA ( $1600 \times 1200$  at 60 Hz). The receiver operates with true color (24-bit) panels in 1 or 2 pixel(s)/clock mode and features an intrapair skew tolerance of up to one full clock cycle.

With the inclusion of HDCP, displays may now receive encrypted video content. The AD9887A allows for authentication of a video receiver, decryption of encoded data at the receiver, and renewability of that authentication during transmission as specified by the HDCP v1.0 protocol.

Fabricated in an advanced CMOS process, the AD9887A is provided in a 160-lead MQFP surface-mount plastic package and is specified over the  $0^{\circ}$ C to  $70^{\circ}$ C temperature range.

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781/329-4700 www.analog.com Fax: 781/326-8703 © 2003 Analog Devices, Inc. All rights reserved.

#### TABLE OF CONTENTS

| FEATURES                                 |     |
|------------------------------------------|-----|
| APPLICATIONS                             |     |
| FUNCTIONAL BLOCK DIAGRAM                 | . 1 |
| GENERAL DESCRIPTION                      | . 1 |
| Analog Interface                         |     |
| Digital Interface                        |     |
| SPECIFICATIONS                           |     |
| ANALOG INTERFACE                         |     |
| DIGITAL INTERFACE                        |     |
| ABSOLUTE MAXIMUM RATINGS                 | . 7 |
| EXPLANATION OF TEST LEVELS               |     |
|                                          |     |
| ORDERING GUIDE                           |     |
| PIN CONFIGURATION                        | . 8 |
| DESCRIPTIONS OF PINS SHARED BETWEEN      | 10  |
| ANALOG AND DIGITAL INTERFACES            |     |
| Serial Port (2-Wire)                     | 10  |
| Data Outputs                             |     |
| Data Clock Outputs                       | 10  |
| Various                                  |     |
| SCAN Function                            | 10  |
| PIN FUNCTION DETAILS (ANALOG INTERFACE)  |     |
| Inputs                                   | 11  |
| Outputs                                  | 13  |
| Power Supply                             |     |
| THEORY OF OPERATION (INTERFACE DETECTION |     |
| Active Interface Detection and Selection |     |
| Power Management                         |     |
| THEORY OF OPERATION AND DESIGN GUIDE     | 14  |
|                                          | 15  |
| (ANALOG INTERFACE)                       |     |
| General Description                      |     |
| Input Signal Handling                    |     |
| HSYNC, VSYNC Inputs                      |     |
| Serial Control Port                      |     |
| Output Signal Handling                   |     |
| Clamping                                 |     |
| RGB Clamping                             |     |
| YUV Clamping                             |     |
| Gain and Offset Control                  | 16  |
| Sync-on-Green                            | 16  |
| Clock Generation                         |     |
| Scan Function                            |     |
| Alternate Pixel Sampling Mode            | 19  |
| Timing (Analog Interface)                |     |
| Hsync Timing                             |     |
| Coast Timing                             |     |
| DIGITAL INTERFACE PIN DESCRIPTIONS       |     |
| Digital Video Data Inputs                |     |
|                                          |     |
| Digital Clock Inputs                     |     |
| Termination Control                      |     |
| Outputs                                  |     |
| Power Supply                             |     |
| THEORY OF OPERATION (DIGITAL INTERFACE)  | 25  |
| Capturing of the Encoded Data            |     |
| Data Frames                              |     |
| Special Characters                       |     |
| Channel Resynchronization                |     |
| Data Decoder                             | 25  |
| НДСР                                     |     |
| GENERAL TIMING DIAGRAMS                  |     |
| (DIGITAL INTERFACE)                      | 27  |
|                                          |     |

| TIMING MODE DIAGRAMS (DIGITAL INTERFACE) | 27 |
|------------------------------------------|----|
|                                          | 28 |
| 2-WIRE SERIAL CONTROL REGISTER DETAIL    | 32 |
| CHIP IDENTIFICATION                      | 32 |
| PLL DIVIDER CONTROL                      | 32 |
| CLOCK GENERATOR CONTROL                  | 32 |
| CLAMP TIMING                             | 32 |
|                                          | 33 |
| INPUT OFFSET                             | 33 |
| MODE CONTROL 1                           | 33 |
| MODE CONTROL 2                           | 35 |
| SYNC DETECTION AND CONTROL               | 36 |
| DIGITAL CONTROL                          | 38 |
| CONTROL BITS                             | 38 |
| 2-Wire Serial Control Port               | 39 |
| Data Transfer via Serial Interface       | 39 |
| Serial Interface Read/Write Examples     | 40 |
| THEORY OF OPERATION (SYNC PROCESSING)    | 40 |
| Sync Stripper                            | 40 |
| Sync Seperator                           | 40 |
| PCB LAYOUT RECOMMENDATIONS               | 41 |
| Analog Interface Inputs                  | 41 |
|                                          | 41 |
| Power Supply Bypassing                   | 42 |
| PLL                                      | 42 |
| Outputs (Both Data and Clocks)           | 42 |
|                                          | 42 |
| Voltage Reference                        | 42 |
|                                          | 43 |

#### **TABLE INDEX**

| Table I. Complete Pinout List    9                        |
|-----------------------------------------------------------|
| Table II. Analog Interface Pin List    11                 |
| Table III. Interface Selection Controls    14             |
| Table IV. Power-Down Mode Descriptions    14              |
| Table V. VCO Frequency Ranges    17                       |
| Table VI. Charge Pump Current/Control Bits    17          |
| Table VII. Recommended VCO Range and Charge Pump          |
| Current Settings for Standard Display Formats 18          |
| Table VIII. Digital Interface Pin List    24              |
| Table IX. Control Register Map    28                      |
| Table X. VCO Ranges    32                                 |
| Table XI. Charge Pump Currents    32                      |
| Table XII. Channel Mode Settings    33                    |
| Table XIII. Output Mode Settings    33                    |
| Table XIV. Output Port Settings    33                     |
| Table XV. HSYNC Output Polarity Settings    34            |
| Table XVI. VSYNC Output Polarity Settings    34           |
| Table XVII. HSNYC Input Polarity Settings    34           |
| Table XVIII. COAST Input Polarity Settings    34          |
| Table XIX. Clamp Input Signal Source Settings    34       |
| Table XX. CLAMP Input Signal Polarity Settings         34 |
| Table XXI. External Clock Select Settings    34           |
| Table XXII. Red Clamp Select Settings    35               |
| Table XXIII. Green Clamp Select Settings    35            |
| Table XXIV. Blue Clamp Select Settings    35              |
| Table XXV. Clock Output Invert Settings    35             |
| Table XXVI. Pix Select Settings    35                     |
| Table XXVII. Output Drive Strength Settings    35         |
| Table XXVIII. Power-Down Output Settings    35            |
|                                                           |

#### TABLE INDEX (continued)

| TABLE INDEX (continued)                                    |  |
|------------------------------------------------------------|--|
| Table XXIX. Sync Detect Polarity Settings    35            |  |
| Table XXX. HSYNC Detection Results    36                   |  |
| Table XXXI. Sync-on-Green Detection Results    36          |  |
| Table XXXII. VSYNC Detection Results    36                 |  |
| Table XXXIII. Digital Interface Clock Detection Results 36 |  |
| Table XXXIV. Active Interface Results    36                |  |
| Table XXXV. Active HSYNC Results                           |  |
| Table XXXVI. Active VSYNC Results    37                    |  |
| Table XXXVII. Active Interface Override Settings 37        |  |
| Table XXXVIII. Active Interface Select Settings 37         |  |
| Table XXXIX. Active Hsync Override Settings 37             |  |
| Table XL. Active HSYNC Select Settings 37                  |  |
| Table XLI. Active VSYNC Override Settings 37               |  |
| Table XLII. Active VSYNC Select Settings 37                |  |
| Table XLIII. COAST Select Settings                         |  |
| Table XLIV. Power-Down Settings                            |  |
| Table XLV. Scan Enable Settings    38                      |  |
| Table XLVI. Coast Input Polarity Override Settings 38      |  |
| Table XLVII. HSYNC Input Polarity Override Settings 38     |  |
| Table XLVIII. Detected HSYNC Input Polarity Status 38      |  |
| Table XLIX. Detected VSYNC Input Polarity Status 38        |  |
| Table L. Detected Coast Input Polarity Status 38           |  |
| Table LI. 4:2:2 Input/Output Configuration    39           |  |
| Table LII. 4:2:2 Output Mode Select                        |  |
| Table LIII. Serial Port Addresses    39                    |  |
| Table LIV. Control of the Sync Block Muxes via the Serial  |  |
| Register 40                                                |  |
|                                                            |  |

# AD9887A-SPECIFICATIONS

## **ANALOG INTERFACE** ( $V_D = 3.3 V$ , $V_{DD} = 3.3 V$ , ADC Clock = Maximum Conversion Rate, unless otherwise noted.)

|                                         |          | Test  |      |           |                   | AD9887AKS-140 |           |                  | AD9887AKS-170 |           |                  |        |
|-----------------------------------------|----------|-------|------|-----------|-------------------|---------------|-----------|------------------|---------------|-----------|------------------|--------|
| Parameter                               | Temp     | Level | Min  | Тур       | Max               | Min           | Тур       | Max              | Min           | Тур       | Max              | Unit   |
| RESOLUTION                              |          |       |      | 8         |                   |               | 8         |                  |               | 8         |                  | Bits   |
| DC ACCURACY                             |          |       |      |           |                   |               |           |                  |               |           |                  |        |
| Differential Nonlinearity               | 25°C     | Ι     |      | $\pm 0.5$ | +1.15/-1.0        |               | $\pm 0.5$ | +1.25/-1.0       |               | $\pm 0.8$ | +1.25/-1.0       | LSB    |
|                                         | Full     | VI    |      |           | +1.15/-1.0        |               |           | +1.25/-1.0       |               |           | +1.50/-1.0       | LSB    |
| Integral Nonlinearity                   | 25°C     | Ι     |      | $\pm 0.5$ | $\pm 1.40$        |               | $\pm 0.5$ | $\pm 1.4$        |               | $\pm 1.0$ | $\pm 2.25$       | LSB    |
|                                         | Full     | VI    |      |           | $\pm 1.75$        |               |           | $\pm 2.5$        |               |           | $\pm 2.75$       | LSB    |
| No Missing Codes                        | 25°C     | Ι     |      | Guar      | anteed            |               | Guar      | anteed           |               | Guar      | anteed           |        |
| ANALOG INPUT                            |          |       |      |           |                   |               |           |                  |               |           |                  |        |
| Input Voltage Range                     |          |       |      |           |                   |               |           |                  |               |           |                  |        |
| Minimum                                 | Full     | VI    |      |           | 0.5               |               |           | 0.5              |               |           | 0.5              | V p-p  |
| Maximum                                 | Full     | VI    | 1.0  |           |                   | 1.0           |           |                  | 1.0           |           |                  | V p-p  |
| Gain Tempco                             | 25°C     | V     |      | 135       |                   |               | 150       |                  |               | 150       |                  | ppm/°C |
| Input Bias Current                      | 25°C     | IV    |      |           | 1                 |               |           | 1                |               |           | 1                | μA     |
|                                         | Full     | IV    |      |           | 1                 |               |           | 1                |               |           | 1                | μA     |
| Input Full-Scale Matching               | Full     | VI    |      |           | 8.0               |               |           | 8.0              |               |           | 8.0              | % FS   |
| Offset Adjustment Range                 | Full     | VI    | 43   | 48        | 53                | 43            | 48        | 53               | 43            | 48        | 53               | % FS   |
| REFERENCE OUTPUT                        |          |       |      |           |                   |               |           |                  |               |           |                  |        |
| Output Voltage                          | Full     | V     |      | 1.3       |                   |               | 1.3       |                  |               | 1.3       |                  | V      |
| Temperature Coefficient                 | Full     | V     |      | 90        |                   |               | 90        |                  |               | 90        |                  | ppm/°C |
| SWITCHING PERFORMANCE <sup>1</sup>      |          |       |      |           |                   |               |           |                  |               |           |                  |        |
| Maximum Conversion Rate                 | Full     | VI    | 100  |           |                   | 140           |           |                  | 170           |           |                  | MSPS   |
| Minimum Conversion Rate                 | Full     | IV    |      |           | 10                |               |           | 10               |               |           | 10               | MSPS   |
| Clock to Data Skew, t <sub>SKEW</sub>   | Full     | IV    | -1.5 |           | +2.5              | -1.5          |           | +2.5             | -1.5          |           | +2.5             | ns     |
| Serial Port Timing                      |          |       |      |           |                   |               |           |                  |               |           |                  |        |
| t <sub>BUFF</sub>                       | Full     | VI    | 4.7  |           |                   | 4.7           |           |                  | 4.7           |           |                  | μs     |
| t <sub>STAH</sub>                       | Full     | VI    | 4.0  |           |                   | 4.0           |           |                  | 4.0           |           |                  | μs     |
| t <sub>DHO</sub>                        | Full     | VI    | 0    |           |                   | 0             |           |                  | 0             |           |                  | μs     |
| t <sub>DAL</sub>                        | Full     | VI    | 4.7  |           |                   | 4.7           |           |                  | 4.7           |           |                  | μs     |
| t <sub>DAH</sub>                        | Full     | VI    | 4.0  |           |                   | 4.0           |           |                  | 4.0           |           |                  | μs     |
| t <sub>DSU</sub>                        | Full     | VI    | 250  |           |                   | 250           |           |                  | 250           |           |                  | ns     |
| t <sub>STASU</sub>                      | Full     | VI    | 4.7  |           |                   | 4.7           |           |                  | 4.7           |           |                  | μs     |
| t <sub>STOSU</sub>                      | Full     | VI    | 4.0  |           |                   | 4.0           |           |                  | 4.0           |           |                  | μs     |
| HSYNC Input Frequency                   | Full     | IV    | 15   |           | 110               | 15            |           | 110              | 15            |           | 110              | kHz    |
| Maximum PLL Clock Rate                  | Full     | VI    | 100  |           |                   | 140           |           |                  | 170           |           |                  | MHz    |
| Minimum PLL Clock Rate                  | Full     | IV    |      |           | 12                |               |           | 12               |               |           | 12               | MHz    |
| PLL Jitter                              | 25°C     | IV    |      | 500       | 700 <sup>2</sup>  |               | 440       | $650^{3}$        |               | 370       | 500 <sup>4</sup> | ps p-p |
|                                         | Full     | IV    |      | 10        | 1000 <sup>2</sup> |               | 10        | 700 <sup>3</sup> |               | 10        | $700^{4}$        | ps p-p |
| Sampling Phase Tempco                   | Full     | IV    |      | 10        |                   |               | 10        |                  |               | 10        |                  | ps/°C  |
| DIGITAL INPUTS                          |          |       |      |           |                   |               |           |                  |               |           |                  |        |
| Input Voltage, High (V <sub>IH</sub> )  | Full     | VI    | 2.6  |           |                   | 2.6           |           |                  | 2.6           |           |                  | V      |
| Input Voltage, Low (V <sub>IL</sub> )   | Full     | VI    |      |           | 0.8               |               |           | 0.8              |               |           | 0.8              | V.     |
| Input Current, High (V <sub>IH</sub> )  | Full     | IV    |      |           | -1.0              |               |           | -1.0             |               |           | -1.0             | μA     |
| Input Current, Low (V <sub>IL</sub> )   | Full     | IV    |      |           | +1.0              |               |           | +1.0             |               |           | +1.0             | μA     |
| Input Capacitance                       | 25°C     | V     |      | 3         |                   |               | 3         |                  |               | 3         |                  | pF     |
| DIGITAL OUTPUTS                         |          |       |      |           |                   |               |           |                  |               |           |                  |        |
| Output Voltage, High (V <sub>OH</sub> ) | Full     | VI    | 2.4  |           |                   | 2.4           |           |                  | 2.4           |           |                  | V      |
| Output Voltage, Low (V <sub>OL</sub> )  | Full     | VI    |      |           | 0.4               |               |           | 0.4              |               |           | 0.4              | V      |
| Duty Cycle                              | <b>.</b> |       |      |           | ( )               |               |           | ( )              | 4-            |           | <                |        |
| DATACK, DATACK                          | Full     | IV    | 45   | 55<br>D:  | 60                | 45            | 55<br>D:  | 60               | 45            | 55<br>D:  | 65               | %      |
| Output Coding                           |          |       |      | Binar     | У                 |               | Binaı     | y                |               | Binaı     | y                |        |

|                                                                        |      | Test  | AD9  | 887AI | KS-100 | AD9  | 887AI | KS-140 | ADS  | 887AF | <b>KS-1</b> 70 |      |
|------------------------------------------------------------------------|------|-------|------|-------|--------|------|-------|--------|------|-------|----------------|------|
| Parameter                                                              | Temp | Level | Min  | Тур   | Max    | Min  | Тур   | Max    | Min  | Тур   | Max            | Unit |
| POWER SUPPLY                                                           |      |       |      |       |        |      |       |        |      |       |                |      |
| V <sub>D</sub> Supply Voltage                                          | Full | IV    | 3.15 | 3.3   | 3.45   | 3.15 | 3.3   | 3.45   | 3.15 | 3.3   | 3.45           | V    |
| V <sub>DD</sub> Supply Voltage                                         | Full | IV    | 2.2  | 3.3   | 3.45   | 2.2  | 3.3   | 3.45   | 2.2  | 3.3   | 3.45           | V    |
| P <sub>VD</sub> Supply Voltage                                         | Full | IV    | 3.15 | 3.3   | 3.45   | 3.15 | 3.3   | 3.45   | 3.15 | 3.3   | 3.45           | V    |
| I <sub>D</sub> Supply Current (V <sub>D</sub> )                        | 25°C | V     |      | 140   |        |      | 155   |        |      | 230   |                | mA   |
| I <sub>DD</sub> Supply Current (V <sub>DD</sub> ) <sup>5</sup>         | 25°C | V     |      | 34    |        |      | 48    |        |      | 55    |                | mA   |
| IP <sub>VD</sub> Supply Current (P <sub>VD</sub> )                     | 25°C | V     |      | 15    |        |      | 16    |        |      | 60    |                | mA   |
| Total Supply Current <sup>5</sup>                                      | Full | VI    |      | 300   | 330    |      | 335   | 360    |      | 345   | 390            | mA   |
| Power-Down Supply Current                                              | Full | VI    |      | 90    | 120    |      | 90    | 120    |      | 90    | 120            | mA   |
| DYNAMIC PERFORMANCE                                                    |      |       |      |       |        |      |       |        |      |       |                |      |
| Analog Bandwidth, Full Power                                           | 25°C | V     |      | 330   |        |      | 330   |        |      | 330   |                | MHz  |
| Transient Response                                                     | 25°C | V     |      | 2     |        |      | 2     |        |      | 2     |                | ns   |
| Overvoltage Recovery Time                                              | 25°C | V     |      | 1.5   |        |      | 1.5   |        |      | 1.5   |                | ns   |
| Signal-to-Noise Ratio (SNR) <sup>6</sup>                               | 25°C | V     |      | 46    |        |      | 46    |        |      | 45    |                | dB   |
| $f_{IN} = 40.7 \text{ MHz}$                                            |      |       |      |       |        |      |       |        |      |       |                |      |
| Crosstalk                                                              | Full | V     |      | 60    |        |      | 60    |        |      | 60    |                | dBc  |
| THERMAL CHARACTERISTICS                                                |      |       |      |       |        |      |       |        |      |       |                |      |
| θ <sub>JA</sub> Junction-to-Ambient <sup>4</sup><br>Thermal Resistance |      | V     |      | 37    |        |      | 37    |        |      | 37    |                | °C/W |

NOTES

<sup>1</sup>Drive Strength = 11.

<sup>1</sup>Drive Strength = 11. <sup>2</sup>VCO Range = 01, Charge Pump Current = 001, PLL Divider = 1693. <sup>3</sup>VCO Range = 10, Charge Pump Current = 110, PLL Divider = 1600. <sup>4</sup>VCO Range = 11, Charge Pump Current = 110, PLL Divider = 2159. <sup>5</sup>DEMUX = 1, DATACK and DATACK Load = 10 pF, Data Load = 5 pF. <sup>6</sup>Using external pixel clock.

<sup>7</sup>Simulated typical performance with package mounted to a 4-layer board.

Specifications subject to change without notice.

# AD9887A-SPECIFICATIONS

# **DIGITAL INTERFACE** ( $V_D = 3.3 V$ , $V_{DD} = 3.3 V$ , Clock = Maximum.)

| Parameter                                                                | Conditions                                 | Temp  | Test<br>Level | Min  |     | 887AKS<br>Max  | Unit            |
|--------------------------------------------------------------------------|--------------------------------------------|-------|---------------|------|-----|----------------|-----------------|
| RESOLUTION                                                               |                                            | Temp  | Level         |      | 8   | тал            | Bits            |
|                                                                          |                                            |       |               |      | 0   |                | Dits            |
| DC DIGITAL I/O SPECIFICATIONS                                            |                                            | Full  | <b>X 7X</b>   |      |     |                | x.7             |
| High Level Input Voltage ( $V_{IH}$ )                                    |                                            |       | VI            | 2.6  |     | 0.0            | V               |
| Low Level Input Voltage (V <sub>IL</sub> )                               |                                            | Full  | VI            |      |     | 0.8            | V               |
| High Level Output Voltage (V <sub>OH</sub> )                             |                                            | Full  | VI            | 2.4  |     |                | V               |
| Low Level Output Voltage (V <sub>OL</sub> )                              |                                            | Full  | VI            |      |     | 0.4            | V               |
| Input Clamp Voltage (V <sub>CINL</sub> )                                 | $(I_{CL} = -18 \text{ mA})$                |       | IV            |      |     | GND – 0.8      | V               |
| Input Clamp Voltage (V <sub>CIPL</sub> )                                 | $(I_{CL} = +18 \text{ mA})$                |       | IV            |      |     | $V_{DD} + 0.8$ | V               |
| Output Clamp Voltage (V <sub>CONL</sub> )                                | $(I_{CL} = -18 \text{ mA})$                |       | IV            |      |     | GND - 0.8      | V               |
| Output Clamp Voltage (V <sub>COPL</sub> )                                | $(I_{CL} = +18 \text{ mA})$                |       | IV            |      |     | $V_{DD} + 0.8$ | V               |
| Output Leakage Current (I <sub>OL</sub> )                                | (High Impedance)                           | Full  | IV            | -10  |     | +10            | μA              |
| DC SPECIFICATIONS                                                        |                                            |       |               |      |     |                |                 |
| Output High Drive                                                        | Output Drive = High                        | Full  | IV            |      | 13  |                | mA              |
| $(I_{OHD}) (V_{OUT} = V_{OH})$                                           | Output Drive = Med                         | Full  | IV            |      | 8   |                | mA              |
|                                                                          | Output Drive = Low                         | Full  | IV            |      | 5   |                | mA              |
|                                                                          | Output Drive = High                        | Full  | IV            |      | -9  |                | mA              |
| $(I_{OUD}) (V_{OUT} = V_{OU})$                                           | Output Drive = Med                         | Full  | IV            |      | -7  |                | mA              |
| (10LD) $(10UI = 10L)$                                                    | Output Drive = Low                         | Full  | IV            |      | -5  |                | mA              |
|                                                                          |                                            |       |               |      |     |                |                 |
|                                                                          | Output Drive = High                        | Full  | IV            |      | 25  |                | mA              |
| $(V_{OHC}) (V_{OUT} = V_{OH})$                                           | Output Drive = Med                         | Full  | IV            |      | 12  |                | mA              |
|                                                                          | Output Drive = Low                         | Full  | IV            |      | 8   |                | mA              |
| DATACK Low Drive                                                         | Output Drive = High                        | Full  | IV            |      | -25 |                | mA              |
| $(V_{OLC})$ $(V_{OUT} = V_{OL})$                                         | Output Drive = Med                         | Full  | IV            |      | -19 |                | mA              |
|                                                                          | Output Drive = Low                         | Full  | IV            |      | -8  |                | mA              |
| Differential Input Voltage Single-Ended Amplitude                        | -                                          | Full  | IV            | 75   |     | 800            | mV              |
| POWER SUPPLY                                                             |                                            |       |               |      |     |                |                 |
| V <sub>D</sub> Supply Voltage                                            |                                            | Full  | IV            | 3.15 | 3.3 | 3.45           | v               |
|                                                                          | Minimum Value for 2 Pixels per             | 1. nu | 11            | 5.15 | 5.5 | 5.45           | V V             |
| V <sub>DD</sub> Supply Voltage                                           | Clock Mode                                 | Full  | 137           | 2.2  | 2 2 | 2 45           | v               |
| D. Community Values                                                      | Clock Widde                                |       | IV            |      | 3.3 | 3.45           | V               |
| P <sub>VD</sub> Supply Voltage                                           |                                            | Full  | IV            | 3.15 |     | 3.45           |                 |
| $I_D$ Supply Current <sup>1</sup>                                        |                                            | 25°C  | V             |      | 350 |                | mA              |
| I <sub>DD</sub> Supply Current <sup>1, 2</sup>                           |                                            | 25°C  | V             |      | 40  |                | mA              |
| IP <sub>VD</sub> Supply Current <sup>1</sup>                             |                                            | 25°C  | IV            |      | 130 | 5.00           | mA              |
| Total Supply Current with HDCP <sup>1, 2</sup>                           |                                            |       | VI            |      | 520 | 560            | mA              |
| AC SPECIFICATIONS                                                        |                                            |       |               |      |     |                |                 |
| Intrapair (+ to –) Differential Input Skew (T <sub>DPS</sub> )           |                                            | Full  | IV            |      |     | 360            | ps              |
| Channel-to-Channel Differential Input Skew $(\mathrm{T}_{\mathrm{CCS}})$ |                                            | Full  | IV            |      |     | 1.0            | Clock<br>Period |
| Low-to-High Transition Time for Data and                                 | Output Drive = High; $C_L = 10 \text{ pF}$ | Full  | IV            |      |     | 2.5            | ns              |
| Controls (D <sub>LHT</sub> )                                             | Output Drive = Med; $C_L = 7 \text{ pF}$   | Full  | IV            |      |     | 3.1            | ns              |
|                                                                          | Output Drive = Low; $C_L = 5 \text{ pF}$   | Full  | IV            |      |     | 5.4            | ns              |
| Low-to-High Transition Time for DATACK (D <sub>LHT</sub> )               | Output Drive = High; $C_L = 10 \text{ pF}$ | Full  | IV            |      |     | 1.2            | ns              |
|                                                                          | Output Drive = Med; $C_L = 7 \text{ pF}$   | Full  | IV            |      |     | 1.6            | ns              |
|                                                                          | Output Drive = Low; $C_L = 5 \text{ pF}$   | Full  | IV            |      |     | 2.3            | ns              |
| High to Low Transition Time for Date (D                                  |                                            |       |               |      |     |                |                 |
| High-to-Low Transition Time for Data $(\mathrm{D}_{\mathrm{HLT}})$       | Output Drive = High; $C_L = 10 \text{ pF}$ | Full  | IV            |      |     | 2.6            | ns              |
|                                                                          | Output Drive = Med; $C_L = 7 \text{ pF}$   | Full  | IV            |      |     | 3.0            | ns              |
|                                                                          | Output Drive = Low; $C_L = 5 \text{ pF}$   | Full  | IV            |      |     | 3.7            | ns              |

|                                                            |                                            |      | Test  |     | AD98 | 87AKS |        |
|------------------------------------------------------------|--------------------------------------------|------|-------|-----|------|-------|--------|
| Parameter                                                  | Conditions                                 | Temp | Level | Min | Тур  | Max   | Unit   |
| AC SPECIFICATIONS (continued)                              |                                            |      |       |     |      |       |        |
| High-to-Low Transition Time for DATACK (D <sub>HLT</sub> ) | Output Drive = High; $C_L = 10 \text{ pF}$ | Full | IV    |     |      | 1.4   | ns     |
|                                                            | Output Drive = Med; $C_L$ = 7 pF           | Full | IV    |     |      | 1.6   | ns     |
|                                                            | Output Drive = Low; $C_L = 5 \text{ pF}$   | Full | IV    |     |      | 2.4   | ns     |
| Clock to Data Skew, t <sub>SKEW</sub> <sup>3</sup>         |                                            | Full | IV    | 0   |      | 4.0   | ns     |
| Duty Cycle, DATACK, DATACK <sup>3</sup>                    |                                            | Full | IV    | 45  |      | 55    | % of   |
|                                                            |                                            |      |       |     |      |       | Period |
|                                                            |                                            |      |       |     |      |       | High   |
| DATACK Frequency (f <sub>CIP</sub> ) (1 Pixel/Clock)       |                                            | Full | VI    | 20  |      | 140   | MHz    |
| DATACK Frequency (f <sub>CIP</sub> ) (2 Pixels/Clock)      |                                            | Full | IV    | 10  |      | 85    | MHz    |

NOTES

<sup>1</sup>The typical pattern contains a gray scale area, Output Drive = High.

<sup>2</sup>DATACK and  $\overline{DATACK}$  Load = 10 pF, Data Load = 5 pF, HDCP disabled.

<sup>3</sup>Drive Strength = 11

Specifications subject to change without notice.

#### **ABSOLUTE MAXIMUM RATINGS\***

| V <sub>D</sub> 3.6 V                                                                                                              |
|-----------------------------------------------------------------------------------------------------------------------------------|
| V <sub>DD</sub>                                                                                                                   |
| Analog Inputs $\dots \dots \dots$ |
| VREF IN $V_D$ to 0.0 V                                                                                                            |
| Digital Inputs 5 V to 0.0 V                                                                                                       |
| Digital Output Current                                                                                                            |
| Operating Temperature25°C to +85°C                                                                                                |
| Storage Temperature                                                                                                               |
| Maximum Junction Temperature 150°C                                                                                                |
| Maximum Case Temperature 150°C                                                                                                    |

\*Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions outside of those indicated in the operation sections of this specification is not implied. Exposure to absolute maximum ratings for extended periods may affect device reliability.

#### **EXPLANATION OF TEST LEVELS**

| Explanation                                                                        |
|------------------------------------------------------------------------------------|
| 100% production tested.                                                            |
| 100% production tested at 25°C and sample                                          |
| tested at specified temperatures.                                                  |
| Sample tested only.                                                                |
| Parameter is guaranteed by design and charac-<br>terization testing.               |
| Parameter is a typical value only.                                                 |
| 100% production tested at 25°C; guaranteed by design and characterization testing. |
|                                                                                    |

#### **ORDERING GUIDE**

|               | Max S  | Speed (MHz) | Temperature | Package              | Package |
|---------------|--------|-------------|-------------|----------------------|---------|
| Model         | Analog | DVI         | Range       | Description          | Option  |
| AD9887AKS-170 | 170    | 170         | 0°C to 70°C | Metric Quad Flatpack | S-160   |
| AD9887AKS-140 | 140    | 140         | 0°C to 70°C | Metric Quad Flatpack | S-160   |
| AD9887AKS-100 | 100    | 100         | 0°C to 70°C | Metric Quad Flatpack | S-160   |
| AD9887A/PCB   |        |             | 25°C        | Evaluation Board     |         |

#### CAUTION \_

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD9887A features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



#### PIN CONFIGURATION



| Pin<br>Type                                 | Pin<br>Mnemonic                                                                                                                              | Function                                                                                                                                                                                                                                                                                                                                                                | Value                                                                                                  | Pin<br>Number                                         | Interface                                                          |
|---------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|-------------------------------------------------------|--------------------------------------------------------------------|
| Analog Video<br>Inputs                      | R <sub>AIN</sub><br>G <sub>AIN</sub><br>B <sub>AIN</sub>                                                                                     | Analog Input for Converter R<br>Analog Input for Converter G<br>Analog Input for Converter B                                                                                                                                                                                                                                                                            | 0.0 V to 1.0 V<br>0.0 V to 1.0 V<br>0.0 V to 1.0 V                                                     | 119<br>110<br>100                                     | Analog<br>Analog<br>Analog                                         |
| External<br>Sync/Clock<br>Inputs            | HSYNC<br>VSYNC<br>SOGIN<br>CLAMP<br>COAST<br>CKEXT<br>CKINV                                                                                  | Horizontal SYNC Input<br>Vertical SYNC Input<br>Input for Sync-on-Green<br>Clamp Input (External CLAMP Signal)<br>PLL COAST Signal Input<br>External Pixel Clock Input (to Bypass the PLL) to V <sub>DD</sub> or Ground<br>ADC Sampling Clock Invert                                                                                                                    | 3.3 V CMOS<br>3.3 V CMOS<br>0.0 V to 1.0 V<br>3.3 V CMOS<br>3.3 V CMOS<br>3.3 V CMOS<br>3.3 V CMOS     | 82<br>81<br>108<br>93<br>84<br>83<br>94               | Analog<br>Analog<br>Analog<br>Analog<br>Analog<br>Analog<br>Analog |
| Sync Outputs                                | HSOUT<br>VSOUT<br>SOGOUT                                                                                                                     | HSYNC Output Clock (Phase-Aligned with DATACK)<br>VSYNC Output Clock<br>Composite Sync                                                                                                                                                                                                                                                                                  | 3.3 V CMOS<br>3.3 V CMOS<br>3.3 V CMOS                                                                 | 139<br>138<br>140                                     | Both<br>Both<br>Analog                                             |
| Voltage<br>Reference                        | REFOUT<br>REFIN                                                                                                                              | Internal Reference Output (Bypass with 0.1 $\mu$ F to Ground)<br>Reference Input (1.25 V $\pm$ 10%)                                                                                                                                                                                                                                                                     | 1.25 V<br>1.25 V ± 10%                                                                                 | 126<br>125                                            | Analog<br>Analog                                                   |
| Clamp Voltages                              | R <sub>MIDSC</sub> V<br>R <sub>CLAMP</sub> V<br>G <sub>MIDSC</sub> V<br>G <sub>CLAMP</sub> V<br>B <sub>MIDSC</sub> V<br>B <sub>CLAMP</sub> V | Red Channel Midscale Clamp Voltage Output<br>Red Channel Midscale Clamp Voltage Input<br>Green Channel Midscale Clamp Voltage Output<br>Green Channel Midscale Clamp Voltage Input<br>Blue Channel Midscale Clamp Voltage Output<br>Blue Channel Midscale Clamp Voltage Input                                                                                           | 0.0 V to 0.75 V<br>0.0 V to 0.75 V<br>0.0 V to 0.75 V                                                  | 120<br>118<br>111<br>109<br>101<br>99                 | Analog<br>Analog<br>Analog<br>Analog<br>Analog<br>Analog           |
| PLL Filter                                  | FILT                                                                                                                                         | Connection for External Filter Components for Internal PLL                                                                                                                                                                                                                                                                                                              |                                                                                                        | 78                                                    | Analog                                                             |
| Power Supply                                | $\begin{array}{c} V_{\rm D} \\ V_{\rm DD} \\ PV_{\rm D} \\ GND \end{array}$                                                                  | Analog Power Supply<br>Output Power Supply<br>PLL Power Supply<br>Ground                                                                                                                                                                                                                                                                                                | $\begin{array}{c} 3.3 \ V \pm \ 10\% \\ 3.3 \ V \pm \ 10\% \\ 3.3 \ V \pm \ 10\% \\ 0 \ V \end{array}$ |                                                       | Both<br>Both<br>Both<br>Both                                       |
| Serial Port<br>(2-Wire<br>Serial Interface) | SDA<br>SCL<br>A0<br>A1                                                                                                                       | Serial Port Data I/O<br>Serial Port Data Clock (100 kHz Max)<br>Serial Port Address Input 1<br>Serial Port Address Input 2                                                                                                                                                                                                                                              | 3.3 V CMOS<br>3.3 V CMOS<br>3.3 V CMOS<br>3.3 V CMOS<br>3.3 V CMOS                                     | 92<br>91<br>90<br>89                                  | Both<br>Both<br>Both<br>Both                                       |
| Data Outputs                                | Red B[7:0]<br>Green B[7:0]<br>Blue B[7:0]<br>Red A[7:0]<br>Green A[7:0]<br>Blue A[7:0]                                                       | Port B/Odd Outputs of Converter "Red," Bit 7 Is the MSB<br>Port B/Odd Outputs of Converter "Green," Bit 7 Is the MSB<br>Port B/Odd Outputs of Converter "Blue," Bit 7 Is the MSB<br>Port A/Even Outputs of Converter "Red," Bit 7 Is the MSB<br>Port A/Even Outputs of Converter "Green," Bit 7 Is the MSB<br>Port A/Even Outputs of Converter "Blue," Bit 7 Is the MSB | 3.3 V CMOS<br>3.3 V CMOS<br>3.3 V CMOS<br>3.3 V CMOS<br>3.3 V CMOS<br>3.3 V CMOS<br>3.3 V CMOS         | 153–160<br>13–20<br>33–40<br>143–150<br>3–10<br>23–30 | Both<br>Both<br>Both<br>Both<br>Both<br>Both                       |
| Data Clock<br>Outputs                       | DATACK<br>DATACK                                                                                                                             | Data Output Clock for the Analog and Digital Interface<br>Data Output Clock Complement for the Analog Interface Only                                                                                                                                                                                                                                                    | 3.3 V CMOS<br>3.3 V CMOS                                                                               | 134<br>135                                            | Both<br>Both                                                       |
| Sync Detect                                 | S <sub>CDT</sub>                                                                                                                             | Sync Detect Output                                                                                                                                                                                                                                                                                                                                                      | 3.3 V CMOS                                                                                             | 136                                                   | Both                                                               |
| Scan Function                               | SCAN <sub>IN</sub><br>SCAN <sub>OUT</sub><br>SCAN <sub>CLK</sub>                                                                             | Input for SCAN Function<br>Output for SCAN Function<br>Clock for SCAN Function                                                                                                                                                                                                                                                                                          | 3.3 V CMOS<br>3.3 V CMOS<br>3.3 V CMOS                                                                 | 129<br>45<br>50                                       | Both<br>Both<br>Both                                               |
| Digital Video<br>Data Inputs                | Rx0+<br>Rx0-<br>Rx1+<br>Rx1-<br>Rx2+<br>Rx2-                                                                                                 | Digital Input Channel 0 True<br>Digital Input Channel 0 Complement<br>Digital Input Channel 1 True<br>Digital Input Channel 1 Complement<br>Digital Input Channel 2 True<br>Digital Input Channel 2 Complement                                                                                                                                                          |                                                                                                        | 62<br>63<br>59<br>60<br>56<br>57                      | Digital<br>Digital<br>Digital<br>Digital<br>Digital<br>Digital     |

| Pin<br>Type                   | Pin<br>Mnemonic                | Function                                                                                                                                       | Value                                                              | Pin<br>Number        | Interface                                |
|-------------------------------|--------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|----------------------|------------------------------------------|
| Digital Video<br>Clock Inputs | RxC+<br>RxC–                   | Digital Data Clock True<br>Digital Data Clock Complement                                                                                       |                                                                    | 65<br>66             | Digital<br>Digital                       |
| Data Enable                   | DE                             | Data Enable                                                                                                                                    | 3.3 V CMOS                                                         | 137                  | Digital                                  |
| Control Bits                  | CTL[0:2]                       | Decoded Control Bits                                                                                                                           | 3.3 V CMOS                                                         | 46-48                | Digital                                  |
| R <sub>TERM</sub>             | R <sub>TERM</sub>              | Sets Internal Termination Resistance                                                                                                           |                                                                    | 53                   | Digital                                  |
| HDCP                          | DDCSCL<br>DDCSDA<br>MCL<br>MDA | HDCP Slave Serial Port Data Clock<br>HDCP Slave Serial Port Data I/O<br>HDCP Master Serial Port Data Clock<br>HDCP Master Serial Port Data I/O | 3.3 V CMOS<br>3.3 V CMOS<br>3.3 V CMOS<br>3.3 V CMOS<br>3.3 V CMOS | 73<br>72<br>49<br>71 | Digital<br>Digital<br>Digital<br>Digital |

#### DESCRIPTIONS OF PINS SHARED BETWEEN ANALOG AND DIGITAL INTERFACES

|                  | S OF PINS SHARED BETWEEN ANALOG                                                                                                                                                                                                                                                                                   | Data Clock Out       |                                                                                                                                                                                                                                                                                                |
|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| AND DIGITAL      |                                                                                                                                                                                                                                                                                                                   | DATACK               | Data Output Clock                                                                                                                                                                                                                                                                              |
| HSOUT            | Horizontal Sync Output                                                                                                                                                                                                                                                                                            | DATACK               | Data Output Clock Complement                                                                                                                                                                                                                                                                   |
|                  | A reconstructed and phase-aligned version of<br>the video HSYNC. The polarity of this output<br>can be controlled via a serial bus bit. In analog<br>interface mode, the placement and duration<br>are variable. In digital interface mode, the<br>placement and duration are set by the graphics<br>transmitter. |                      | Just like the data outputs, the data clock outputs<br>are shared between the two interfaces. They<br>also behave differently depending on which<br>interface is active. Refer to the sections on the<br>two interfaces to determine how these pins<br>behave.                                  |
| VSOUT            | Vertical Sync Output                                                                                                                                                                                                                                                                                              | Various              |                                                                                                                                                                                                                                                                                                |
| 10001            | The separated VSYNC from a composite                                                                                                                                                                                                                                                                              | S <sub>CDT</sub>     | Chip Active/Inactive Detect Output                                                                                                                                                                                                                                                             |
|                  | signal or a direct pass through of the VSYNC<br>input. The polarity of this output can be con-<br>trolled via a serial bus bit. The placement and<br>duration in all modes is set by the graphics<br>transmitter.                                                                                                 |                      | The logic for the $S_{CDT}$ pin is [analog interface HSYNC detection] OR [digital interface DE detection]. So, the $S_{CDT}$ pin will switch to logic LOW under two conditions, when neither interface is active <i>or</i> when the chip is in full chip power-down mode. The data outputs are |
| Serial Port (2-W | /ire)                                                                                                                                                                                                                                                                                                             |                      | automatically three-stated when $S_{CDT}$ is LOW.                                                                                                                                                                                                                                              |
| SDA              | Serial Port Data I/O                                                                                                                                                                                                                                                                                              |                      | This pin can be read by a controller in order                                                                                                                                                                                                                                                  |
| SCL              | Serial Port Data Clock                                                                                                                                                                                                                                                                                            |                      | to determine periods of inactivity.                                                                                                                                                                                                                                                            |
| A0               | Serial Port Address Input 1                                                                                                                                                                                                                                                                                       | <b>SCAN Function</b> |                                                                                                                                                                                                                                                                                                |
| A1               | Serial Port Address Input 2                                                                                                                                                                                                                                                                                       | SCAN <sub>IN</sub>   | Data Input for SCAN Function                                                                                                                                                                                                                                                                   |
|                  | For a full description of the 2-wire serial regis-<br>ter and how it works, refer to the Control<br>Register section.                                                                                                                                                                                             |                      | Data can be loaded serially into the 48-bit SCAN register through this pin, clocking it in with the SCAN <sub>CLK</sub> pin. It then comes out of the 48 data subtrutes in parallel. This function is                                                                                          |
| Data Outputs     |                                                                                                                                                                                                                                                                                                                   |                      | the 48 data outputs in parallel. This function is<br>useful for loading known data into a graphics                                                                                                                                                                                             |
| RED A            | Data Output, Red Channel, Port A/Even                                                                                                                                                                                                                                                                             |                      | controller chip for testing purposes.                                                                                                                                                                                                                                                          |
| RED B            | Data Output, Red Channel, Port B/Odd                                                                                                                                                                                                                                                                              | SCAN <sub>OUT</sub>  | Data Output for SCAN Function                                                                                                                                                                                                                                                                  |
| GREEN A          | Data Output, Green Channel, Port A/Even                                                                                                                                                                                                                                                                           | 001                  | The data in the 48-bit SCAN register can be                                                                                                                                                                                                                                                    |
| GREEN B          | Data Output, Green Channel, Port B/Odd                                                                                                                                                                                                                                                                            |                      | read through this pin. Data is read on a FIFO                                                                                                                                                                                                                                                  |
| BLUE A           | Data Output, Blue Channel, Port A/Even                                                                                                                                                                                                                                                                            |                      | basis and is clocked via the $SCAN_{CLK}$ pin.                                                                                                                                                                                                                                                 |
| BLUE B           | Data Output, Blue Channel, Port B/Odd                                                                                                                                                                                                                                                                             | SCAN <sub>CLK</sub>  | Data Clock for SCAN Function                                                                                                                                                                                                                                                                   |
|                  | The main data outputs. Bit 7 is the MSB.<br>These outputs are shared between the two<br>interfaces and behave according to which<br>interface is active. Refer to the sections on the<br>two interfaces for more information on how<br>these outputs behave.                                                      |                      | This pin clocks the data through the SCAN register. It controls both data input and data output.                                                                                                                                                                                               |

| Pin Pin<br>Type Mnemonic Fur |                           | Function                                                                                | Value                    | Pin<br>Number |  |
|------------------------------|---------------------------|-----------------------------------------------------------------------------------------|--------------------------|---------------|--|
| Analog Video Inputs          | R <sub>AIN</sub>          | Analog Input for Converter R                                                            | 0.0 V to 1.0 V           | 119           |  |
|                              | G <sub>AIN</sub>          | Analog Input for Converter G                                                            | 0.0 V to 1.0 V           | 110           |  |
|                              | B <sub>AIN</sub>          | Analog Input for Converter B                                                            | 0.0 V to 1.0 V           | 100           |  |
| External                     | HSYNC                     | Horizontal SYNC Input                                                                   | 3.3 V CMOS               | 82            |  |
|                              | VSYNC Vertical SYNC Input |                                                                                         |                          |               |  |
| Sync/Clock                   | SOGIN                     | Sync-on-Green Input                                                                     | 0.0 V to 1.0 V           | 108           |  |
| Inputs                       | CLAMP                     | Clamp Input (External CLAMP Signal)                                                     | 3.3 V CMOS               | 93            |  |
|                              | COAST                     | PLL COAST Signal Input                                                                  | 3.3 V CMOS               | 84            |  |
|                              | CKEXT                     | External Pixel Clock Input (to Bypass Internal PLL) or 10 k $\Omega$ to V <sub>DD</sub> | 3.3 V CMOS               | 83            |  |
|                              | CKINV                     | ADC Sampling Clock Invert                                                               | 3.3 V CMOS               | 94            |  |
| Sync Outputs                 | HSOUT                     | HSYNC Output (Phase-Aligned with DATACK and DATACK)                                     | 3.3 V CMOS               | 139           |  |
|                              | VSOUT                     | VSYNC Output                                                                            | 3.3 V CMOS               | 138           |  |
|                              | SOGOUT                    | Composite Sync                                                                          | 3.3 V CMOS               | 140           |  |
| Voltage Reference            | REFOUT                    | Internal Reference Output (bypass with 0.1 µF to ground)                                | 1.25 V                   | 126           |  |
|                              | REFIN                     | Reference Input (1.25 V $\pm$ 10%)                                                      | $1.25~\mathrm{V}\pm10\%$ | 125           |  |
| Clamp Voltages               | R <sub>MIDSC</sub> V      | Voltage output equal to the RED converter midscale voltage.                             | $0.5~\mathrm{V}\pm~50\%$ | 120           |  |
|                              | R <sub>CLAMP</sub> V      | During midscale clamping, the RED Input is clamped to this pin.                         | 0.0 V to 0.75 V          | 118           |  |
|                              | G <sub>MIDSC</sub> V      | Voltage output equal to the GREEN converter midscale voltage.                           | $0.5~\mathrm{V}\pm~50\%$ | 111           |  |
|                              | G <sub>CLAMP</sub> V      | During midscale clamping, the GREEN Input is clamped to this pin.                       | 0.0 V to 0.75 V          | 109           |  |
|                              | B <sub>MIDSC</sub> V      | Voltage output equal to the BLUE converter midscale voltage.                            | $0.5~\mathrm{V}\pm~50\%$ | 101           |  |
|                              | B <sub>CLAMP</sub> V      | During midscale clamping, the BLUE Input is clamped to this pin.                        | 0.0 V to 0.75 V          | 99            |  |
| PLL Filter                   | FILT                      | Connection for External Filter Components for Internal PLL                              |                          | 78            |  |
| Power Supply                 | VD                        | Main Power Supply                                                                       | $3.3 \text{ V} \pm 5\%$  |               |  |
|                              | PVD                       | PLL Power Supply (Nominally 3.3 V)                                                      | $3.3 \text{ V} \pm 5\%$  |               |  |
|                              | V <sub>DD</sub>           | Output Power Supply                                                                     | 3.3 V or 2.5 V $\pm$ 5%  |               |  |
|                              | GND                       | Ground                                                                                  | 0 V                      |               |  |

#### Table II. Analog Interface Pin List

### PIN FUNCTION DETAILS (ANALOG INTERFACE) Inputs

| Inputs           |                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R <sub>AIN</sub> | Analog Input for RED Channel                                                                                                                                                                                                                                                                                                                                                                                                         |
| G <sub>AIN</sub> | Analog Input for GREEN Channel                                                                                                                                                                                                                                                                                                                                                                                                       |
| B <sub>AIN</sub> | Analog Input for BLUE Channel                                                                                                                                                                                                                                                                                                                                                                                                        |
|                  | High-impedance inputs that accept the RED, GREEN, and BLUE channel graphics signals, respectively. For RGB, the three channels are identical and can be used for any colors, but colors are assigned for convenient reference. For proper 4:2:2 formatting in a YUV application, the Y channel must be connected to the $G_{AIN}$ input, U must be connected to the $B_{AIN}$ input, and V must be connected to the $R_{AIN}$ input. |
|                  | They accommodate input signals ranging<br>from 0.5 V to 1.0 V full scale. Signals should<br>be ac-coupled to these pins to support clamp<br>operation.                                                                                                                                                                                                                                                                               |
| HSYNC            | Horizontal Sync Input                                                                                                                                                                                                                                                                                                                                                                                                                |
|                  | This input receives a logic signal that estab-<br>lishes the horizontal timing reference and<br>provides the frequency reference for pixel<br>clock generation.                                                                                                                                                                                                                                                                      |
|                  | The logic sense of this pin is controlled by<br>serial register 0Fh Bit 7 (HSYNC Polarity).<br>Only the leading edge of HSYNC is active,<br>the trailing edge is ignored. When HSYNC                                                                                                                                                                                                                                                 |
|                  |                                                                                                                                                                                                                                                                                                                                                                                                                                      |

Polarity = 0, the falling edge of HSYNC is used. When HSYNC Polarity = 1, the rising edge is active.

The input includes a Schmitt trigger for noise immunity, with a nominal input threshold of 1.5 V.

Electrostatic Discharge (ESD) protection diodes will conduct heavily if this pin is driven more than 0.5 V above the maximum tolerance voltage (3.3 V), or more than 0.5 V below ground.

VSYNC Vertical Sync Input

This is the input for vertical sync.

SOGIN Sync-on-Green Input

This input is provided to assist with processing signals with embedded sync, typically on the GREEN channel. The pin is connected to a high-speed comparator with an internally generated threshold, which is set to 0.15 V above the negative peak of the input signal.

When connected to an ac-coupled graphics signal with embedded sync, it will produce a noninverting digital output on SOGOUT.

When not used, this input should be left unconnected. For more details on this function and how it should be configured, refer to the Sync-on-Green section.

| CLAMP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | External Clamp Input (Optional)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |        | This pin should be exercised only during blank-                                                                                                                                                                     |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | This logic input may be used to define the<br>time during which the input signal is clamped<br>to the reference dc level (ground for RGB or                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |        | ing intervals (typically vertical blanking) as it<br>may produce several samples of corrupted data<br>during the phase shift.                                                                                       |
| CLAMP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | midscale for YUV). It should be exercised                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |        | CKINV should be grounded when not used.                                                                                                                                                                             |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | when the reference dc level is known to be<br>present on the analog input channels, typically<br>during the back porch of the graphics signal.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |        | Either or both signals may be used, depending<br>on the timing mode and interface design<br>employed.                                                                                                               |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | The CLAMP pin is enabled by setting con-<br>trol bit EXTCLMP to 1, (the default power-up                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | HSOUT  | Horizontal Sync Output                                                                                                                                                                                              |
| <ul> <li>time during which the i to the reference dc level midscale for YUV). It s when the reference dc level midscale for YUV). It s when the reference dc level midscale for YUV). It s when the reference dc level present on the analog in during the back porch of The CLAMP pin is enal trol bit EXTCLMP to 1, is 0). When disabled, th the clamp timing is deter counting a delay and du edge of the HSYNC ing this pin is controlled by not used, this pin must EXTCLMP programm.</li> <li>COAST Clock Generator Coast This input may be used generator to stop synch and continue producing frequency and phase. T processing signals from produce horizontal sync vertical interval. The CC not required for PC-gen cations requiring COAST the internal COAST for processing engine.</li> <li>The logic sense of this p COAST Polarity.</li> <li>When not used, this pin COAST Polarity.</li> <li>When not used, this pin COAST Polarity program HIGH and COAST Polarity defaul CKEXT</li> <li>External Clock Input (C This pin may be used to clock to the AD9887A, internally generated from It is enabled by program When an external clock in al functions operate nor this pin should be tied to and EXTCLK programm phase adjustment still op clock source is used.</li> <li>CKINV</li> <li>Sampling Clock Inversi This pin may be used to an EXTCLK programm phase adjustment still op clock source is used.</li> </ul> | is 0). When disabled, this pin is ignored and<br>the clamp timing is determined internally by<br>counting a delay and duration from the trailing<br>edge of the HSYNC input. The logic sense of                                                                                                                                                                                                                                                                                                                                                                                                                                                            |        | A reconstructed and phase-aligned version of<br>the Hsync input. Both the polarity and duration<br>of this output can be programmed via serial<br>bus registers.                                                    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | this pin is controlled by CLAMPOL. When<br>not used, this pin must be grounded and<br>EXTCLMP programmed to 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |        | By maintaining alignment with DATACK,<br>DATACK, and Data, data timing with<br>respect to horizontal sync can always be<br>determined.                                                                              |
| COAST                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | This input may be used to cause the pixel clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | SOGOUT | Sync-On-Green Slicer Output                                                                                                                                                                                         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | generator to stop synchronizing with HSYNC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 500001 | This pin can be programmed to output                                                                                                                                                                                |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | and continue producing a clock at its current<br>frequency and phase. This is useful when<br>processing signals from sources that fail to<br>produce horizontal sync pulses when in the<br>vertical interval. The COAST signal is generally                                                                                                                                                                                                                                                                                                                                                                                                                |        | either the output from the Sync-On-Green<br>slicer comparator or an unprocessed but<br>delayed version of the HSYNC input. See<br>the Sync Block Diagram to view how this<br>pin is connected.                      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | and continue producing a clock at its current<br>frequency and phase. This is useful when<br>processing signals from sources that fail to<br>produce horizontal sync pulses when in the<br>vertical interval. The COAST signal is generally<br>not required for PC-generated signals. Appli-<br>cations requiring COAST can do so through<br>the internal COAST found in the SYNC<br>processing engine.RHThe logic sense of this pin is controlled by<br>COAST Polarity.RHWhen not used, this pin may be grounded and<br>COAST Polarity programmed to 1, or tied<br>HIGH and COAST Polarity programmed to 1 at power-up.RHTExternal Clock Input (Optional) |        | The output from this pin is the Composite<br>Sync without additional processing from the<br>AD9887A.                                                                                                                |
| CKEXT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | The logic sense of this pin is controlled by                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | REFOUT | Internal Reference Output<br>Output from the internal 1.25 V band gap refer-<br>ence. This output is intended to drive relatively                                                                                   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | COAST Polarity programmed to 1, or tied<br>HIGH and COAST Polarity programmed to 0.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |        | light loads. It can drive the AD9887A reference<br>input directly but should be externally buffered<br>if it is used to drive other loads as well.                                                                  |
| CKEXT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | External Clock Input (Optional)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |        | The absolute accuracy of this output is $\pm 4\%$ ,                                                                                                                                                                 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | This pin may be used to provide an external clock to the AD9887A, in place of the clock internally generated from HSYNC.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |        | and the temperature coefficient is $\pm 50$ ppm,<br>which is adequate for most AD9887A appli-<br>cations. If higher accuracy is required, an<br>external reference may be employed instead.                         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | It is enabled by programming EXTCLK to 1.<br>When an external clock is used, all other inter-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |        | If an external reference is used, connect this pin to ground through a 0.1 $\mu$ F capacitor.                                                                                                                       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | this pin should be tied to $V_{DD}$ or to GROUND,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | REFIN  | Reference Input                                                                                                                                                                                                     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | and EXTCLK programmed to 0. The clock phase adjustment still operates when an external clock source is used.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |        | The reference input accepts the master reference voltage for all AD9887A internal circuitry (1.25 V $\pm 10\%$ ). It may be driven directly by the                                                                  |
| CKINV                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Sampling Clock Inversion (Optional)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |        | REFOUT pin. Its high impedance presents a very light load to the reference source.                                                                                                                                  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | This pin may be used to invert the pixel<br>sampling clock, which has the effect of<br>shifting the sampling phase 180°. This is in                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |        | This pin should always be bypassed to Ground with a $0.1 \ \mu\text{F}$ capacitor.                                                                                                                                  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | support of Alternate Pixel Sampling mode,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | FILT   | External Filter Connection                                                                                                                                                                                          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | wherein higher frequency input signals (up<br>to 340 Mpps) may be captured by first sam-<br>pling the odd pixels, then capturing the even<br>pixels on the subsequent frame.                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |        | For proper operation, the pixel clock generator<br>PLL requires an external filter. Connect the<br>filter shown in Figure 7 to this pin. For optimal<br>performance, minimize noise and parasitics<br>on this node. |

| <b>Outputs</b><br>RED A | Data Output, Red Channel, Port A/EVEN                                                                                                                                                                                                                                                                                                     | Power SupplyVDMain Power Supply                                                                                                                                                                                                                                                                                                                                              |  |  |  |
|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| RED B                   | Data Output, Red Channel, Port B/ODD                                                                                                                                                                                                                                                                                                      | These pins supply power to the main element                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| GREEN A                 | Data Output, Green Channel, Port A/EVEN                                                                                                                                                                                                                                                                                                   | of the circuit. It should be filtered to be as                                                                                                                                                                                                                                                                                                                               |  |  |  |
| GREEN B                 | Data Output, Green Channel, Port B/ODD                                                                                                                                                                                                                                                                                                    | quiet as possible.                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| BLUE A                  | Data Output, Blue Channel, Port A/EVEN                                                                                                                                                                                                                                                                                                    | V <sub>DD</sub> Digital Output Power Supply                                                                                                                                                                                                                                                                                                                                  |  |  |  |
| BLUE B                  | Data Output, Blue Channel, Port B/ODD                                                                                                                                                                                                                                                                                                     | These supply pins are identified separately from the $V_D$ pins so special care can be taken                                                                                                                                                                                                                                                                                 |  |  |  |
|                         | These are the main data outputs. Bit 7 is the MSB.                                                                                                                                                                                                                                                                                        | to minimize output noise transferred into the<br>sensitive analog circuitry.                                                                                                                                                                                                                                                                                                 |  |  |  |
|                         | Each channel has two ports. When the part is<br>operated in single-channel mode (DEMUX = 0),<br>all data are presented to Port A, and Port B is<br>placed in a high impedance state.                                                                                                                                                      | If the AD9887A is interfacing with lower-<br>voltage logic, $V_{DD}$ may be connected to a lower<br>supply voltage (as low as 2.2 V) for compatibilit                                                                                                                                                                                                                        |  |  |  |
|                         | Programming DEMUX to 1 established dual-                                                                                                                                                                                                                                                                                                  | PV <sub>D</sub> Clock Generator Power Supply                                                                                                                                                                                                                                                                                                                                 |  |  |  |
|                         | channel mode, wherein alternate pixels are<br>presented to Port A and Port B of each channel.<br>These will appear simultaneously, two pixels<br>presented at the time of every second input<br>pixel, when PAR is set to 1 (parallel mode).<br>When PAR = 0, pixel data appear alternately<br>on the two ports, one new sample with each | The most sensitive portion of the AD9887A<br>is the clock generation circuitry. These pins<br>provide power to the clock PLL and help the<br>user design for optimal performance. The<br>designer should provide noise-free power to<br>these pins.                                                                                                                          |  |  |  |
|                         | incoming pixel (interleaved mode).                                                                                                                                                                                                                                                                                                        | GND Ground                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
|                         | In dual-channel mode, the first pixel after<br>HSYNC is routed to Port A. The second pixel<br>goes to Port B, the third to A, etc.                                                                                                                                                                                                        | The ground return for all circuitry on-chip. It i<br>recommended that the application circuit<br>board have a single, solid ground plane.                                                                                                                                                                                                                                    |  |  |  |
|                         | The delay from pixel sampling time to output is<br>fixed. When the sampling time is changed by<br>adjusting the PHASE register, the output timing is<br>shifted as well. The DATACK, DATACK, and<br>HSOUT outputs are also moved, so the timing<br>relationship among the signals is maintained.                                          | <ul> <li>THEORY OF OPERATION (INTERFACE DETECTION)</li> <li>Active Interface Detection and Selection</li> <li>The AD9887A includes circuitry to detect whether an interface is active (see Table III).</li> <li>For detecting the <i>analog</i> interface, the circuitry monitors the</li> </ul>                                                                             |  |  |  |
| DATACK                  | Data Output Clock                                                                                                                                                                                                                                                                                                                         | presence of HSYNC, VSYNC, and Sync-on-Green. The result of                                                                                                                                                                                                                                                                                                                   |  |  |  |
| DATACK                  | Data Output Clock Complement                                                                                                                                                                                                                                                                                                              | the detection circuitry can be read from the 2-wire serial interfac<br>bus at Address 11H Bits 7, 6, and 5, respectively. If one of thes<br>sume signals disconnects, the maximum time it takes for the                                                                                                                                                                      |  |  |  |
|                         | Differential data clock output signals to be<br>used to strobe the output data and HSOUT                                                                                                                                                                                                                                                  | sync signals disappears, the maximum time it takes for the circuitry to detect it is 100 ms.                                                                                                                                                                                                                                                                                 |  |  |  |
|                         | into external logic.<br>They are produced by the internal clock gen-<br>erator and are synchronous with the internal<br>pixel sampling clock.                                                                                                                                                                                             | There are two stages for detecting the digital interface. The first<br>stage searches for the presence of the digital interface clock. The<br>circuitry for detecting the digital interface clock is active even<br>when the digital interface is powered down. The result of this<br>detection stage can be read from the 2-wire serial interface bus a                     |  |  |  |
|                         | When the AD9887A is operated in single-<br>channel mode, the output frequency is equal<br>to the pixel sampling frequency. When operating<br>in dual-channel mode, the clock frequency is<br>one-half the pixel frequency.                                                                                                                | Address 11H Bit 4. If the clock disappears, the maximum time it<br>takes for the circuitry to detect it is 100 ms. Once a digital inter<br>face clock is detected, the digital interface is powered up and the<br>second stage of detection begins. During the second stage, the<br>circuitry searches for 32 consecutive DEs. Once 32 DEs are                               |  |  |  |
|                         | When the sampling time is changed by adjusting<br>the PHASE register, the output timing is shifted<br>as well. The Data, DATACK, DATACK, and<br>HSOUT outputs are all moved, so the timing<br>relationship among the signals is maintained.                                                                                               | found, the detection process is complete.<br>There is an override for the automatic interface selection. It is<br>the AIO bit (active interface override). When the AIO bit is set<br>to Logic 0, the automatic circuitry will be used. When the AIO<br>bit is set to Logic 1, the AIS bit will be used to determine the<br>active interface rather the automatic singuitry. |  |  |  |

to Logic 0, the automatic circuitry will be used. When the AIO bit is set to Logic 1, the AIS bit will be used to determine the active interface rather than the automatic circuitry.

#### **Power Management**

The AD9887A is a dual interface device with shared outputs. Only one interface can be used at a time. For this reason, the chip automatically powers down the unused interface. When the analog interface is being used, most of the digital interface circuitry is powered down and vice versa. This helps to minimize the AD9887A total power dissipation. In addition, if neither interface has activity on it, the chip powers down both interfaces.

The AD9887A uses the activity detect circuits, the active interface bits in the serial registers, the active interface override bits, and the

power-down bit to determine the correct power state. In a given power mode not all circuitry in the inactive interface is powered down completely. When the digital interface is active, the band gap reference and HSYNC detect circuitry is not powered down. When the analog interface is active, the digital interface clock detect circuit is not powered down. Table IV summarizes how the AD9887A determines which power mode to be in and what circuitry is powered on/off in each of these modes. The powerdown command has priority, followed by the active interface override, and then the automatic circuitry.

#### Table III. Interface Selection Controls

| AIO | Analog<br>Interface Detect | Digital<br>Interface Detect | AIS | Active<br>Interface | Description                                                                                              |
|-----|----------------------------|-----------------------------|-----|---------------------|----------------------------------------------------------------------------------------------------------|
| 1   | Х                          | Х                           | 0   | Analog              | Force the analog interface active.                                                                       |
|     |                            |                             | 1   | Digital             | Force the digital interface active.                                                                      |
| 0   | 0                          | 0                           | Х   | None                | Neither interface was detected. Both interfaces are powered down and the SyncDT pin gets set to Logic 0. |
|     | 0                          | 1                           | Х   | Digital             | The digital interface was detected. Power down the analog interface.                                     |
|     | 1                          | 0                           | Х   | Analog              | The analog interface was detected. Power down the digital interface.                                     |
|     | 1                          | 0                           | Х   | Analog              | Both interfaces were detected. The analog interface has priority.                                        |
|     |                            |                             | 1   | Digital             | Both interfaces were detected. The digital interface has priority.                                       |

#### Table IV. Power-Down Mode Descriptions

|                                 |                             |                                            | Inputs                                      |                                 |                               |                                                                                                             |  |
|---------------------------------|-----------------------------|--------------------------------------------|---------------------------------------------|---------------------------------|-------------------------------|-------------------------------------------------------------------------------------------------------------|--|
| Mode                            | Power-<br>Down <sup>1</sup> | Analog<br>Interface<br>Detect <sup>2</sup> | Digital<br>Interface<br>Detect <sup>3</sup> | Active<br>Interface<br>Override | Active<br>Interface<br>Select | Powered On or Comments                                                                                      |  |
| Soft Power-Down (Seek Mode)     | 1                           | 0                                          | 0                                           | 0                               | Х                             | Serial Bus, Digital Interface Clock Detect,<br>Analog Interface Activity Detect, SOG,<br>Band Gap Reference |  |
| Digital Interface On            | 1                           | 0                                          | 1                                           | 0                               | Х                             | Serial Bus, Digital Interface, Analog Interface<br>Activity Detect, SOG, Outputs, Band Gap<br>Reference     |  |
| Analog Interface On             | 1                           | 1                                          | 0                                           | 0                               | Х                             | Serial Bus, Analog Interface, Digital Interface<br>Clock Detect, SOG, Outputs, Band Gap<br>Reference        |  |
| Serial Bus Arbitrated Interface | 1                           | 1                                          | 1                                           | 0                               | 0                             | Same as Analog Interface On Mode                                                                            |  |
| Serial Bus Arbitrated Interface | 1                           | 1                                          | 1                                           | 0                               | 1                             | Same as Digital Interface On Mode                                                                           |  |
| Override to Analog Interface    | 1                           | Х                                          | Х                                           | 1                               | 0                             | Same as Analog Interface On Mode                                                                            |  |
| Override to Digital Interface   | 1                           | Х                                          | Х                                           | 1                               | 1                             | Same as Digital Interface On Mode                                                                           |  |
| Absolute Power-Down             | 0                           | Х                                          | Х                                           | Х                               | Х                             | Serial Bus                                                                                                  |  |

NOTES

<sup>1</sup>Power-down is controlled via bit 0 in serial bus Register 12h.

<sup>2</sup>Analog Interface Detect is determined by OR-ing Bits 7, 6, and 5 in serial bus Register 11h.

<sup>3</sup>Digital Interface Detect is determined by Bit 4 in serial bus Register 11h.

# THEORY OF OPERATION AND DESIGN GUIDE (ANALOG INTERFACE)

#### **General Description**

The AD9887A is a fully integrated solution for capturing analog RGB signals and digitizing them for display on flat panel monitors or projectors. The device is ideal for implementing a computer interface in HDTV monitors or as the front end to high performance video scan converters.

Implemented in a high performance CMOS process, the interface can capture signals with pixel rates of up to 170 MHz and, with an Alternate Pixel Sampling mode, up to 340 MHz.

The AD9887A includes all necessary input buffering, signal dc restoration (clamping), offset and gain (brightness and contrast) adjustment, pixel clock generation, sampling phase control, and output data formatting. All controls are programmable via a 2-wire serial interface. Full integration of these sensitive analog functions makes system design straightforward and less sensitive to the physical and electrical environment.

With an operating temperature range of 0°C to 70°C, the device requires no special environmental considerations.

#### **Input Signal Handling**

The AD9887A has three high impedance analog input pins for the Red, Green, and Blue channels. They will accommodate signals ranging from 0.5 V to 1.0 V p-p.

Signals are typically brought onto the interface board via a DVI-I connector, a 15-lead D connector, or BNC connectors. The AD9887A should be located as close as practical to the input connector. Signals should be routed via matched-impedance traces (normally 75  $\Omega$ ) to the IC input pins.

At that point the signal should be resistively terminated (75  $\Omega$  to the signal ground return) and capacitively coupled to the AD9887A inputs through 47 nF capacitors. These capacitors form part of the dc restoration circuit (see Figure 1).

In an ideal world of perfectly matched impedances, the best performance can be obtained with the widest possible signal bandwidth. The wide bandwidth inputs of the AD9887A (330 MHz) can track the input signal continuously as it moves from one pixel level to the next and digitize the pixel during a long, flat pixel time. In many systems, however, there are mismatches, reflections, and noise that can result in excessive ringing and distortion of the input waveform. This makes it more difficult to establish a sampling phase that provides good image quality. It has been shown that a small inductor in series with the input is effective in rolling off the input bandwidth slightly and providing a high quality signal over a wider range of conditions. Using a Fair-Rite #2508051217Z0 High-Speed Signal Chip Bead inductor in the circuit of Figure 1 gives good results in most applications.



Figure 1. Analog Input Interface Circuit

#### **HSYNC**, VSYNC Inputs

The AD9887A receives a horizontal sync signal and uses it to generate the pixel clock and clamp timing. It is possible to operate the AD9887A without applying HSYNC (using an external clock, external clamp) but a number of features of the chip will be unavailable, so it is recommended that HSYNC be provided. This can be either a sync signal directly from the graphics source, or a preprocessed TTL or CMOS level signal.

The HSYNC input includes a Schmitt trigger buffer and is capable of handling signals with long rise times, with superior noise immunity. In typical PC-based graphic systems, the sync signals are simply TTL-level drivers feeding unshielded wires in the monitor cable. As such, no termination is required or desired.

When the VSYNC input is selected as the source for VSYNC, it is used for COAST generation and is passed through to the VSOUT pin.

#### Serial Control Port

The serial control port is designed for 3.3 V logic. If there are 5 V drivers on the bus, these pins should be protected with 150  $\Omega$  series resistors placed between the pull-up resistors and the input pins.

#### **Output Signal Handling**

The digital outputs are designed and specified to operate from a 3.3 V power supply ( $V_{DD}$ ). They can also work with a  $V_{DD}$  as low as 2.5 V for compatibility with other 2.5 V logic.

#### Clamping

#### RGB Clamping

To digitize the incoming signal properly, the dc offset of the input must be adjusted to fit the range of the on-board A/D converters.

Most graphics systems produce RGB signals with black at ground and white at approximately 0.75 V. However, if sync signals are embedded in the graphics, the sync tip is often at ground and black is at 300 mV. The white level will be approximately 1.0 V. Some common RGB line amplifier boxes use emitter-follower buffers to split signals and increase drive capability. This introduces a 700 mV dc offset to the signal, which is removed by clamping for proper capture by the AD9887A.

The key to clamping is to identify a portion (time) of the signal when the graphic system is known to be producing black. Originating from CRT displays, the electron beam is "blanked" by sending a black level during horizontal retrace to prevent disturbing the image. Most graphics systems maintain this format of sending a black level between active video lines.

An offset is then introduced which results in the A/D converters producing a black output (Code 00h) when the known black input is present. The offset then remains in place when other signal levels are processed, and the entire signal is shifted to eliminate offset errors.

In systems with embedded sync, a blacker-than-black signal (HSYNC) is produced briefly to signal the CRT that it is time to begin a retrace. For obvious reasons, it is important to avoid clamping on the tip of HSYNC. Fortunately, there is virtually always a period following HSYNC called the back porch where a good black reference is provided. This is the time when clamping should be done.

The clamp timing can be established by exercising the CLAMP pin at the appropriate time (with EXTCLMP = 1). The polarity of this signal is set by the Clamp Polarity bit.

An easier method of clamp timing employs the AD9887A internal clamp timing generator. The clamp placement register is programmed with the number of pixel clocks that should pass after the trailing edge of HSYNC before clamping starts. A second register (clamp duration) sets the duration of the clamp. These are both 8-bit values, providing considerable flexibility in clamp generation. The clamp timing is referenced to the trailing edge of HSYNC, the back porch (black reference) always follows HSYNC. A good starting point for establishing clamping is to set the clamp placement to 08h (providing eight pixel periods for the graphics signal to stabilize after sync) and set the clamp duration to 14h (giving the clamp 20 pixel periods to re-establish the black reference).

The value of the external input coupling capacitor affects the performance of the clamp. If the value is too small, there can be an amplitude change during a horizontal line time (between clamping intervals). If the capacitor is too large, it will take excessively long for the clamp to recover from a large change in incoming signal offset. The recommended value (47 nF) results in recovery from a step error of 100 mV to within 1/2 LSB in 10 lines using a clamp duration of 20 pixel periods on a 60 Hz SXGA signal.

#### YUV Clamping

YUV signals are slightly different from RGB signals in that the dc reference level (black level in RGB signals) will be at the midpoint of the U and V video signal. For these signals, it can be necessary to clamp to the midscale range of the A/D converter range (80h) rather than bottom of the A/D converter range (00h).

Clamping to midscale rather than ground can be accomplished by setting the clamp select bits in the serial bus register. Each of the three converters has its own selection bit so that they can be clamped to either midscale or ground independently. These bits are located in Register 0Fh and are Bits 0-2.

The midscale reference voltage that each A/D converter clamps to is provided independently on the  $R_{MIDSC}V$ ,  $G_{MIDSC}V$ , and  $B_{MIDSC}V$  pins. Each converter must have its own midscale reference because both offset adjustment and gain adjustment for each converter will affect the dc level of midscale.

During clamping, the Y and V converters are clamped to their respective midscale reference input. These inputs are pins  $B_{CLAMP}V$  and  $R_{CLAMP}V$  for the U and V converters, respectively. The typical connections for both RGB and YUV clamping are shown below in Figure 2. Note: if midscale clamping is not required, all of the midscale voltage outputs should still be connected to ground through a 0.1  $\mu$ F capacitor.



*Figure 2. Typical Clamp Configuration for RBG/YUV Applications* 

#### Gain and Offset Control

The AD9887A can accommodate input signals with inputs ranging from 0.5 V to 1.0 V full scale. The full-scale range is set in three 8-bit registers (Red Gain, Green Gain, and Blue Gain).

A code of 0 establishes a minimum input range of 0.5 V; 255 corresponds with the maximum range of 1.0 V. Note that *increasing* the gain setting results in an image with *less* contrast.

The offset control shifts the entire input range, resulting in a change in image brightness. Three 7-bit registers (Red Offset, Green Offset, Blue Offset) provide independent settings for each channel.

The offset controls provide a  $\pm 63$  LSB adjustment range. This range is connected with the full-scale range, so if the input range is doubled (from 0.5 V to 1.0 V) then the offset step size is also doubled (from 2 mV per step to 4 mV per step).

Figure 3 illustrates the interaction of gain and offset controls. The magnitude of an LSB in offset adjustment is proportional to the full-scale range, so changing the full-scale range also changes the offset. The change is minimal if the offset setting is near midscale. When changing the offset, the full-scale *range* is not affected, but the full-scale *level* is shifted by the same amount as the zero-scale level.



Figure 3. Gain and Offset Control

#### Sync-on-Green

The Sync-on-Green input operates in two steps. First, it sets a baseline clamp level from the incoming video signal with a negative peak detector. Second, it sets the sync trigger level (nominally 150 mV above the negative peak). The exact trigger level is variable and can be programmed via Register 11H. The Sync-on-Green input must be ac-coupled to the green analog input through its own capacitor as shown in Figure 4. The value of the capacitor must be 1 nF  $\pm$  20%. If Sync-on-Green is not used, this connection is not required and SOGIN should be left unconnected. (Note: The Sync-on-Green signal is always negative polarity.) Please refer to the Sync Processing section for more information.



Figure 4. Typical Clamp Configuration for RGB/YUV Applications

#### **Clock Generation**

A Phase Locked Loop (PLL) is employed to generate the pixel clock. The HSYNC input provides a reference frequency for the PLL. A Voltage Controlled Oscillator (VCO) generates a much higher pixel clock frequency. This pixel clock is divided by the PLL divide value (Registers 01H and 02H) and phase compared with the Hsync input. Any error is used to shift the VCO frequency and maintain lock between the two signals.

The stability of this clock is a very important element in providing the clearest and most stable image. During each pixel time, there is a period when the signal is slewing from the old pixel amplitude and settling at its new value. Then there is a time when the input voltage is stable, before the signal must slew to a new value (see Figure 5). The ratio of the slewing time to the stable time is a function of the bandwidth of the graphics DAC and the bandwidth of the transmission system (cable and termination). It is also a function of the overall pixel rate. Clearly, if the dynamic characteristics of the system remain fixed, the slewing and settling times are likewise fixed. This time must be subtracted from the total pixel period, leaving the stable period. At higher pixel frequencies, the total cycle time is shorter, and the stable pixel time becomes shorter as well.



Figure 5. Pixel Sampling Times



Figure 6. Pixel Clock Jitter vs. Frequency

Any jitter in the clock reduces the precision with which the sampling time can be determined, and must also be subtracted from the stable pixel time. Considerable care has been taken in the design of the AD9887A's clock generation circuit to minimize jitter. As indicated in Figure 6, the clock jitter of the AD9887A is less than 6% of the total pixel time in all operating modes, making the reduction in the valid sampling time due to jitter negligible.

The PLL characteristics are determined by the loop filter design, by the PLL charge pump current, and by the VCO range setting. The loop filter design is illustrated in Figure 7. Recommended settings of VCO range and charge pump current for VESA standard display modes are listed in Table VII.



Figure 7. PLL Loop Filter Detail

Four programmable registers are provided to optimize the performance of the PLL. These registers are:

- 1. The 12-Bit Divisor Register. The input Hsync frequencies range from 15 kHz to 110 kHz. The PLL multiplies the frequency of the Hsync signal, producing pixel clock frequencies in the range of 12 MHz to 170 MHz. The Divisor register controls the exact multiplication factor. This register may be set to any value between 221 and 4095. (The divide ratio that is actually used is the programmed divide ratio plus one.)
- 2. The 2-Bit VCO Range Register. To lower the sensitivity of the output frequency to noise on the control signal, the VCO operating frequency range is divided into four overlapping regions. The VCO range register sets this operating range. Because there are only three possible regions, only the two least-significant bits of the VCO range register are used. The frequency ranges for the lowest and highest regions are shown in Table V.

| PV1 | PV0 | Pixel Clock<br>Range (MHz) |
|-----|-----|----------------------------|
| 0   | 0   | 12–37                      |
| 0   | 1   | 37-74                      |
| 1   | 0   | 74–140                     |
| 1   | 1   | 140-170                    |

Table V. VCO Frequency Ranges

3. The 3-Bit Charge Pump Current Register. This register allows the current that drives the low pass loop filter to be varied. The possible current values are listed in Table VI.

#### Table VI. Charge Pump Current/Control Bits

| Ip2 | Ip1 | Ip0 | Current (µA) |
|-----|-----|-----|--------------|
| 0   | 0   | 0   | 50           |
| 0   | 0   | 1   | 100          |
| 0   | 1   | 0   | 150          |
| 0   | 1   | 1   | 250          |
| 1   | 0   | 0   | 350          |
| 1   | 0   | 1   | 500          |
| 1   | 1   | 0   | 750          |
| 1   | 1   | 1   | 1500         |

4. The 5-Bit Phase Adjust Register. The phase of the generated sampling clock may be shifted to locate an optimum sampling point within a clock cycle. The Phase Adjust register provides 32 phase-shift steps of 11.25° each. The Hsync signal with an identical phase shift is available through the HSOUT pin. Phase adjustment is still available if the pixel clock is being provided externally.

The COAST allows the PLL to continue to run at the same frequency, in the absence of the incoming Hsync signal. This may be used during the vertical sync period, or any other time that the Hsync signal is unavailable. The polarity of the COAST signal may be set through the Coast Polarity Bit. Also, the polarity of the Hsync signal may be set through the HSYNC Polarity Bit. If not using automatic polarity detection, the HSYNC and COAST polarity bits should be set to match the Polarity of their respective signals.

| Standard | Resolution         | Refresh<br>Rate (Hz) | Horizontal<br>Frequency<br>(kHz) | Pixel Rate<br>(MHz) | VCORNGE | CURRENT |
|----------|--------------------|----------------------|----------------------------------|---------------------|---------|---------|
| VGA      | $640 \times 480$   | 60                   | 31.5                             | 25.175              | 00      | 011     |
|          |                    | 72                   | 37.7                             | 31.500              | 00      | 100     |
|          |                    | 75                   | 37.5                             | 31.500              | 00      | 100     |
|          |                    | 85                   | 43.3                             | 36.000              | 00      | 101     |
| SVGA     | $800 \times 600$   | 56                   | 35.1                             | 36.000              | 00      | 101     |
|          |                    | 60                   | 37.9                             | 40.000              | 01      | 011     |
|          |                    | 72                   | 48.1                             | 50.000              | 01      | 011     |
|          |                    | 75                   | 46.9                             | 49.500              | 01      | 011     |
|          |                    | 85                   | 53.7                             | 56.250              | 01      | 100     |
| XGA      | $1024 \times 768$  | 60                   | 48.4                             | 65.000              | 01      | 101     |
|          |                    | 70                   | 56.5                             | 75.000              | 10      | 011     |
|          |                    | 75                   | 60.0                             | 78.750              | 10      | 011     |
|          |                    | 80                   | 64.0                             | 85.500              | 10      | 011     |
|          |                    | 85                   | 68.3                             | 94.500              | 10      | 100     |
| SXGA     | $1280 \times 1024$ | 60                   | 64.0                             | 108.000             | 10      | 100     |
|          |                    | 75                   | 80.0                             | 135.000             | 10      | 101     |
|          |                    | 85                   | 91.1                             | 157.500             | 11      | 101     |
| UXGA     | $1600 \times 1200$ | 60                   | 75.0                             | 162.000             | 10      | 101     |



Figure 8. ADC Block Diagram (Single-Channel Output)



Figure 9. Relationship of Offset Range to Input Range



Figure 10. SCAN Timing

#### **SCAN Function**

The SCAN function is intended as a pseudo JTAG function for manufacturing test of the board. The ordinary operation of the AD9887A is disabled during SCAN.

To enable the SCAN function, set Register 14h, Bit 2 to 1. To SCAN in data to all 48 digital outputs, apply 48 serial bits of data and 48 clocks (typically 5 MHz, max of 20 MHz) to the SCAN<sub>IN</sub> and SCAN<sub>CLK</sub> pins, respectively. The data is shifted in on the rising edge of SCAN<sub>CLK</sub>. The first serial bit shifted in will appear at the RED A<7> output after one clock cycle. After 48 clocks, the first bit is shifted all the way to the BLUE B<0>. The 48th bit will now be at the RED A<7> output. If SCAN<sub>CLK</sub> continues after 48 cycles, the data will continue to be shifted from RED A<7> to BLUE B<0> and will come out of the SCAN<sub>OUT</sub> pin as serial data on the falling edge of SCAN<sub>CLK</sub>. This is illustrated in Figure 10. A setup time (t<sub>SU</sub>) of 3 ns should be plenty and no hold time (t<sub>HOLD</sub>) is required ( $\geq 0$  ns). This is illustrated in Figure 11.



Figure 11. SCAN Setup and Hold

#### **Alternate Pixel Sampling Mode**

A Logic 1 input on Clock Invert (CKINV, Pin 94) inverts the nominal ADC clock. CKINV can be switched between frames to implement the alternate pixel sampling mode. This allows higher effective image resolution to be achieved at lower pixel rates but with lower frame rates.

On one frame, only even pixels are digitized. On the subsequent frame, odd pixels are sampled. By reconstructing the entire frame in the graphics controller, a complete image can be reconstructed. This is very similar to the interlacing process that is employed in broadcast television systems, but the interlacing is vertical instead of horizontal. The frame data is still presented to the display at the full desired refresh rate (usually 60 Hz) so no flicker artifacts are added.

| ĺ | 0 | Е | 0 | E | ō | E | 0 | Е | 0 | E | ō | E |
|---|---|---|---|---|---|---|---|---|---|---|---|---|
|   | 0 | Е | ο | Е | ο | Е | ο | Е | ο | Е | ο | Е |
|   | 0 | Е | ο | Е | ο | Е | ο | Е | ο | Е | ο | Е |
|   | 0 | Е | ο | Е | ο | Е | ο | Е | ο | Е | ο | Е |
|   | 0 | Е | ο | Е | ο | Е | ο | Е | ο | Е | ο | Е |
|   | 0 | Е | ο | Е | ο | Е | ο | Е | ο | Е | ο | Е |
|   | 0 | Е | ο | Е | ο | Е | ο | Е | ο | Е | ο | Е |
|   | 0 | Е | ο | Е | ο | Е | ο | Е | ο | Е | ο | Е |
|   | 0 | Е | ο | Е | ο | Е | ο | Е | ο | Е | ο | Е |
|   | 0 | Е | ο | Е | ο | Е | ο | Е | ο | Е | ο | Е |
|   | 0 | Е | ο | Е | ο | Е | ο | Е | ο | Е | ο | E |
|   |   |   |   |   |   |   |   |   |   |   |   |   |

Figure 12. Odd and Even Pixels in a Frame

| 01 | 01 | 01 | 01 | 01 | 01 |
|----|----|----|----|----|----|
| 01 | 01 | 01 | 01 | 01 | 01 |
| 01 | 01 | 01 | 01 | 01 | 01 |
| 01 | 01 | 01 | 01 | 01 | 01 |
| 01 | 01 | 01 | 01 | 01 | 01 |
| 01 | 01 | 01 | 01 | 01 | 01 |
| 01 | 01 | 01 | 01 | 01 | 01 |
| 01 | 01 | 01 | 01 | 01 | 01 |
| 01 | 01 | 01 | 01 | 01 | 01 |
| 01 | 01 | 01 | 01 | 01 | 01 |
| 01 | 01 | 01 | 01 | 01 | 01 |
|    |    |    |    |    |    |

Figure 13. Odd Pixels from Frame 1

| E2 | E2 | E2 | E2 | E2 | E2 |
|----|----|----|----|----|----|
| E2 | E2 | E2 | E2 | E2 | E2 |
| E2 | E2 | E2 | E2 | E2 | E2 |
| E2 | E2 | E2 | E2 | E2 | E2 |
| E2 | E2 | E2 | E2 | E2 | E2 |
| E2 | E2 | E2 | E2 | E2 | E2 |
| E2 | E2 | E2 | E2 | E2 | E2 |
| E2 | E2 | E2 | E2 | E2 | E2 |
| E2 | E2 | E2 | E2 | E2 | E2 |
| E2 | E2 | E2 | E2 | E2 | E2 |
|    |    |    |    |    |    |

Figure 14. Even Pixels from Frame 2

| 01E201E201E201E201E201E2 | 2 |
|--------------------------|---|
| 01E201E201E201E201E201E2 | 2 |

Figure 15. Combine Frame Output from Graphics Controller



Figure 16. Subsequent Frame from Controller

#### Timing (Analog Interface)

The following timing diagrams show the operation of the AD9887A analog interface in all clock modes. The part establishes timing by having the sample that corresponds to the pixel digitized when the leading edge of HSYNC occurs sent to the "A" data port. In Dual-Channel Mode, the next sample is sent to the "B" port. Future samples are alternated between the "A" and "B" data ports. In Single-Channel Mode, data is only sent to the "A" data port, and the "B" port is placed in a high impedance state.

The Output Data Clock signal is created so that its rising edge always occurs between "A" data transitions, and can be used to latch the output data externally.



Figure 17. Analog Output Timing

#### Hsync Timing

Horizontal sync is processed in the AD9887A to eliminate ambiguity in the timing of the leading edge with respect to the phase-delayed pixel clock and data. The Hsync input is used as a reference to generate the pixel sampling clock. The sampling phase can be adjusted, with respect to Hsync, through a full  $360^{\circ}$  in 32 steps via the Phase Adjust register (to optimize the pixel sampling time). Display systems use Hsync to align memory and display write cycles, so it is important to have a stable timing relationship between Hsync output (HSOUT) and data clock (DATACK).

Three things happen to Horizontal Sync in the AD9887A. First, the polarity of Hsync input is determined and will thus have a known output polarity. The known output polarity can be programmed either active high or active low (Register 04H, Bit 4). Second, HSOUT is aligned with DATACK and data outputs. Third, the duration of HSOUT (in pixel clocks) is set via Register 07H. HSOUT is the sync signal that should be used to drive the rest of the display system.

#### **Coast Timing**

In most computer systems, the Hsync signal is provided continuously on a dedicated wire. In these systems, the COAST input and function are unnecessary, and should not be used.

In some systems, however, Hsync is disturbed during the Vertical Sync period (Vsync). In some cases, Hsync pulses disappear. In other systems, such as those that employ Composite Sync (Csync) signals or embed Sync-On-Green (SOG), Hsync includes equalization pulses or other distortions during Vsync. To avoid upsetting the clock generator during Vsync, it is important to ignore these distortions. If the pixel clock PLL sees extraneous pulses, it will attempt to lock to this new frequency, and will have changed frequency by the end of the Vsync period. It will then take a few lines of correct Hsync timing to recover at the beginning of a new frame, resulting in a "tearing" of the image at the top of the display.

The COAST input is provided to eliminate this problem. It is an asynchronous input that disables the PLL input and allows the clock to free-run at its then-current frequency. The PLL can free-run for several lines without significant frequency drift.

Coast can be provided by the graphics controller or it can be internally generated by the AD9887A sync processing engine.



Figure 18. Single-Channel Mode (Analog Interface)



Figure 19. Single-Channel Mode, Alternate Pixel Sampling (Even Pixels) (Analog Interface)



Figure 20. Single-Channel Mode, Alternate Pixel Sampling (Odd Pixels) (Analog Interface)



*Figure 21. Dual-Channel Mode, Interleaved Outputs (Analog Interface), Outphase = 0* 



Figure 22. Dual-Channel Mode, Parallel Outputs (Analog Interface), Outphase = 0



Figure 23. Dual-Channel Mode, Interleaved Outputs, Alternate Pixel Sampling (Even Pixels) (Analog Interface), Outphase = 0



Figure 24. Dual-Channel Mode, Interleaved Outputs, Alternate Pixel Sampling (Odd Pixels) (Analog Interface), Outphase = 0



Figure 25. Dual-Channel Mode, Parallel Outputs, Alternate Pixel Sampling (Even Pixels) (Analog Interface), Outphase = 0



*Figure 26. Dual-Channel Mode, Parallel Outputs, Alternate Pixel Sampling (Odd Pixels) (Analog Interface), Outphase = 0* 



Figure 27. 4:2:2 Output Mode

| Pin<br>Type                | Pin<br>Mnemonic     | Function                              | Value                                     | Pin<br>Number |
|----------------------------|---------------------|---------------------------------------|-------------------------------------------|---------------|
| Digital Video Data Inputs  | Rx0+                | Digital Input Channel 0 True          |                                           | 62            |
|                            | Rx0-                | Digital Input Channel 0 Complement    |                                           | 63            |
|                            | Rx1+                | Digital Input Channel 1 True          |                                           | 59            |
|                            | Rx1-                | Digital Input Channel 1 Complement    |                                           | 60            |
|                            | Rx2+                | Digital Input Channel 2 True          |                                           | 56            |
|                            | Rx2–                | Digital Input Channel Twos Complement |                                           | 57            |
| Digital Video Clock Inputs | RxC+                | Digital Data Clock True               |                                           | 65            |
|                            | RxC-                | Digital Data Clock Complement         |                                           | 66            |
| Termination Control        | R <sub>TERM</sub>   | Control Pin for Setting the Internal  |                                           | 53            |
|                            |                     | Termination Resistance                |                                           |               |
| Outputs                    | DE                  | Data Enable                           | 3.3 V CMOS                                | 137           |
|                            | HSOUT               | HSYNC Output                          | 3.3 V CMOS                                | 139           |
|                            | VSOUT               | VSYNC Output                          | 3.3 V CMOS                                | 138           |
|                            | CTL0, CTL1,<br>CTL2 | Decoded Control Bit Outputs           | 3.3 V CMOS                                | 46-48         |
| HDCP                       | DDCSCL              | HDCP Slave Serial Port Data Clock     | 3.3 V CMOS                                | 73            |
|                            | DDCSDA              | HDCP Slave Serial Port Data I/O       | 3.3 V CMOS                                | 72            |
|                            | MCL                 | HDCP Master Serial Port Data Clock    | 3.3 V CMOS                                | 49            |
|                            | MDA                 | HDCP Master Serial Port Data I/O      | 3.3 V CMOS                                | 71            |
| Power Supply               | V <sub>D</sub>      | Main Power Supply                     | 3.3 V ± 5%                                |               |
| ~~ ~                       | PVD                 | PLL Power Supply                      | $3.3 V \pm 5\%$                           |               |
|                            | V <sub>DD</sub>     | Output Power Supply                   | $3.3 \text{ V or } 2.5 \text{ V} \pm 5\%$ |               |
|                            | GND                 | Ground Supply                         | 0 V                                       |               |
|                            | GND                 | Ground Supply                         | 0 V                                       |               |

#### Table VIII. Digital Interface Pin List

#### DIGITAL INTERFACE PIN DESCRIPTIONS Digital Video Data Inputs

- Rx0+ Positive Differential Input Data (Channel 0)
- Rx0- Negative Differential Input Data (Channel 0)
- Rx1+ Positive Differential Input Data (Channel 1)
- Rx1- Negative Differential Input Data (Channel 1)
- Rx2+ Positive Differential Input Data (Channel 2)
- Rx2– Negative Differential Input Data (Channel 2)

These six pins receive three pairs of differential, low voltage swing input pixel data from a digital graphics transmitter.

#### **Digital Clock Inputs**

- RxC+ Positive Differential Input Clock
- RxC- Negative Differential Input Clock

These two pins receive the differential, low voltage swing input pixel clock from a digital graphics transmitter.

#### **Termination Control**

R<sub>TERM</sub> Internal Termination Set Pin

This pin is used to set the termination resistance for all of the digital interface high speed inputs. To set, place a resistor of value equal to  $10\times$  the desired input termination resistance between this pin (Pin 53) and ground supply. Typically, the value of this resistor should be 500  $\Omega$ .

#### Outputs

DE Data Enable Output

This pin outputs the state of data enable (DE). The AD9887A decodes DE from the incoming stream of data. The DE signal will be HIGH during active video and will be LOW while there is no active video.

- DDCSCL HDCP Slave Serial Port Data Clock For use in communicating with the HDCP enabled DVI transmitter.
- DDCSDA HDCP Slave Serial Port Data I/O For use in communicating with the HDCP enabled DVI transmitter.
- MCL HDCP Master Serial Port Data Clock Connects the EEPROM for reading the encrypted HDCP keys.
- MDA HDCP Slave Serial Port Data I/O Connects the EEPROM for reading the encrypted HDCP keys.
- CTL Digital Control Outputs

These pins output the control signals for the Red and Green channels. CTL0 and CTL1 correspond to the Red channel's input, while CTL2 and CTL3 correspond to the Green channel's input.

#### **Power Supply**

| VD       | Main Power Supply                                                       |
|----------|-------------------------------------------------------------------------|
|          | It should be as quiet and as filtered as possible.                      |
| $PV_D$   | PLL Power Supply                                                        |
|          | It should be as quiet and as filtered as possible.                      |
| $V_{DD}$ | Outputs Power Supply                                                    |
|          | The power for the data and clock outputs. It can run at 3.3 V or 2.5 V. |

#### THEORY OF OPERATION (DIGITAL INTERFACE) Capturing of the Encoded Data

The first step in recovering the encoded data is to capture the raw data. To accomplish this, the AD9887A employs a high speed phase-locked loop (PLL) to generate clocks capable of oversampling the data at the correct frequencies. The data capture circuitry continuously monitors the incoming data during horizontal and vertical blanking times (when DE is low) and independently selects the best sampling phase for each data channel. The phase information is stored and used until the next blanking period (one video line).

#### Data Frames

The digital interface data is captured in groups of 10 bits each, called a data frame. During the active data period, each frame is made up of the nine encoded video data bits and one dc balancing bit. The data capture block receives this data serially but outputs each frame in parallel 10-bit words.

#### **Special Characters**

During periods of horizontal or vertical blanking time (when DE is low), the digital transmitter will transmit special characters. The AD9887A will receive these characters and use them to set the video frame boundaries and the phase recovery loop for each channel. There are four special characters that can be received. They are used to identify the top, bottom, left side, and right side of each video frame. The data receiver can differentiate these special characters from active data because the special characters have a different number of transitions per data frame.

#### **Channel Resynchronization**

The purpose of the channel resynchronization block is to resynchronize the three data channels to a single internal data clock. Coming into this block, all three data channels can be on different phases of the three times oversampling PLL clock ( $0^{\circ}$ , 120°, and 240°). This block can resynchronize the channels from a worstcase skew of one full input period (8.93 ns at 170 MHz).

#### Data Decoder

The data decoder receives frames of data and sync signals from the data capture block (in 10-bit parallel words) and decodes them into groups of eight RGB/YUV bits, two control bits, and a data enable bit (DE).

#### HDCP

The AD9887A contains all the circuitry necessary for decryption of a high bandwidth digital content protection encoded DVI video stream. A typical HDCP implementation is shown in Figure 28. Several features of the AD9887A make this possible and add functionality to ease the implementation of HDCP.

The basic components of HDCP are included in the AD9887A. A slave serial bus connects to the DDC clock and DDC data pins on the DVI connector to allow the HDCP enabled DVI transmitter to coordinate the HDCP algorithm with the AD9887A. A second serial port (MDA/MCL) allows the AD9887A to read the HDCP keys and key selection vector (KSV) stored in an external serial EEPROM. When transmitting encrypted video, the DVI transmitter enables HDCP through the DDC port. The AD9887A then decodes the DVI stream using information provided by the transmitter, HDCP keys, and KSV.

The AD9887A allows the MDA and MCL pins to be three-stated using the MDA/MCL three-state bit (Register 1B, Bit 7) in the configuration registers. The three-state feature allows the EEPROM to be programmed in-circuit. The MDA/MCL port must be three-stated before attempting to program the EEPROM using an external master. The keys will be stored in an  $I^2C^{\text{(B)}}$  compatible 3.3 V serial EEPROM of at least 512 bytes in size. The EEPROM should have a device address of A0H.

Proprietary software licensed from Analog Devices encrypts the keys and creates properly formatted EEPROM images for use in a production environment. Encrypting the keys helps maintain the confidentiality of the HDCP keys as required by the HDCP v1.0 specification. The AD9887A includes hardware for decrypting the keys in the external EEPROM.

ADI will provide a royalty free license for the proprietary software needed by customers to encrypt the keys between the AD9887A and the EEPROM only after customers provide evidence of a completed HDCP Adopter's license agreement and sign ADI's software license agreement. The Adopter's license agreement is maintained by Digital Content Protection, LLC, and can be downloaded from www.digital-cp.com. To obtain ADI's software license agreement, contact the Display Electronics Product Line directly by sending an email to flatpanel\_apps@analog.com.



Figure 28. HDCP Implementation Using the AD9887A

#### GENERAL TIMING DIAGRAMS (DIGITAL INTERFACE)



Figure 29. Digital Output Rise and Fall Time



Figure 30. Clock Cycle/High/Low Times



Figure 31. Channel-to-Channel Skew Timing



Figure 32. DVI Output Timing

#### TIMING MODE DIAGRAMS (DIGITAL INTERFACE)



Figure 33. 1 Pixel per Clock (DATACK Inverted)



Figure 34. 1 Pixels per Clock (DATACK Not Inverted)



Figure 35. 2 Pixels per Clock



Figure 36. 2 Pixels per Clock (DATACK Inverted)

#### 2-Wire Serial Register Map

The AD9887A is initialized and controlled by a set of registers, which determine the operating modes. An external controller is employed to write and read the Control Registers through the 2-line serial interface port.

| Hex<br>Address | Read and<br>Write or<br>Read Only | Bits | Default<br>Value                 | Register<br>Name           | Function                                                                                                                                                                                                                                       |
|----------------|-----------------------------------|------|----------------------------------|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 00H            | RO                                | 7:0  |                                  | Chip Revision              | Bits 7 through 4 represent functional revisions to the analog interface.<br>Bits 3 through 0 represent nonfunctional related revisions.<br>Revision $0 = 0000\ 0000$ .                                                                         |
| 01H            | R/W                               | 7:0  | 01101001                         | PLL Div MSB                | This register is for Bits [11:4] of the PLL divider. Larger values mean<br>the PLL operates at a faster rate. This register should be loaded first<br>whenever a change is needed. (This will give the PLL more time to<br>lock.) See Note 1.  |
| 02H            | R/W                               | 7:4  | 1101****                         | PLL Div LSB                | Bits [7:4] LSBs of the PLL divider word. Links to the PLL Div MSB to make a 12-Bit register. See Note 1.                                                                                                                                       |
| 03H            | R/W                               | 7:2  | 1*******<br>*01*****<br>***001** | VCO/CPMP                   | Bit 7—Must be set to 1 for proper device operation.<br>Bits [6:5] VCO Range. Selects VCO frequency range. (See PLL description.)<br>Bits [4:2] Charge Pump Current. Varies the current that drives the low-pass filter. (See PLL description.) |
| 04H            | R/W                               | 7:3  | 10000***                         | Phase Adjust               | ADC Clock phase adjustment. Larger values mean more delay.<br>(1 LSB = T/32)                                                                                                                                                                   |
| 05H            | R/W                               | 7:0  | 10000000                         | Clamp<br>Placement         | Places the Clamp signal an integer number of clock periods after<br>the trailing edge of the Hsync signal.                                                                                                                                     |
| 06H            | R/W                               | 7:0  | 10000000                         | Clamp<br>Duration          | Number of clock periods that the Clamp signal is actively clamping.                                                                                                                                                                            |
| 07H            | R/W                               | 7:0  | 00100000                         | Hsync Output<br>Pulsewidth | Sets the number of pixel clocks that HSOUT will remain active.                                                                                                                                                                                 |
| 08H            | R/W                               | 7:0  | 10000000                         | Red Gain                   | Controls ADC input range (Contrast) of each respective channel.<br>Bigger values give less contrast.                                                                                                                                           |
| 09H            | R/W                               | 7:0  | 10000000                         | Green Gain                 |                                                                                                                                                                                                                                                |
| 0AH            | R/W                               | 7:0  | 10000000                         | Blue Gain                  |                                                                                                                                                                                                                                                |
| 0BH            | R/W                               | 7:1  | 1000000*                         | Red Offset                 | Controls dc offset (Brightness) of each respective channel. Bigger values decrease brightness.                                                                                                                                                 |
| 0CH            | R/W                               | 7:1  | 1000000*                         | Green Offset               |                                                                                                                                                                                                                                                |
| 0DH            | R/W                               | 7:1  | 1000000*                         | Blue Offset                |                                                                                                                                                                                                                                                |
| 0EH            | R/W                               | 7:3  | 1*****                           | Mode<br>Control 1          | Bit 7—Channel Mode. Determines Single Channel or Dual Channel<br>Output Mode. (Logic 0 = Single Channel Mode, Logic 1 = Dual<br>Channel Mode.)                                                                                                 |
|                |                                   |      | *1*****                          |                            | Bit 6—Output Mode. Determine Interleaved or Parallel Output Mode.<br>(Logic 0 = Interleaved Mode, Logic 1 = Parallel Mode.)                                                                                                                    |
|                |                                   |      | **0****                          |                            | Bit 5—OUTPHASE. Determines which port outputs the first data byte after Hsync. (Logic 0 = B Port, Logic 1 = A Port.)                                                                                                                           |
|                |                                   |      | ***0****                         |                            | Bit 4—Hsync Output polarity. (Logic 0 = Logic High Sync,<br>Logic 1 = Logic Low Sync.)                                                                                                                                                         |
|                |                                   |      | ****0***                         |                            | Bit 3—Vsync Output Invert. (Logic 0 = Invert, Logic 1 = No Invert.)                                                                                                                                                                            |

#### Table IX. Control Register Map

| Table IX   | Control | Register | Man | (continued) |
|------------|---------|----------|-----|-------------|
| I able IA. | Control | Register | map | (continucu) |

| Hex<br>Address | Read and<br>Write or<br>Read Only | Bits | Default<br>Value | Register<br>Name                 | Function                                                                                                                                                              |
|----------------|-----------------------------------|------|------------------|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0FH            | R/W                               | 7:0  | 1*****           | PLL and<br>Clamp Control         | Bit 7—HSYNC Polarity. Indicates the polarity of incoming HSYNC signal to the PLL. (Logic 0 = Active Low, Logic 1 = Active High.)                                      |
|                |                                   |      | *1*****          |                                  | Bit 6—Coast Polarity. Changes polarity of external COAST signal.<br>(Logic 0 = Active Low, Logic 1 = Active High.)                                                    |
|                |                                   |      | **0****          |                                  | Bit 5—Clamp Function. Chooses between HSYNC for CLAMP<br>signal or another external signal to be used for clamping.<br>(Logic 0 = HSYNC, Logic 1 = Clamp.)            |
|                |                                   |      | ***1****         |                                  | Bit 4—Clamp Polarity. Valid only with external CLAMP signal.<br>(Logic 0 = Active Low, Logic 1 selects Active High.)                                                  |
|                |                                   |      | ***0***          |                                  | Bit 3—EXTCLK. Shuts down the PLL and allows the use of an external clock to drive the part. (Logic 0 = use internal PLL, Logic 1 = bypassing of the internal PLL.)    |
|                |                                   |      | ****0**          |                                  | Bit 2—Red Clamp Select—Logic 0 selects clamp to ground. Logic 1 selects clamp to midscale (voltage at Pin 120).                                                       |
|                |                                   |      | *****0*          |                                  | Bit 1—Green Clamp Select—Logic 0 selects clamp to ground.<br>Logic 1 selects clamp to midscale (voltage at Pin 111).                                                  |
|                |                                   |      | ******0          |                                  | Bit 0—Blue Clamp Select—Logic 0 selects clamp to ground. Logic 1 selects clamp to midscale (voltage at Pin 101).                                                      |
| 10H            | R/W                               | 7:2  | 0******          | Mode<br>Control 2                | Bit 7—Clk Inv: Data clock output invert. (Logic 0 = Not Inverted,<br>Logic 1 = Inverted.) (Digital Interface Only.)                                                   |
|                |                                   |      | *0*****          |                                  | Bit 6—Pix Select: Selects either 1 or 2 pixels per clock mode.<br>(Logic 0 = 1 pixel/clock, Logic 1 = 2 pixels/clock.) (Digital Interface Only.)                      |
|                |                                   |      | **11****         |                                  | Bit 5, 4—Output Drive: Selects between high, medium, and low output drive strength. (Logic 11 or $10 = \text{High}$ , $01 = \text{Medium}$ , and $00 = \text{Low.}$ ) |
|                |                                   |      | ****0***         |                                  | Bit 3—P <sub>DO</sub> : High Impedance Outputs. (Logic 0 = Normal, Logic 1 = High Impedance.)                                                                         |
|                |                                   |      | ****1**          |                                  | Bit 2—Sync Detect (SyncDT) Polarity. This bit sets the polarity<br>for the SyncDT output pin. (Logic 1 = Active High,<br>Logic 0 = Active Low.)                       |
| 11H            | RO                                | 7:1  | 1*** ****        | Sync Detect/<br>Active Interface | Bit 7—Analog Interface Hsync Detect. It is set to Logic 1 if Hsync is present on the analog interface; otherwise it is set to Logic 0.                                |
|                |                                   |      | *1** ****        |                                  | Bit 6—Analog Interface Sync-on-Green Detect. It is set to Logic 1 if sync is present on the green video input; otherwise it is set to 0.                              |
|                |                                   |      | **1* ****        |                                  | Bit 5—Analog Interface Vsync Detect. It is set to Logic 1 if Vsync is present on the analog interface; otherwise it is set to Logic 0.                                |
|                |                                   |      | ***1 ****        |                                  | Bit 4—Digital Interface Clock Detect. It is set to Logic 1 if the clock is present on the digital interface; otherwise it is set to Logic 0.                          |
|                |                                   |      | **** 1***        |                                  | Bit 3—AI: Active Interface. This bit indicates which interface is active. (Logic 0 = Analog Interface, Logic 1 = Digital Interface.)                                  |
|                |                                   |      | **** *1**        |                                  | Bit 2—AHS: Active Hsync. This bit indicates which analog HSYNC is being used. (Logic 0 = HSYNC Input Pin, Logic 1 = HSYNC from Sync-on-Green.)                        |
|                |                                   |      | **** **1*        |                                  | Bit 1—AVS: Active Vsync. This bit indicates which analog VSYNC from sync separator.)                                                                                  |

| Hex<br>Address | Read and<br>Write or<br>Read Only | Bits | Default<br>Value                             | Register<br>Name            | Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|----------------|-----------------------------------|------|----------------------------------------------|-----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 12H            | R/W                               | 7:0  | *0******                                     | Active<br>Interface         | Bit 7—AIO: Active Interface Override. If set to Logic 1, the user<br>can select the active interface via Bit 6. If set to Logic 0, the active<br>interface is selected via Bit 3 in Register 11H.<br>Bit 6—AIS: Active Interface Select. Logic 0 selects the analog inter-<br>face as active. Logic 1 selects the digital interface as active. Note:<br>The indicated interface will be active only if Bit 7 is set to Logic 1<br>or if both interfaces are active (Bits 6 or 7 and 4 = Logic 1 in<br>Register 11H.) |
|                |                                   |      | **0****                                      |                             | Bit 5—Active Hsync Override. If set to Logic 1, the user can select<br>the Hsync to be used via Bit 4. If set to Logic 0, the active interface<br>is selected via Bit 2 in Register 11H.                                                                                                                                                                                                                                                                                                                             |
|                |                                   |      | ***0****                                     |                             | Bit 4—Active Hsync Select. Logic 0 selects Hsync as the active sync. Logic 1 selects Sync-on-Green as the active sync. Note: The indicated Hsync will be used only if Bit 5 is set to Logic 1 or if both syncs are active (Bits 6, 7 = Logic 1 in Register 11H.)                                                                                                                                                                                                                                                     |
|                |                                   |      | ****0***                                     |                             | Bit 3—Active Vsync Override. If set to Logic 1, the user can select the Vsync to be used via Bit 2. If set to Logic 0, the active interface is selected via Bit 1 in Register 11H.                                                                                                                                                                                                                                                                                                                                   |
|                |                                   |      | ****0**                                      |                             | Bit 2—Active Vsync Select. Logic 0 selects Raw Vsync as the output Vsync. Logic 1 selects Sync Separated Vsync as the output Vsync. Note: The indicated Vsync will be used only if Bit 3 is set to Logic 1.                                                                                                                                                                                                                                                                                                          |
|                |                                   |      | ******0*<br>*******1                         |                             | Bit 1—Coast Select. Logic 0 selects the coast input pin to be used for<br>the PLL coast. Logic 1 selects Vsync to be used for the PLL coast.<br>Bit 0—PWRDN. Full Chip Power-Down, active low.<br>(Logic 0 =Full Chip Power-Down, Logic 1 = Normal.)                                                                                                                                                                                                                                                                 |
| 13H            | R/W                               | 7:0  | 00100000                                     | Sync Separator<br>Threshold | Sync Separator Threshold—Sets the number of clocks the sync separator will count to before toggling high or low. This should be set to some number greater than the maximum Hsync or equalization pulsewidth.                                                                                                                                                                                                                                                                                                        |
| 14H            | R/W                               | 7:0  | *********<br>*********<br>****************** | Control Bits                | Bit 4—Must be set to 1 for proper operation.<br>Bit 3—Must be set to 0 for proper operation.<br>Bit 2—Scan Enable. (Logic 0 = Not Enabled, Logic 1 = Enabled.)<br>Bit 1—Coast Polarity Override. (Logic 0 = Polarity determined by<br>chip, Logic 1 = Polarity set by Bit 6 in Register 0Fh.)<br>Bit 0—Hsync Polarity Override. (Logic 0 = Polarity determined by<br>chip, Logic 1 = Polarity set by Bit 7 in Register 0Fh.)                                                                                         |
| 15H            | RO                                | 7:5  | **0* ****<br>*0** ****<br>0*** ****          | Polarity Status             | Bit 7—Hsync Input Polarity Status. (Logic 1 = Active High,<br>Logic 0 = Active Low.)<br>Bit 6—Vsync Output Polarity Status. (Logic 0 = Active High,<br>Logic 1 = Active Low.)<br>Bit 5—Coast Input Polarity Status. (Logic 1 = Active High,<br>Logic 0 = Active Low.)                                                                                                                                                                                                                                                |
| 16H            | R/W                               | 7:2  | 10111***<br>**** *1**                        | Control Bits 2              | Bits [7:3]—Sync-On-Green Slicer Threshold<br>Bit 2—Must be set to 0 for proper operation.                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 17H            | R/W                               | 7:0  | 00000000                                     | Pre-Coast                   | Sets the number of Hsyncs that coast goes active prior to Vsync.                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 18H            | R/W                               | 7:0  | 00000000                                     | Post-Coast                  | Sets the number of Hsyncs that coast goes active following Vsync.                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 19H            | R/W                               | 7:0  | 00000000                                     | Test Register               | Must be set to default for proper operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 1AH            | R/W                               | 7:0  | 11111111                                     | Test Register               | Must be set to 01000001 for proper operation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |

Table IX. Control Register Map (continued)

| Hex<br>Address | Read and<br>Write or<br>Read Only | Bits | Default<br>Value                                     | Register<br>Name               | Function                                                                                                                                                                                                                            |
|----------------|-----------------------------------|------|------------------------------------------------------|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1BH            | R/W                               | 7:0  | 00000000                                             | Test Register                  | Must be set to 0001 0000 for proper operation.                                                                                                                                                                                      |
| 1CH            | R/W                               | 7:0  | 00000***<br>*****1**<br>*****1*<br>******1           | Test Register<br>4:2:2 Control | Bits [7:3]—Must be set to 00000*** for proper operation.<br>Bit 2—CbCr output order.<br>Bit 1—Must be set to 0 for standard input sampling.<br>Bit 0—Output Format Mode Select.<br>Logic 1 = 4:4:4 mode.<br>Logic 0 = 4:2:2 mode.   |
| 1DH            | RO                                | 7:0  | *_****                                               |                                | Logic 1 = HDCP keys detected.                                                                                                                                                                                                       |
| 1EH            | R/W                               | 7:0  | 11111111                                             |                                | Must set to FFH for proper operation.                                                                                                                                                                                               |
| 1FH            | R/W                               | 7:0  | 10000100                                             |                                | Must set to 84H for proper operation.                                                                                                                                                                                               |
| 20H            | R/W                               | 7:0  | 0******<br>*0*****<br>**0****<br>***1***<br>****0*** |                                | HDCP A0; 0->Address = 0x74.<br>Ctrl3 Mux; Pin49 = Ctrl3.<br>Analog Input Bandwidth Control; 0 = High.<br>MDA MCL Tristate; 0 = tristate, 1 = HDCP mode.<br>Oscillator Source; 1 = internal, 0 = Use clk on A0.<br>Normal operation. |
| 21H            | R/W                               | 7:0  | 00000000                                             |                                | Must be set to default.                                                                                                                                                                                                             |
| 22H            | R/W                               | 7:0  | 00000000                                             |                                | Must be set to default.                                                                                                                                                                                                             |
| 23H            | R/W                               | 7:0  | 00000000                                             |                                | Should be set to 2AH for proper operation.                                                                                                                                                                                          |
| 24H            | R/W                               | 7:0  | 00000000                                             |                                | Must be set to default.                                                                                                                                                                                                             |
| 25H            | R/W                               | 7:0  | 11110000                                             |                                | Set to default.                                                                                                                                                                                                                     |
| 26H            | R/W                               | 7:0  | 11111111                                             |                                | Set to default.                                                                                                                                                                                                                     |

| Table IX. Control Re | gister Map | (continued) |
|----------------------|------------|-------------|
|----------------------|------------|-------------|

NOTE <sup>1</sup>The AD9887A only updates the PLL divide ratio when the LSBs are written to (Register 02H).

#### 2-WIRE SERIAL CONTROL REGISTER DETAIL CHIP IDENTIFICATION

#### 00 7–0 Chip Revision

Bits 7 through 4 represent functional revisions to the analog interface. Changes in these bits will generally indicate that software and/or hardware changes will be required for the chip to work properly. Bits 3 through 0 represent nonfunctional related revisions and are reset to 0000 whenever the MSBs are changed. Changes in these bits are considered transparent to the user.

#### PLL DIVIDER CONTROL

01

#### 7-0 PLL Divide Ratio MSBs

The eight most significant bits of the 12-bit PLL divide ratio PLLDIV. (The operational divide ratio is PLLDIV + 1.)

The PLL derives a pixel clock from the incoming Hsync signal. The pixel clock frequency is then divided by an integer value, such that the output is phase-locked to Hsync. This PLLDIV value determines the number of pixel times (pixels plus horizontal blanking overhead) per line. This is typically 20% to 30% more than the number of active pixels in the display.

The 12-bit value of the PLL divider supports divide ratios from 221 to 4095. The higher the value loaded in this register, the higher the resulting clock frequency with respect to a fixed Hsync frequency.

VESA has established some standard timing specifications, which will assist in determining the value for PLLDIV as a function of horizontal and vertical display resolution and frame rate (Table VII).

However, many computer systems do not conform precisely to the recommendations, and these numbers should be used only as a guide. The display system manufacturer should provide automatic or manual means for optimizing PLLDIV. An incorrectly set PLLDIV will usually produce one or more vertical noise bars on the display. The greater the error, the greater the number of bars produced.

The power-up default value of PLLDIV is 1693 (PLLDIVM = 69H, PLLDIVL = DxH).

The AD9887A updates the full divide ratio only when the LSBs are changed. Writing to this register by itself will not trigger an update.

#### 02 7-4 PLL Divide Ratio LSBs

The four least significant bits of the 12-bit PLL divide ratio PLLDIV. The operational divide ratio is PLLDIV + 1.

The power-up default value of PLLDIV is 1693 (PLLDIVM = 69H, PLLDIVL = DxH).

The AD9887A updates the full divide ratio only when this register is written.

#### CLOCK GENERATOR CONTROL

#### 03 7 TEST Set to One

#### 03 6-5 VCO Range Select

Two bits that establish the operating range of the clock generator.

VCORNGE must be set to correspond with the desired operating frequency (incoming pixel rate).

The PLL gives the best jitter performance at high frequencies. For this reason, in order to output low pixel rates and still get good jitter performance, the PLL actually operates at a higher frequency but then divides down the clock rate afterwards. Table X shows the pixel rates for each VCO range setting. The PLL output divisor is automatically selected with the VCO range setting.

Table X. VCO Ranges

| VCORNGE | Pixel Rate Range |  |
|---------|------------------|--|
| 00      | 12–37            |  |
| 01      | 37–74            |  |
| 10      | 74–140           |  |
| 11      | 140-170          |  |

The power-up default value is = 01.

03 4-2 CURRENT Charge Pump Current

Three bits that establish the current driving the loop filter in the clock generator.

 Table XI. Charge Pump Currents

| CURRENT | Current (µA) |  |
|---------|--------------|--|
| 000     | 50           |  |
| 001     | 100          |  |
| 010     | 150          |  |
| 011     | 250          |  |
| 100     | 350          |  |
| 101     | 500          |  |
| 110     | 750          |  |
| 111     | 1500         |  |

See Table VII for the recommended CURRENT settings.

The power-up default value is CURRENT = 001.

#### 04 7-3 Clock Phase Adjust

A 5-bit value that adjusts the sampling phase in 32 steps across one pixel time. Each step represents an  $11.25^{\circ}$  shift in sampling phase.

The power-up default value is 16.

#### CLAMP TIMING

#### 05 7–0 Clamp Placement

An 8-bit register that sets the position of the internally generated clamp.

When EXTCLMP = 0, a clamp signal is generated internally, at a position established by the clamp placement and for a duration set by the clamp duration. Clamping is started (Clamp Placement) pixel periods after the trailing edge of Hsync. The clamp placement may be programmed to any value between 1 and 255. A value of 0 is not supported.

The clamp should be placed during a time that the input signal presents a stable black-level reference, usually the back porch period between Hsync and the image.

When EXTCLMP = 1, this register is ignored.

#### 06 7-0 Clamp Duration

An 8-bit register that sets the duration of the internally generated clamp.

When EXTCLMP = 0, a clamp signal is generated internally, at a position established by the clamp placement and for a duration set by the clamp duration. Clamping is started (clamp placement) pixel periods after the trailing edge of Hsync, and continues for (clamp duration) pixel periods. The clamp duration may be programmed to any value between 1 and 255. A value of 0 is not supported.

For the best results, the clamp duration should be set to include the majority of the black reference signal time that follows the Hsync signal trailing edge. Insufficient clamping time can produce brightness changes at the top of the screen, and a slow recovery from large changes in the Average Picture Level (APL), or brightness.

When EXTCLMP = 1, this register is ignored.

#### Hsync Pulsewidth

#### 07 7-0 Hsync Output Pulsewidth

An 8-bit register that sets the duration of the Hsync output pulse.

The leading edge of the Hsync output is triggered by the internally generated, phase-adjusted PLL feedback clock. The AD9887A then counts a number of pixel clocks equal to the value in this register. This triggers the trailing edge of the Hsync output, which is also phase-adjusted.

#### **INPUT GAIN**

#### 08 7-0 Red Channel Gain Adjust

An 8-bit word that sets the gain of the RED channel. The AD9887A can accommodate input signals with a full-scale range of between 0.5 V and 1.5 V p-p. Setting REDGAIN to 255 corresponds to an input range of 1.0 V. A REDGAIN of 0 establishes an input range of 0.5 V. Note that INCREASING REDGAIN results in the picture having LESS CONTRAST (the input signal uses fewer of the available converter codes). See Figure 3.

#### 09 7-0 Green Channel Gain Adjust An 8-bit word that sets the gain of the GREEN channel. See REDGAIN (08).

**0A 7–0 Blue Channel Gain Adjust** An 8-bit word that sets the gain of the BLUE channel. See REDGAIN (08).

#### **INPUT OFFSET**

#### 0B 7-1 Red Channel Offset Adjust

A 7-bit offset binary word that sets the dc offset of the RED channel. One LSB of offset adjustment equals approximately one LSB change in the ADC offset. Therefore, the absolute magnitude of the offset adjustment scales as the gain of the channel is changed. A nominal setting of 63 results in the channel nominally clamping the back porch (during the clamping interval) to Code 00. An offset setting of 127 results in the channel clamping to Code 63 of the ADC. An offset setting of 0 clamps to Code –63 (off the bottom of the range). Increasing the value of Red Offset DECREASES the brightness of the channel.

#### 0C 7-1 Green Channel Offset Adjust

A 7-bit offset binary word that sets the dc offset of the GREEN channel. See REDOFST (0B).

#### 0D 7-1 Blue Channel Offset Adjust

A 7-bit offset binary word that sets the dc offset of the BLUE channel. See REDOFST (0B).

#### MODE CONTROL 1

#### 0E 7 Channel Mode

A bit that determines whether all pixels are presented to a single port (A), or alternating pixels are demultiplexed to Ports A and B.

| DEMUX | Function                                 |
|-------|------------------------------------------|
| 0     | All Data Goes to Port A                  |
| 1     | Alternate Pixels Go to Port A and Port B |

When DEMUX = 0, Port B outputs are in a high impedance state. The maximum data rate for single-port mode is 100 MHz. The timing diagrams show the effects of this option.

The power-up default value is 1.

#### 0E 6 Output Mode

A bit that determines whether all pixels are presented to Port A and Port B simultaneously on every second DATACK rising edge or alternately on Port A and Port B on successive DATACK rising edges.

| Table XIII. | <b>Output Mode</b> | Settings |
|-------------|--------------------|----------|
|-------------|--------------------|----------|

| PARALLEL | Function                                                                 |
|----------|--------------------------------------------------------------------------|
| 0<br>1   | Data Is Interleaved<br>Data Is Simultaneous on Every Other<br>Data Clock |

When in single-port mode (DEMUX = 0), this bit is ignored. The timing diagrams show the effects of this option.

The power-up default value is PARALLEL = 1.

#### 0E 5 Output Port Phase

One bit that determines whether even pixels or odd pixels go to Port A.

| Table XIV. | Output | Port Phase | Settings |
|------------|--------|------------|----------|
|------------|--------|------------|----------|

| OUTPHASE | First Pixel After Hsync |
|----------|-------------------------|
| 1        | Port B                  |
| 0        | Port A                  |

In normal operation (OUTPHASE = 0), when operating in dual-port output mode (DEMUX = 1), the first sample after the Hsync leading edge is presented at Port A. Every subsequent ODD sample appears at Port A. All EVEN samples go to Port B.

When OUTPHASE = 1, these ports are reversed and the first sample goes to Port B.

When DEMUX = 0, this bit is ignored as data always comes out of only Port A.

#### 0E 4 HSYNC Output Polarity

One bit that determines the polarity of the HSYNC output and the SOG output. Table XV shows the effect of this option. SYNC indicates the logic state of the sync pulse.

#### Table XV. HSYNC Output Polarity Settings

| Setting | SYNC                        |
|---------|-----------------------------|
| 0       | Logic 1 (Positive Polarity) |
| 1       | Logic 0 (Negative Polarity) |

The default setting for this register is 1. (This option works on both the analog and digital interfaces.)

#### 0E 3 VSYNC Output Invert

One bit that inverts the polarity of the VSYNC output. Table XVI shows the effect of this option.

#### Table XVI. VSYNC Output Polarity Settings

| Setting | VSYNC Output |
|---------|--------------|
| 0       | Invert       |
| 1       | No Invert    |

The default setting for this register is 1. (This option works on both the analog and digital interfaces.)

#### 0F 7 HSYNC Input Polarity

A bit that must be set to indicate the polarity of the HSYNC signal that is applied to the PLL HSYNC input.

#### Table XVII. HSYNC Input Polarity Settings

| HSPOL | Function    |
|-------|-------------|
| 0     | Active LOW  |
| 1     | Active HIGH |

Active LOW is the traditional negative-going Hsync pulse. All timing is based on the leading edge of Hsync, which is the FALLING edge. The rising edge has no effect.

Active HIGH is inverted from the traditional Hsync, with a positive-going pulse. This means that timing will be based on the leading edge of Hsync, which is now the RISING edge.

The device will operate if this bit is set incorrectly, but the internally generated clamp position, as established by CLPOS, will not be placed as expected, which may generate clamping errors.

The power-up default value is HSPOL = 1.

#### 0F 6 COAST Input Polarity

A bit to indicate the polarity of the COAST signal that is applied to the PLL COAST input.

#### Table XVIII. COAST Input Polarity Settings

| CSTPOL | Function    |
|--------|-------------|
| 0      | Active LOW  |
| 1      | Active HIGH |

Active LOW means that the clock generator will ignore Hsync inputs when COAST is LOW, and continue operating at the same nominal frequency until COAST goes HIGH.

Active HIGH means that the clock generator will ignore Hsync inputs when COAST is HIGH, and continue operating at the same nominal frequency until COAST goes LOW.

This function needs to be used along with the COAST polarity override bit (Register 14, Bit 1).

The power-up default value is CSTPOL = 1.

**0F 5 Clamp Input Signal Source** A bit that determines the source of clamp timing.

| Table XIX. | Clamp | <b>Input Signal</b> | Source Setting | s |
|------------|-------|---------------------|----------------|---|
|------------|-------|---------------------|----------------|---|

| EXTCLMP | Function                         |
|---------|----------------------------------|
| 0       | Internally Generated Clamp       |
| 1       | Externally Provided Clamp Signal |

A 0 enables the clamp timing circuitry controlled by CLPLACE and CLDUR. The clamp position and duration is counted from the trailing edge of Hsync.

A 1 enables the external CLAMP input pin. The three channels are clamped when the CLAMP signal is active. The polarity of CLAMP is determined by the CLAMPOL bit.

The power-up default value is EXTCLMP = 0.

#### 0F 4 CLAMP Input Signal Polarity

A bit that determines the polarity of the externally provided CLAMP signal.

#### Table XX. CLAMP Input Signal Polarity Settings

| EXTCLMP | Function    |
|---------|-------------|
| 0       | Active LOW  |
| 1       | Active HIGH |

A Logic 0 means that the circuit will clamp when CLAMP is HIGH, and it will pass the signal to the ADC when CLAMP is LOW.

A Logic 1 means that the circuit will clamp when CLAMP is LOW, and it will pass the signal to the ADC when CLAMP is HIGH.

The power-up default value is CLAMPOL = 1.

#### 0F 3 External Clock Select

A bit that determines the source of the pixel clock.

#### Table XXI. External Clock Select Settings

| EXTCLK | Function                         |  |
|--------|----------------------------------|--|
| 0      | Internally Generated Clock       |  |
| 1      | Externally Provided Clock Signal |  |

A Logic 0 enables the internal PLL that generates the pixel clock from an externally provided Hsync.

A Logic 1 enables the external CKEXT input pin. In this mode, the PLL Divide Ratio (PLLDIV) is ignored. The clock phase adjust (PHASE) is still functional.

The power-up default value is EXTCLK = 0.

#### 0F 2 Red Clamp Select

A bit that determines whether the red channel is clamped to ground or to midscale. For RGB video, all three channels are referenced to ground. For YCbCr (or YUV), the Y channel is referenced to ground, but the CbCr channels are referenced to midscale. Clamping to midscale actually clamps to Pin 118, R<sub>CLAMP</sub>V.

#### Table XXII. Red Clamp Select Settings

| Clamp | Function                    |
|-------|-----------------------------|
| 0     | Clamp to Ground             |
| 1     | Clamp to Midscale (Pin 118) |

The default setting for this register is 0.

#### 0F 1 Green Clamp Select

A bit that determines whether the green channel is clamped to ground or to midscale.

#### Table XXIII. Green Clamp Select Settings

| Clamp | Function                    |
|-------|-----------------------------|
| 0     | Clamp to Ground             |
| 1     | Clamp to Midscale (Pin 109) |

The default setting for this register is 0.

#### 0F 0 Blue Clamp Select

A bit that determines whether the blue channel is clamped to ground or to midscale.

#### Table XXIV. Blue Clamp Select Settings

| Clamp | Function                   |
|-------|----------------------------|
| 0     | Clamp to Ground            |
| 1     | Clamp to Midscale (Pin 99) |

The default setting for this register is 0.

#### **MODE CONTROL 2**

- 10 7 Clk Inv Data Output Clock Invert
  - A control bit for the inversion of the output data clocks, (Pins 134, 135). This function works only for the digital interface. When not inverted, data is output on the trailing edge of the data clock. See timing diagrams to see how this affects timing.

| Table XXV. | Clock | Output | <b>Invert Settings</b> |  |
|------------|-------|--------|------------------------|--|
|------------|-------|--------|------------------------|--|

| Clk Inv | Function     |
|---------|--------------|
| 0       | Not Inverted |
| 1       | Inverted     |

The default for this register is 0, not inverted.

#### 10 6 Pix Select

This bit selects either 1 or 2 pixels per clock mode for the digital interface. It determines whether the data comes

out of a single port (even port only), at the full data rate, or out of two ports (both even and odd ports), at one-half the full data rate per port. A Logic 0 selects 1 pixel per clock (even port only). A Logic 1 selects 2 pixels per clock (both ports). See the Digital Interface Timing Diagrams, Figures 33 to 36, for a visual representation of this function. Note: This function operates exactly like the DEMUX function on the analog interface.

| Pix Select | Function           |
|------------|--------------------|
| 0          | 1 Pixel per Clock  |
| 1          | 2 Pixels per Clock |

The default for this register is 0, 1 pixel per clock.

#### 10 5, 4 Output Drive

These two bits select the drive strength for the high speed digital outputs (all data output and clock output pins). Higher drive strength results in faster rise/fall times and in general makes it easier to capture data. Lower drive strength results in slower rise/fall times and helps to reduce EMI and digitally generated power supply noise. The exact timing specifications for each of these modes are specified in Table VII.

#### Table XXVII. Output Drive Strength Settings

| Bit 5 | Bit 4 | Result                |
|-------|-------|-----------------------|
| 1     | 1     | High Drive Strength   |
| 1     | 0     | Medium Drive Strength |
| 0     | Х     | Low Drive Strength    |

The default for this register is 11, high drive strength. (This option works on both the analog and digital interfaces.)

#### 10 3 P<sub>DO</sub>—Power-Down Outputs

A bit that can put the outputs in a high impedance mode. This applies only to the 48 data output pins and the two data clock output pins.

#### Table XXVIII. Power-Down Output Settings

| CKINV | Function         |  |
|-------|------------------|--|
| 0     | Normal Operation |  |
| 1     | Three-State      |  |

The default for this register is 0. (This option works on both the analog and digital interfaces.)

#### 10 2 Sync Detect Polarity

This pin controls the polarity of the sync detect output pin (Pin 136).

#### Table XXIX. Sync Detect Polarity Settings

| Polarity | Function                  |
|----------|---------------------------|
| 0        | Activity = Logic 1 Output |
| 1        | Activity = Logic 0 Output |

The default for this register is 0. (This option works on both the analog and digital interfaces.)

#### SYNC DETECTION AND CONTROL 11 7 Analog Interface HSYNC Det

7 Analog Interface HSYNC Detect This bit is used to indicate when activity is detected on the HSYNC input pin (Pin 82). If HSYNC is held high or low, activity will not be detected.

#### Table XXX. HSYNC Detection Results

| Detect | Function             |  |
|--------|----------------------|--|
| 0      | No Activity Detected |  |
| 1      | Activity Detected    |  |

Figure 39 shows where this function is implemented.

#### 11 6 Analog Interface Sync-on-Green Detect

This bit is used to indicate when sync activity is detected on the Sync-on-Green input pin (Pin 108).

#### Table XXXI. Sync-on-Green Detection Results

| Detect | Function             |  |
|--------|----------------------|--|
| 0      | No Activity Detected |  |
| 1      | Activity Detected    |  |

Figure 39 shows where this function is implemented.

Warning: If no sync is present on the green video input, normal video may still trigger activity.

#### 11 5 Analog Interface VSYNC Detect

This bit is used to indicate when activity is detected on the VSYNC input pin (Pin 81). If VSYNC is held high or low, activity will not be detected.

#### Table XXXII. VSYNC Detection Results

| Detect | Function             |  |
|--------|----------------------|--|
| 0      | No Activity Detected |  |
| 1      | Activity Detected    |  |

Figure 39 shows where this function is implemented.

#### 11 4 Digital Interface Clock Detect

This bit is used to indicate when activity is detected on the digital interface clock input.

#### Table XXXIII. Digital Interface Clock Detection Results

| Detect Function |                      |
|-----------------|----------------------|
| 0               | No Activity Detected |
| 1               | Activity Detected    |

The sync processing block diagram shows where this function is implemented.

#### 11 3 Active Interface

This bit is used to indicate which interface should be active, analog, or digital. It checks for activity on the analog interface and for activity on the digital interface, then determines which should be active according to Table XXXIV. Specifically, analog interface detection is determined by OR-ing Bits 7, 6, and 5 in this register. Digital interface detection is determined by Bit 4 in this register. If both interfaces are detected, the user can determine which has priority via Bit 6 in Register 12H. The user can override this function via Bit 7 in Register 12H. If the override bit is set to Logic 1, then this bit will be forced to whatever the state of Bit 6 in Register 12H is set to.

| Table XXXIV | /. A | ctive I | nterface | Results |
|-------------|------|---------|----------|---------|
|-------------|------|---------|----------|---------|

| Bits 7, 6, or 5<br>(Analog<br>Detection) | Bit 4<br>(Digital<br>Detection) | Override | AI                                |
|------------------------------------------|---------------------------------|----------|-----------------------------------|
| 0                                        | 0                               | 0        | Soft<br>Power-Down<br>(Seek Mode) |
| 0                                        | 1                               | 0        | 1                                 |
| 1                                        | 0                               | 0        | 0                                 |
| 1                                        | 1                               | 0        | Bit 6 in 12H                      |
| Х                                        | X                               | 1        | Bit 6 in 12H                      |

AI = 0 means Analog Interface.

AI = 1 means Digital Interface.

The override bit is in Register 12H, Bit 7.

#### 11 2 AHS—Active HSYNC

This bit is used to determine which HSYNC should be used for the analog interface, the HSYNC input or Syncon-Green. It uses Bits 7 and 6 in this register for inputs in determining which should be active. Similar to the previous bit, if both HSYNC and SOG are detected, the user can determine which has priority via Bit 4 in Register 12H. The user can override this function via Bit 5 in Register 12H. If the override bit is set to Logic 1, this bit will be forced to whatever the state of Bit 4 in Register 12H is set to.

Table XXXV. Active HSYNC Results

| Bit 7<br>(HSYNC<br>Detect) | Bit 6<br>(SOG<br>Detect) | Override | AHS          |
|----------------------------|--------------------------|----------|--------------|
| 0                          | 0                        | 0        | Bit 4 in 12H |
| 0                          | 1                        | 0        | 1            |
| 1                          | 0                        | 0        | 0            |
| 1                          | 1                        | 0        | Bit 4 in 12H |
| Х                          | Х                        | 1        | Bit 4 in 12H |

AHS = 0 means use the HSYNC pin input for HSYNC. AHS = 1 means use the SOG pin input for HSYNC. The override bit is in Register 12H, Bit 5.

#### 11 1 AVS—Active VSYNC

This bit is used to determine which VSYNC should be used for the analog interface; the VSYNC input or output from the sync separator. If both VSYNC and composite SOG are detected, VSYNC will be selected. The user can override this function via Bit 3 in Register 12H. If the override bit is set to Logic 1, this bit will be forced to whatever the state of Bit 2 in Register 12H is set to.

#### Table XXXVI. Active VSYNC Results

| Bit 5<br>(VSYNC<br>Detect) | Override | AVS          |
|----------------------------|----------|--------------|
| 0                          | 0        | 0            |
| 1                          | 0        | 1            |
| X                          | 1        | Bit 2 in 12H |

AVS = 1 means Sync separator. AVS = 0 means VSYNC input. The override bit is in Register 12H, Bit 3.

#### 12 7 AIO—Active Interface Override

This bit is used to override the automatic interface selection (Bit 3 in Register 11H). To override, set this bit to Logic 1. When overriding, the active interface is set via Bit 6 in this register.

#### Table XXXVII. Active Interface Override Settings

| AIO | Result                                          |
|-----|-------------------------------------------------|
| 0   | Autodetermines the Active Interface             |
| 1   | Override, Bit 6 Determines the Active Interface |

The default for this register is 0.

#### 12 6 AIS—Active Interface Select

This bit is used under two conditions. It is used to select the active interface when the override bit is set (Bit 7). Alternately, it is used to determine the active interface when not overriding but both interfaces are detected.

#### Table XXXVIII. Active Interface Select Settings

| AIS | Result            |
|-----|-------------------|
| 0   | Analog Interface  |
| 1   | Digital Interface |

The default for this register is 0.

#### 12 5 Active Hsync Override

This bit is used to override the automatic Hsync selection (Bit 2 in Register 11H). To override, set this bit to Logic 1. When overriding, the active Hsync is set via Bit 4 in this register.

#### Table XXXIX. Active Hsync Override Settings

| Override | Result                                          |
|----------|-------------------------------------------------|
| 0        | Autodetermines the Active Interface             |
| 1        | Override, Bit 4 Determines the Active Interface |

The default for this register is 0.

#### 12 4 Active Hsync Select

This bit is used under two conditions. It is used to select the active Hsync when the override bit is set (Bit 5). Alternately, it is used to determine the active Hsync when not overriding, but both Hsyncs are detected.

#### Table XL. Active HSYNC Select Settings

| Select | Result              |
|--------|---------------------|
| 0      | HSYNC Input         |
| 1      | Sync-on-Green Input |

The default for this register is 0.

#### 12 3 Active VSYNC Override

This bit is used to override the automatic VSYNC selection (Bit 1 in Register 11H). To override, set this bit to Logic 1. When overriding, the active interface is set via Bit 2 in this register.

#### Table XLI. Active VSYNC Override Settings

| Override | Result                                      |
|----------|---------------------------------------------|
| 0        | Autodetermines the Active VSYNC             |
| 1        | Override, Bit 2 Determines the Active VSYNC |

The default for this register is 0.

#### 12 2 Active VSYNC Select

This bit is used to select the active VSYNC when the override bit is set (Bit 3).

#### Table XLII. Active VSYNC Select Settings

| Select | Result                |
|--------|-----------------------|
| 0      | VSYNC Input           |
| 1      | Sync Separator Output |

The default for this register is 0.

#### 12 1 COAST Select

This bit is used to select the active COAST source. The choices are the COAST input pin or VSYNC. If VSYNC is selected, the additional decision of using the VSYNC input pin or the output from the sync separator needs to be made (Bits 3, 2).

#### Table XLIII. COAST Select Settings

| Select | Result                 |
|--------|------------------------|
| 0      | COAST Input Pin        |
| 1      | VSYNC (See Above Text) |

The default for this register is 0.

#### 12 0 **PWRDN**

This bit is used to put the chip in full power-down. This powers down both interfaces. See the section on Power Management for details of which blocks are actually powered down. Note, the chip will be unable to detect incoming activity while fully powered down.

| Select | Result           |
|--------|------------------|
| 0      | Power-Down       |
| 1      | Normal Operation |

The default for this register is 1.

#### DIGITAL CONTROL

#### 13 7:0 Sync Separator Threshold

This register is used to set the responsiveness of the sync separator. It sets how many pixel clock pulses the sync separator must count to before toggling high or low. It works like a low-pass filter to ignore Hsync pulses in order to extract the Vsync signal. This register should be set to some number greater than the maximum Hsync pulsewidth.

The default for this register is 32.

#### **CONTROL BITS**

#### 14 2 Scan Enable

This register is used to enable the scan function. When enabled, data can be loaded into the AD9887A outputs serially with the scan function. The scan function utilizes three pins (SCAN<sub>IN</sub>, SCAN<sub>OUT</sub>, and SCAN<sub>CLK</sub>). These pins are described in Table I.

#### Table XLV. Scan Enable Settings

| Scan Enable | Result                 |
|-------------|------------------------|
| 0           | Scan Function Disabled |
| 1           | Scan Function Enabled  |

The default for scan enable is 0 (disabled).

#### 14 1 Coast Input Polarity Override

This register is used to override the internal circuitry that determines the polarity of the coast signal going into the PLL.

#### Table XLVI. Coast Input Polarity Override Settings

| Override Bit | Result                            |
|--------------|-----------------------------------|
| 0            | Coast Polarity Determined by Chip |
| 1            | Coast Polarity Determined by User |

The default for coast polarity override is 0 (polarity determined by chip).

#### 14 0 HSYNC Input Polarity Override

This register is used to override the internal circuitry that determines the polarity of the Hsync signal going into the PLL.

| Override Bit | Result                            |
|--------------|-----------------------------------|
| 0            | Hsync Polarity Determined by Chip |
| 1            | Hsync Polarity Determined by User |

The default for Hsync polarity override is 0 (polarity determined by chip).

#### 15 7 HSYNC Input Polarity Status

This bit reports the status of the Hsync input polarity detection circuit. It can be used to determine the polarity of the Hsync input. The detection circuit's location is shown in the Sync Processing Block Diagram (Figure 39).

#### Table XLVIII. Detected HSYNC Input Polarity Status

| Hsync Polarity<br>Status | Result                      |
|--------------------------|-----------------------------|
| 0                        | Hsync Polarity is Negative. |
| 1                        | Hsync Polarity is Positive. |

15 6 VSYNC Output Polarity Status

This bit reports the status of the Vsync output polarity detection circuit. It can be used to determine the polarity of the Vsync input. The detection circuit's location is shown in the Sync Processing Block Diagram (Figure 39).

#### Table XLIX. Detected VSYNC Input Polarity Status

| Vsync Polarity<br>Status | Result                         |
|--------------------------|--------------------------------|
| 0                        | Vsync Polarity is Active Low.  |
| 1                        | Vsync Polarity is Active High. |

#### 15 5 Coast Input Polarity Status

This bit reports the status of the coast input polarity detection circuit. It can be used to determine the polarity of the coast input. The detection circuit's location is shown in the Sync Processing Block Diagram (Figure 39).

| Table L. | Detected | Coast | Input | Polarity St | tatus |
|----------|----------|-------|-------|-------------|-------|
|----------|----------|-------|-------|-------------|-------|

| Coast Polarity<br>Status | Result                                                     |
|--------------------------|------------------------------------------------------------|
| 0 1                      | Coast Polarity is Negative.<br>Coast Polarity is Positive. |

#### 16 7-3 Sync-on-Green Slicer Threshold

This register allows the comparator threshold of the Sync-on-Green slicer to be adjusted. This register adjusts the comparator threshold in steps of 10 mV. A setting of zero results in a 330 mV threshold. The setting of 31 results in a 10 mV threshold.

The default setting is 23 and corresponds to a threshold value of 70 mV.

#### 17 7-0 Pre-Coast

This register allows the Coast signal to be applied prior to the Vsync signal. This is necessary in cases where preequalization pulses are present. This register defines the number of edges that will be filtered before VSYNC on a composite sync.

The default is 0.

#### 18 7-0 Post-Coast

This register allows the coast signal to be applied following to the Vsync signal. This is necessary in cases where postequalization pulses are present. This register defines the number of edges that will be filtered after VSYNC on a composite sync.

The default is 0.

**19 7–0 Test Register** Must be set to default.

#### 1A 7-0 Test Register

Must be set to 41H for proper operation.

#### 1B 7-0 Test Register

Must be set to 00H for proper operation.

#### 1C 7-3 Test Bits

Must be set to 0000  $0^{***}$  for proper operation.

#### 1C 2 CbCr Output Order

In 4:2:2 mode, the red and blue channels can be interchanged to help satisfy board layout or timing requirements, but the green channel must be configured for Y. 1C bit 2 controls the order that the U/V(CbCr) data is output. If this bit is high, the Red channel data precedes the Blue channel data. If this bit is low, the Blue channel data precedes the Red channel data. See the example in Table LI.

| Channel       | Input<br>Connection | Output Format                               |
|---------------|---------------------|---------------------------------------------|
| Red           | Y                   | V/U if 1C bit 2 = 1,<br>U/V if 1C bit 2 = 0 |
| Green<br>Blue | Y<br>U              | Y<br>High Impedance                         |

#### Table LI. 4:2:2 Input/Output Configuration

#### 1C 1 Test Bits

Must be set to 0 for standard input sampling.

#### 1C 0 4:2:2 Output Mode Select

4:2:2 mode can be used to reduce the number of data lines used from 24 down to 16 for applications using YUV, YCbCr, or YPbPr graphics signals. A timing diagram for this mode is shown on page 22.

#### Table LII. 4:2:2 Output Mode Select

| Select | Output Mode |  |  |
|--------|-------------|--|--|
| 1      | 4:4:4       |  |  |
| 0      | 4:2:2       |  |  |

#### 2-Wire Serial Control Port

A 2-wire serial interface control port is provided. Up to four AD9887A devices may be connected to the 2-wire serial interface, with each device having a unique address.

The 2-wire serial interface comprises a clock (SCL) and a bidirectional data (SDA) pin. The analog flat panel interface acts as a slave for receiving and transmitting data over the serial interface. When the serial interface is not active, the logic levels on SCL and SDA are pulled HIGH by external pull-up resistors.

Data received or transmitted on the SDA line must be stable for the duration of the positive-going SCL pulse. Data on SDA must change only when SCL is LOW. If SDA changes state while SCL is HIGH, the serial interface interprets that action as a start or stop sequence.

There are five components to serial bus operation:

- 1. Start signal
- 2. Slave address byte
- 3. Base register address byte
- 4. Data byte to read or write
- 5. Stop signal

When the serial interface is inactive (SCL and SDA are HIGH), communications are initiated by sending a start signal. The start signal is a HIGH-to-LOW transition on SDA, while SCL is HIGH. This signal alerts all slaved devices that a data transfer sequence is coming.

The first eight bits of data transferred after a start signal comprising of a 7-bit slave address (the first seven bits) and a single  $R/\overline{W}$  bit (the eighth bit). The  $R/\overline{W}$  bit indicates the direction of data transfer, read from (1) or write to (0) the slave device. If the transmitted slave address matches the address of the device (set by the state of the SA<sub>1-0</sub> input pins in Table LIII), the AD9887A acknowledges by bringing SDA low on the ninth SCL pulse. If the addresses do not match, the AD9887A does not acknowledge.

| Table LIII. | Serial Port Addresses |
|-------------|-----------------------|
|-------------|-----------------------|

| Bit 7<br>A <sub>6</sub><br>(MSB) | Bit 6<br>A <sub>5</sub> | Bit 5<br>A <sub>4</sub> | Bit 4<br>A <sub>3</sub> | Bit 3<br>A <sub>2</sub> | Bit 2<br>A <sub>1</sub> | Bit 1<br>A <sub>0</sub> |
|----------------------------------|-------------------------|-------------------------|-------------------------|-------------------------|-------------------------|-------------------------|
| 1                                | 0                       | 0                       | 1                       | 1                       | 0                       | 0                       |
| 1                                | 0                       | 0                       | 1                       | 1                       | 0                       | 1                       |
| 1                                | 0                       | 0                       | 1                       | 1                       | 1                       | 0                       |
| 1                                | 0                       | 0                       | 1                       | 1                       | 1                       | 1                       |

#### Data Transfer via Serial Interface

For each byte of data read or written, the MSB is the first bit of the sequence.

If the AD9887A does not acknowledge the master device during a write sequence, the SDA remains HIGH so the master can generate a stop signal. If the master device does not acknowledge the AD9887A during a read sequence, the AD9887A interprets this as "end of data." The SDA remains HIGH so the master can generate a stop signal.

Writing data to specific control registers of the AD9887A requires that the 8-bit address of the control register of interest be written after the slave address has been established. This control register address is the base address for subsequent write operations. The base address autoincrements by one for each byte of data written after the data byte intended for the base address. If more bytes are transferred than there are available addresses, the address will not increment and will remain at its maximum value of 1Dh. Any base address higher than 1Dh will not produce an acknowledge signal.

Data is read from the control registers of the AD9887A in a similar manner. Reading requires two data transfer operations.

The base address must be written with the  $R/\overline{W}$  bit of the slave address byte LOW to set up a sequential read operation.

Reading (the  $R/\overline{W}$  bit of the slave address byte HIGH) begins at the previously established base address. The address of the read register autoincrements after each byte is transferred.

To terminate a read/write sequence to the AD9887A, a stop signal must be sent. A stop signal comprises a LOW-to-HIGH transition of SDA while SCL is HIGH. The timing for the read/write operations is shown in Figure 37; a typical byte transfer is shown in Figure 38.

A repeated start signal occurs when the master device driving the serial interface generates a start signal without first generating a stop signal to terminate the current communication. This is used to change the mode of communication (read, write) between the slave and master without releasing the serial interface lines.





Figure 37. Serial Port Read Write Timing

#### 

# SCL

Figure 38. Serial Interface—Typical Byte Transfer

#### Serial Interface Read/Write Examples

- Write to one control register:
  - Start signal
  - Slave address byte  $(R/\overline{W} \text{ bit} = LOW)$
  - Base address byte
  - Data byte to base address
  - Stop signal

Write to four consecutive control registers:

- Start signal
- Slave address byte ( $R/\overline{W}$  bit = LOW)
- Base address byte
- Data byte to base address
- Data byte to (base address + 1)
- Data byte to (base address + 2) •
- ٠ Data byte to (base address + 3)
- Stop signal

Read from one control register:

- Start signal
- Slave address byte ( $R/\overline{W}$  bit = LOW)
- Base address byte
- Start signal
- Slave address byte  $(R/\overline{W} \text{ bit} = HIGH)$
- · Data byte from base address
- Stop signal

Read from four consecutive control registers:

- Start signal
- Slave address byte  $(R/\overline{W} \text{ bit} = LOW)$
- · Base address byte
- Start signal
- Slave address byte ( $R/\overline{W}$  bit = HIGH) •
- Data byte from base address •
- Data byte from (base address + 1) ٠
- Data byte from (base address + 2) •
- Data byte from (base address + 3) •
- Stop signal

#### Table LIV. Control of the Sync Block Muxes via the Serial Register

| Mux<br>Nos. | Serial Bus<br>Control Bit | Control<br>Bit State | Result                         |
|-------------|---------------------------|----------------------|--------------------------------|
| 1 and 2     | 12H: Bit 4                | 0                    | Pass Hsync                     |
|             |                           | 1                    | Pass Sync-on-Green             |
| 3           | 12H: Bit 1                | 0                    | Pass Coast                     |
|             |                           | 1                    | Pass Vsync                     |
| 4           | 12H: Bit 2                | 0                    | Pass Vsync                     |
|             |                           | 1                    | Pass Sync Separator Signal     |
| 5, 6, and 7 | 11H: Bit 3                | 0                    | Pass Digital Interface Signals |
|             |                           | 1                    | Pass Analog Interface Signals  |

#### THEORY OF OPERATION (SYNC PROCESSING)

This section is devoted to the basic operation of the sync processing engine (refer to Figure 39 Sync Processing Block Diagram).

#### Sync Stripper

The purpose of the sync stripper is to extract the sync signal from the green graphics channel. A sync signal is not present on all graphics systems, only those with "sync-on-green." The sync signal is extracted from the green channel in a two step process. First, the SOG input is clamped to its negative peak (typically 0.3 V below the black level). Next, the signal goes to a comparator with a trigger level that is 0.15 V above the clamped level. The output signal is typically a composite sync signal containing both Hsync and Vsync.

#### Sync Separator

A sync separator extracts the Vsync signal from a composite sync signal. It does this through a low-pass filter-like or integratorlike operation. It works on the idea that the Vsync signal stays active for a much longer time than the Hsync signal, so it rejects any signal shorter than a threshold value, which is somewhere between an Hsync pulsewidth and a Vsync pulsewidth.

The sync separator on the AD9887A is simply an 8-bit digital counter with a 5 MHz clock. It works independently of the polarity of the composite sync signal. (Polarities are determined elsewhere on the chip.) The basic idea is that the counter counts up when Hsync pulses are present. But since Hsync pulses are relatively short in width, the counter only reaches a value of N before the pulse ends. It then starts counting down eventually reaching 0 before the next Hsync pulse arrives. The specific



Figure 39. Sync Processing Block Diagram

value of N will vary for different video modes but will always be less than 255. For example with a 1  $\mu$ s width Hsync, the counter will only reach 5 (1  $\mu$ s/200 ns = 5). Now, when Vsync is present on the composite sync, the counter will also count up. However, since the Vsync signal is much longer, it will count to a higher number M. For most video modes, M will be at least 255. So, Vsync can be detected on the composite sync signal by detecting when the counter counts to higher than N. The specific count that triggers detection (T) can be programmed through the serial register (0Fh).

Once Vsync has been detected, there is a similar process to detect when it goes inactive. At detection, the counter first resets to 0, and then starts counting up when Vsync goes away. Similar to the previous case, it will detect the absence of Vsync when the counter reaches the threshold count (T). In this way, it will reject noise and/or serration pulses. Once Vsync is detected to be absent, the counter resets to 0 and begins the cycle again.

#### PCB LAYOUT RECOMMENDATIONS

The AD9887A is a high performance, high speed analog device. In order to achieve the maximum performance out of the part, it is important to have a well laid out board. The following is a guide for designing a board using the AD9887A.

#### **Analog Interface Inputs**

Using the following layout techniques on the graphics inputs is extremely important.

Minimize the trace length running into the graphics inputs. This is accomplished by placing the AD9887A as close as possible to the graphics VGA connector. Long input trace lengths are undesirable because they will pick up more noise from the board and other external sources.

Place the 75  $\Omega$  termination resistors as close to the AD9887A chip as possible. Any additional trace length between the termination resistors and the input of the AD9887A increases the magnitude of reflections, which will corrupt the graphics signal.

Use 75  $\Omega$  matched impedance traces. Trace impedances other than 75  $\Omega$  will also increase the chance of reflections.

The AD9887A has very high input bandwidth (330 MHz). While this is desirable for acquiring a high resolution PC graphics signal with fast edges, it means that it will also capture any high frequency noise present. Therefore, it is important to reduce the amount of noise that gets coupled to the inputs. Avoid running any digital traces near the analog inputs.

Due to the high bandwidth of the AD9887A, sometimes low-pass filtering the analog inputs can help to reduce noise. (For many applications, filtering is unnecessary.) Experiments have shown that placing a series ferrite bead prior to the 75  $\Omega$  termination resistor is helpful in filtering out excess noise. Specifically, the part used was the # 2508051217Z0 from Fair-Rite, but each application may work best with a different bead value. Alternately, placing a 100  $\Omega$  to 120  $\Omega$  resistor between the 75  $\Omega$  termination resistor and the input coupling capacitor can also be beneficial.

#### **Digital Interface Inputs**

Each differential input pair (Rx0+, Rx0-, RxC+, RxC-, etc.) should be routed together using 50  $\Omega$  strip line routing techniques and should be kept as short as possible. No other components should be placed on these inputs; for example, no clamping diodes. Every effort should also be made to route these signals on a single layer (component layer) with no vias.

#### **Power Supply Bypassing**

It is recommended to bypass each power supply pin with a 0.1  $\mu$ F capacitor. The exception is in the case where two or more supply pins are adjacent to each other. For these groupings of powers/grounds, it is only necessary to have one bypass capacitor. The fundamental idea is to have a bypass capacitor within about 0.5 cm of each power pin. Also, avoid placing the capacitor on the opposite side of the PC board from the AD9887A, as that interposes resistive vias in the path.

The bypass capacitors should be physically located between the power plane and the power pin. Current should flow from the power plane to the capacitor to the power pin. Do not make the power connection between the capacitor and the power pin. Placing a via underneath the capacitor pads, down to the power plane, is generally the best approach.

It is particularly important to maintain low noise and good stability of  $PV_D$  (the clock generator supply). Abrupt changes in  $PV_D$  can result in similarly abrupt changes in sampling clock phase and frequency. This can be avoided by careful attention to regulation, filtering, and bypassing. It is highly desirable to provide separate regulated supplies for each of the analog circuitry groups ( $V_D$  and  $PV_D$ ).

Some graphic controllers use substantially different levels of power when active (during active picture time) and when idle (during horizontal and vertical sync periods). This can result in a measurable change in the voltage supplied to the analog supply regulator, which can in turn produce changes in the regulated analog supply voltage. This can be mitigated by regulating the analog supply, or at least PV<sub>D</sub>, from a different, cleaner power source (for example, from a 12 V supply).

It is also recommended to use a single ground plane for the entire board. Experience has repeatedly shown that the noise performance is the same or better with a single ground plane. Using multiple ground planes can be detrimental because each separate ground plane is smaller, and long ground loops can result.

In some cases, using separate ground planes is unavoidable. For those cases, it is recommended to at least place a single ground plane under the AD9887A. The location of the split should be at the receiver of the digital outputs. For this case, it is even more important to place components wisely because the current loops will be much longer (current takes the path of least resistance). An example of a current loop follows.



Figure 40. Example of a Current Loop

#### PLL

Place the PLL loop filter components as close to the FILT pin as possible.

Do not place any digital or other high frequency traces near these components.

Use the values suggested in the data sheet with 10% tolerances or less.

#### **Outputs (Both Data and Clocks)**

Try to minimize the trace length that the digital outputs have to drive. Longer traces have higher capacitance, which require more current that causes more internal digital noise.

Shorter traces reduce the possibility of reflections.

Adding a series resistor with a value of  $22 \Omega - 100 \Omega$  can suppress reflections, reduce EMI, and reduce the current spikes inside of the AD9887A. However, if  $50 \Omega$  traces are used on the PCB, the data outputs should not need these resistors. A  $22 \Omega$  resistor on the DATACK output should provide good impedance matching that will further reduce refections. If EMI or current spiking is a concern, it is recommended to use a lower drive strength setting. If series resistors are used, place them as close to the AD9887A pins as possible (try not to add vias or extra length to the output trace in order to get the resistors closer).

If possible, limit the capacitance that each of the digital outputs drives to less than 10 pF. This can easily be accomplished by keeping traces short and by connecting the outputs to only one device. Loading the outputs with excessive capacitance will increase the current transients inside the AD9887A creating more digital noise on its power supplies.

#### **Digital Inputs**

The digital inputs on the AD9887A were designed to work with 3.3 V signals.

Any noise that gets onto the Hsync input trace will add jitter to the system. Therefore, minimize the trace length and do not run any digital or other high frequency traces near it.

#### Voltage Reference

Bypass with a 0.1  $\mu$ F capacitor. Place as close to the AD9887A pin as possible. Make the ground connection as short as possible.

REFOUT is easily connected to REFIN with a short trace. Avoid making this trace any longer than it needs to be.

When using an external reference, the REFOUT output, while unused, still needs to be bypassed with a 0.1  $\mu$ F capacitor in order to avoid ringing.

#### **OUTLINE DIMENSIONS**

#### 160-Lead Metric Quad Flatpack Package [MQFP]

(S-160) Dimensions shown in millimeters



REV.0

C02838-0-5/03(0)