# National Semiconductor # ADC1205/ADC1225 12-Bit Plus Sign $\mu$ P Compatible A/D Converters ### **General Description** The ADC1205 and ADC1225 are CMOS, 12-bit plus sign successive approximation A/D converters. The 24-pin ADC1205 outputs the 13-bit data result in two 8-bit bytes, formatted high-byte first with sign extended. The 28-pin ADC1225 outputs a 13-bit word in parallel for direct interface to a 16-bit data bus. Negative numbers are represented in 2's complement data format. All digital signals are fully TTL and MOS compatible. A unipolar input (0V to 5V) can be accommodated with a single 5V supply, while a bipolar input (-5V to +5V) requires the addition of a 5V negative supply. The ADC1205B and ADC1225B have a maximum non-linearity over temperature of 0.012% of Full Scale, and the ADC1205C and ADC1225C have a maximum non-linearity of 0.0224% of Full Scale. ### **Key Specifications** - Resolution—12 bits plus sign - Linearity Error—± 1/2 LSB and ±1 LSB - Conversion Time—100 µs #### **Features** - Compatible with all µPs - True differential analog voltage inputs - 0V to 5V analog voltage range with single 5V supply - TTL/MOS input/output compatible - Low power—25 mW max - Standard 24-pin or 28-pin DIP - 15V to GND # Absolute Maximum Ratings (Notes 1 & 2) If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. Supply Voltage (DV<sub>CC</sub> and AV<sub>CC</sub>) 6.5V Negative Supply Voltage (V<sup>-</sup>) -15V to GND Logic Control Inputs -0.3V to +15V ### Operating Conditions (Notes 1 & 2) Negative Supply Voltage (V-) $\label{eq:total_control_control} Temperature Range & T_{MIN} \le T_A \le T_{MAX} \\ ADC1205BCJ, ADC1205CCJ & -40^{\circ}C \le T_A \le +85^{\circ}C \\ ADC1225BCJ, ADC1225CCJ -1 & -40^{\circ}C \le T_A \le -70^{\circ}C \\ ADC1225BCJ-1, ADC1225CCJ-1 & 0^{\circ}C \le T_A \le 70^{\circ}C \\ Supply Voltage (DV_{CC} and AV_{CC}) & 4.5 \ V_{DC} \ to 6.0 \ V_{DC} \\ \end{cases}$ # **Electrical Characteristics** ESD Susceptibility (Note 12) The following specifications apply for DV<sub>CC</sub> = AV<sub>CC</sub> = 5V, V<sub>REF</sub> = 5V, f<sub>CLK</sub> = 1.0 MHz, V<sup>-</sup> = -5V for bipolar input range, or V<sup>-</sup> = GND for unipolar input range unless otherwise specified. Bipolar input range is defined as $-5.05V \le V_{IN(+)} \le 5.05V$ ; $-5.05V \le V_{IN(-)} \le 5.05V$ and $|V_{IN(+)} - V_{IN(-)}| \le 5.05V$ . Unipolar input range is defined as $-0.05V \le V_{IN(+)} \le 5.05V$ ; $-0.05V \le V_{IN(-)} \le 5.05V$ and $|V_{IN(+)} - V_{IN(-)}| \le 5.05V$ . Boldface limits apply from T<sub>MIN</sub> to T<sub>MAX</sub>; all other limits T<sub>A</sub> = T<sub>J</sub> = 25°C (Notes 3, 4, 5, 6, 7). 800V | | | | BCJ, ADC<br>BCJ, ADC | | | BCJ-1, ADC<br>BCJ-1, ADC | | Limit<br>Units | |---------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|-----------------|-----------------------------|------------------------------|-----------------|-----------------------------|------------------------------|--------------------------| | Parameter | Conditions | Typ<br>(Note 8) | Tested<br>Limit<br>(Note 9) | Design<br>Limit<br>(Note 10) | Typ<br>(Note 8) | Tested<br>Limit<br>(Note 9) | Design<br>Limit<br>(Note 10) | | | CONVERTER CHARACTERISTIC | S | | | | | | | | | Linearity Error<br>ADC1205BCJ, ADC1225BCJ<br>ADC1205BCJ-1, ADC1225BCJ-1<br>ADC1205CCJ, ADC1225CCJ<br>ADC1205CCJ-1, ADC1225CCJ-1 | Unipolar Input<br>Range<br>(Note 11) | | ± 1/2<br>± 1 | | | ±½<br>±1 | ±½<br>±1 | LSB<br>LSB<br>LSB<br>LSB | | Unadjusted Zero Error | Unipolar Input<br>Range | | ±2 | | | ±2 | ±2 | LSB | | Unadjusted Positive and Negative Full-Scale Error | Unipolar Input<br>Range | | ± 30 | | | ±30 | ± 30 | LSB | | Negative Full-Scale Error | Unipolar Input<br>Range, Full<br>Scale Adj. to<br>Zero | | | ± 1/2 | | | ± 1/2 | LSB | | Linearity Error<br>ADC1205BCJ, ADC1225BCJ<br>ADC1205BCJ-1, ADC1225BCJ-1<br>ADC1205CCJ, ADC1225CCJ<br>ADC1205CCJ-1, ADC1225CCJ-1 | Bipolar Input<br>Range<br>(Note 11) | | ± 1.5 | | | ±1.5 | ± 1.5 | LSB<br>LSB<br>LSB<br>LSB | | Unadjusted Zero Error | Bipolar Input<br>Range | | ±2 | | | ±2 | ±2 | LSB | | Unadjusted Positive and Negative Full-Scale Error | Bipolar Input<br>Range | | ± 30 | | | ±30 | ± 30 | LSB | | Negative Full-Scale Error | Bipolar Input<br>Range, Full<br>Scale Adj. to<br>Zero | | ±2 | | | ±2 | ± 2 | LSB | | Maximum Gain Temperature<br>Coefficient | | 6 | | 15 | 6 | | 15 | ppm/°C | | Maximum Offset Temperature<br>Coefficient | | 0.5 | | 1.5 | 0.5 | | 1.5 | ppm/°C | | Minimum V <sub>REF</sub> Input Resistance | | 4.0 | 2 | | 4.0 | 2 | 2 | kΩ | | Maximum V <sub>REF</sub> Input Resistance | | 4.0 | 8 | | 4.0 | 8 | 8 | kΩ | # **Electrical Characteristics (Continued)** The following specifications apply for DV<sub>CC</sub> = AV<sub>CC</sub> = 5V, V<sub>REF</sub> = 5V, f<sub>CLK</sub> = 1.0 MHz, V<sup>-</sup> = -5V for bipolar input range, or V<sup>-</sup> = GND for unipolar input range unless otherwise specified. Bipolar input range is defined as -5.05V $\leq V_{IN(+)} \leq 5.05$ V; -5.05V $\leq V_{IN(-)} \leq 5.05$ V and $|V_{IN(+)} - V_{IN(-)}| \leq 5.05$ V. Unipolar input range is defined as -0.05V $\leq V_{IN(+)} \leq 5.05$ V; -0.05V $\leq V_{IN(-)} \leq 5.05$ V and $|V_{IN(+)} - V_{IN(-)}| \leq 5.05$ V. Boldface limits apply from T<sub>MIN</sub> to T<sub>MAX</sub>; all other limits T<sub>A</sub> = T<sub>J</sub> = 25°C (Notes 3, 4, 5, 6, 7). | | | | 5BCJ, ADC12<br>5BCJ, ADC12 | | ADC1205BCJ-1, ADC1205CCJ-1<br>ADC1225BCJ-1, ADC1225CCJ-1 | | | Limit | |-----------------------------------------------------------------------------------------------|----------------------------------------------------------|------------------------|-----------------------------|------------------------------|----------------------------------------------------------|-----------------------------------|------------------------------------|------------| | Parameter | Conditions | Typ<br>(Note 8) | Tested<br>Limit<br>(Note 9) | Design<br>Limit<br>(Note 10) | Typ<br>(Note 8) | Tested<br>Limit<br>(Note 9) | Design<br>Limit<br>(Note 10) | Units | | CONVERTER CHARACTERIST | ICS (Continued) | | | | | | | | | Minimum Analog Input<br>Voltage | Unipolar Input<br>Range<br>Bipolar Input<br>Range | | GND-0.05 | | | GND-0.05<br>-V <sub>C</sub> -0.05 | GND-0.05<br>-V <sub>CC</sub> -0.05 | \ \ \ \ | | Maximum Analog Input<br>Voltage | Unipolar Input<br>Range<br>Bipolar input<br>Range | .V <sub>CC</sub> +0.05 | V <sub>CC</sub> +0.05 | · | | | V <sub>CC</sub> +0.05 | v<br>v | | DC Common-Mode Error | | ± 1/8 | ± 1/2 | | ± 1/8 | ± 1/2 | ± 1/2 | LSB | | Power Supply Sensitivity Zero Error Positive and Negative Full-Scale Error | $AV_{CC} = DV_{CC} = 5V \pm 5\%,$<br>$V^- = -5V \pm 5\%$ | | ± 3/4<br>± 3/4 | | | ±3/4<br>±3/4 | ±3/4<br>±3/4 | LSB<br>LSB | | Linearity Error DIGITAL AND DC CHARACTEI | DISTIGS | | ± 1/4 | l | | ± 1/4 | ± 1/4 | LSB | | V <sub>IN(1)</sub> , Logical "1" Input<br>Voltage (Min) | V <sub>CC</sub> = 5.25V,<br>All Inputs except<br>CLK IN | | 2.0 | | | 2.0 | 2.0 | V | | V <sub>IN(0)</sub> , Logical "0" Input<br>Voltage (Max) | V <sub>CC</sub> =4.75V,<br>All Inputs except<br>CLK IN | | 0.8 | | | 0.8 | 0.8 | ٧ | | I <sub>IN(1)</sub> , Logical "1" Input<br>Current (Max) | V <sub>IN</sub> = 5V | 0.005 | 1 | | 0.005 | | 1 | μΑ | | I <sub>IN(0)</sub> , Logical "0" Input<br>Current (Max) | V <sub>IN</sub> =0V | -0.005 | -1 | | -0.005 | | -1 | μΑ | | V <sub>T</sub> <sup>+</sup> (Min), Minimum Positive-<br>Going Threshold Voltage | CLK IN | 3.1 | 2.7 | | 3.1 | 2.7 | 2.7 | V | | V <sub>T</sub> <sup>+</sup> (Max), Maximum Positive-<br>Going Threshold Voltage | CLK IN | 3.1 | 3.5 | | 3.1 | 3.5 | 3.5 | ٧ | | $V_T^-$ (Min), Minimum Negative-<br>Going Threshold Voltage | CLK IN | 1.8 | 1.4 | | 1.8 | 1.4 | 1.4 | \ \ \ | | $V_T^-$ (Max), Maximum Negative-Going Threshold Voltage | CLK IN | 1.8 | 2.1 | | 1.8 | 2.1 | 2.1 | V | | $V_H$ (Min), Minimum Hysteresis $[V_T^+$ (Min) $-V_T^-$ (Max)] | CLK IN | 1.3 | 0.6 | | 1.3 | 0.6 | 0.6 | ٧ | | V <sub>H</sub> (Max), Maximum Hysteresis<br>[V <sub>T</sub> + (Max) – V <sub>T</sub> - (Min)] | CLKIN | 1.3 | 2.1 | | 1.3 | 2.1 | 2.1 | ٧ | #### **Electrical Characteristics** (Continued) The following specifications apply for DV<sub>CC</sub> = AV<sub>CC</sub> = 5V, V<sub>REF</sub> = 5V, f<sub>CLK</sub> = 1.0 MHz, V<sup>-</sup> = -5V for bipolar input range, or V<sup>-</sup> = GND for unipolar input range unless otherwise specified. Bipolar input range is defined as $-5.05V \le V_{IN(+)} \le 5.05V$ ; $-5.05V \le V_{IN(-)} \le 5.05V$ and $|V_{IN(+)} - V_{IN(-)}| \le 5.05V$ . Unipolar input range is defined as $-0.05V \le V_{IN(+)} \le 5.05V$ ; $-0.05V \le V_{IN(-)} \le 5.05V$ and $|V_{IN(+)} - V_{IN(-)}| \le 5.05V$ . Boldface limits apply from $T_{MIN}$ to $T_{MAX}$ ; all other limits $T_A = T_J = 25^{\circ}C$ (Notes 3, 4, 5, 6, 7). | | | ADC1205BCJ, ADC1205CCJ ADC1205BCJ-1, ADC120<br>ADC1225BCJ, ADC1225CCJ ADC1225BCJ-1, ADC122 | | | | | Limit | | |--------------------------------------------------------------|---------------------------------------------------------------|--------------------------------------------------------------------------------------------|-----------------------------|------------------------------|-----------------|-----------------------------|------------------------------|------------------------------------| | Parameter | Conditions | Typ<br>(Note 8) | Tested<br>Limit<br>(Note 9) | Design<br>Limit<br>(Note 10) | Typ<br>(Note 8) | Tested<br>Limit<br>(Note 9) | Design<br>Limit<br>(Note 10) | V<br>V<br>V<br>V<br>μA<br>μA<br>mA | | DIGITAL AND DC CHARACTERIS | STICS (Continued) | | | | | | | | | V <sub>OUT(1)</sub> , Logical "1" Output<br>Voltage (Min) | $V_{CC} = 4.75V$ $I_{OUT} = -360 \mu A$ $I_{OUT} = -10 \mu A$ | | 2.4<br>4.5 | | | 2.4<br>4.5 | 2.4<br>4.5 | 1 - | | V <sub>OUT(0)</sub> , Logical "0" Output<br>Voltage (Max) | V <sub>CC</sub> = 4.75V<br>I <sub>OUT</sub> = 1.6 mA | | 0.4 | | | 0.4 | 0.4 | | | I <sub>OUT</sub> , TRI-STATE Output Leakage<br>Current (Max) | V <sub>OUT</sub> = 0V<br>V <sub>OUT</sub> = 5V | -0.01<br>0.01 | -3<br>3 | | -0.01<br>0.01 | -0.3<br>0.3 | -3<br>3 | 1 ' . | | I <sub>SOURCE</sub> , Output Source Current (Min) | V <sub>OUT</sub> =0V | -12 | -6.0 | | -12 | -7.0 | -6.0 | mA | | I <sub>SINK</sub> , Output Sink Current (Min) | V <sub>OUT</sub> = 5V | 16 | 8.0 | | 16 | 9.0 | 8.0 | mA | | DI <sub>CC</sub> , DV <sub>CC</sub> Supply Current (Max) | f <sub>CLK</sub> =1 MHz, $\overline{\text{CS}}$ =1 | 1 | 3 | | 1 | 2.5 | 3 | mA | | Al <sub>CC</sub> , AV <sub>CC</sub> Supply Current (Max) | f <sub>CLK</sub> =1 MHz, CS=1 | 1 | 3 | | 1 | 2.5 | 3 | mA | | I-, V- Supply Current (Max) | f <sub>CLK</sub> =1 MHz, CS=1 | 10 | 100 | | 10 | 100 | 100 | μΑ | ### **AC Electrical Characteristics** The following specifications apply for DV<sub>CC</sub> = AV<sub>CC</sub> = 5.0V, $t_r = t_f = 20$ ns and $T_A = 25$ °C unless otherwise specified. | Parameter | | Conditions | Typ<br>(Note 8) | Tested<br>Limit<br>(Note 9) | Design<br>Limit<br>(Note 10) | Limit<br>Units | |-------------------------------------------------------------------------------------------------------|--------------------------|----------------------------------------------------------|-----------------|-----------------------------|------------------------------|------------------------------------------------------| | f <sub>CLK</sub> , Clock Frequency | MIN<br>MAX | | 1.0<br>1.0 | 0.3<br>1.5 | | MHz<br>MHz | | Clock Duty Cycle | MIN<br>MAX | | | | 40<br>60 | %<br>% | | T <sub>C</sub> , Conversion Time | MIN<br>MAX<br>MIN<br>MAX | f <sub>CLK</sub> = 1.0 MHz<br>f <sub>CLK</sub> = 1.0 MHz | | | 108<br>109<br>108<br>109 | 1/f <sub>CLK</sub><br>1/f <sub>CLK</sub><br>µs<br>µs | | t <sub>W(WR)L</sub> , WR Pulse Width | MAX | | 220 | | 350 | ns | | t <sub>ACC</sub> , Access Time (Delay<br>Falling Edge of RD to<br>Output Data Valid) (Max) | from | C <sub>L</sub> = 100 pF | 210 | | 340 | ns | | t <sub>1H</sub> , t <sub>0H</sub> , TRI-STATE Contr<br>from Rising Edge of RD to<br>Hi-Z State) (Max) | | $R_L = 2k, C_L = 100 pF$ | 170 | | 290 | ns | | t <sub>PD(READYOUT)</sub> , RD or WF<br>READYOUT Delay (Max) | to | | 250 | | 400 | ns | | t <sub>PD(INT),</sub> RD or WR to Reso<br>(Max) | et of INT | | 250 | | 400 | ns | Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications do not apply when operating the device beyond its specified operating ratings. Note 2: All voltages are measured with respect to ground, unless otherwise specified. Note 3: A parasitic zener diode exists internally from AV<sub>CC</sub> and DV<sub>CC</sub> to ground. This parasitic zener has a typical breakdown voltage of 7 V<sub>DC</sub>. ### AC Electrical Characteristics (Continued) Note 4: Two on-chip diodes are tied to each analog input as shown below. TL/H/5676-4 Errors in the A/D conversion can occur if these diodes are forward biased more than 50 mV. This means that if AV<sub>CC</sub> and DV<sub>CC</sub> are minimum (4.75 V<sub>DC</sub>) and V<sup>-</sup> is minimum (-4.75V<sub>DC</sub>), full-scale must be $\le 4.8$ V<sub>DC</sub>. Note 5: A diode exists between analog $V_{CC}$ and digital $V_{C}$ . To guarantee accuracy, it is required that the AV<sub>CC</sub> and DV<sub>CC</sub> be connected together to a power supply with separate bypass filters at each V<sub>CC</sub> pin. Note 6: A diode exists between analog ground and digital ground. TL/H/5676-21 To guarantee accuracy, it is required that the analog ground and digital ground be connected together externally. Note 7: Accuracy is guaranteed at f<sub>CLK</sub> = 1.0 MHz. At higher clock frequencies accuracy may degrade. Note 8: Typicals are at 25°C and represent most likely parametric norm. Note 9: Tested and guaranteed to National's AOQL (Average Outgoing Quality Level). Note 10: Guaranteed, but not 100% production tested. These limits are not used to calculate outgoing quality levels. Note 11: Linearity error is defined as the deviation of the analog value, expressed in LSBs, from the straight line which passes through positive full scale and zero, after adjusting zero error. (See Figures 1b and 1c). Note 12: Human body model; 100 pF discharged through a 1.5 k $\Omega$ resistor. FIGURE 1b. Simplified Error Curve vs. Output Code Without Zero and Fullscale Adjustment FIGURE 1c. Simplified Error Curve vs. Output Code after Zero/Fullscale Adjustment # **Timing Diagrams** Transfer Characteristic for ADC1205 and ADC1225 Unipolar Input Range and Bipolar Input Range (digital output codes vs the difference of the analog inputs [ $V_{IN(+)} - V_{IN(-)}$ ]) FIGURE 3. Timing Diagram ## **Functional Description** #### 1.0 THE A/D CONVERSION #### 1.1 STARTING A CONVERSION When using the ADC1225 or ADC1205 with a microprocessor, starting an A-to-D conversion is like writing to an external memory location. The $\overline{\rm WR}$ and $\overline{\rm CS}$ lines are used to start the conversion. The simplified logic (Figure 6) shows that the falling edge of $\overline{\rm WR}$ with $\overline{\rm CS}$ low clocks the D-type flipflop and initiates the conversion sequence. A new conversion can therefore be restarted before the end of the previous sequence. $\overline{\rm INT}$ going low indicates the conversion's end # 1.2 THE CONVERSION PROCESS (Numbers designated by [] refer to portions of *Figure 6*.) The SARS LOGIC [2] controls the A-to-D conversion process. When 'sars' goes high the clock (clk) is gated to the TIMING GENERATOR [9]. One of the outputs of the TIMING GENERATOR, T<sub>z</sub>, provides the clock for the Successive Approximation Register, SAR LOGIC [5]. The T<sub>z</sub> clock rate is '½ of the CLK IN frequency. Inputs to the 12-BIT DAC [11] and control of the SAMPLED DATA COMPARATOR [10] sign logic are provided by the SAR LOGIC. The first step in the conversion process is to set the sign to positive (logic '0') and the input of the DAC to 000 (HEX notation). If the differential input, $V_{IN(+)} - V_{IN(-)}$ , is positive the sign bit will remain low. If it is negative the sign bit will be set high. Differential inputs of only a few hundred microvolts are enough to provide full logic swings at the output of the SAMPLED DATA COMPARATOR. The sign bit indicates the polarity of the differential input. If it is set high, the negative input must have been greater than the positive input. By reversing the polarity of the differential input, $V_{\text{IN}(+)}$ and $V_{\text{IN}(-)}$ are interchanged and the DAC sees the negative input as positive. The input polarity reversal is done digitally by changing the timing on the input sampling switches of the SAMPLED DATA COMPARATOR. Thus, with almost no additional circuitry, the A/D is extended from a unipolar 12-bit to a bipolar 12-bit (12-bit plus sign) device. After determining the input polarity, the conversion proceeds with the successive approximation process. The SAR LOGIC successively tries each bit of the 12-BIT DAC. The most significant bit (MSB), B11, has a weight of $1\!\!\!/_2$ of VREF. The next bit, B10, has a weight of $1\!\!\!/_2$ VREF. Each successive bit is reduced in weight by a factor of 2 which gives the least significant bit (LSB) a weight of 1/4096 VREF. When the MSB is tried, the comparator compares the DAC output, $V_{REF}/2$ , to the analog input. If the analog input is greater than $V_{REF}/2$ the comparator tells the SAR LOGIC to set the MSB. If the analog input is less than $V_{REF}/2$ the comparator tells the SAR LOGIC to reset the MSB. On the next bit-test the DAC output will either be $^3\!/_4$ $V_{REF}$ or $^1\!/_4$ $V_{REF}$ depending on whether the MSB was set or not. Following this sequence through for each successive bit will approximate the analog input to within 1-bit (one part in 4096). On completion of the LSB bit-test the conversion-complete flip-flop (CC) is set, signifying that the conversion is finished. The end-of-conversion (EOC) and interrupt $\overline{(INT)}$ lines are not changed at this time. Some internal housekeeping tasks must be completed before the outside world is notified that the conversion is finished. Setting CC enables the UPDATE LOGIC [12]. This logic controls the transfer of data from the SAR LOGIC to the OUTPUT LATCH [6] and resets the internal logic in preparation for a new conversion. This means that when EOC goes high, a new conversion can be immediately started since the internal logic has already been reset. In the same way, data is transferred to the OUTPUT LATCH prior to issuing an interrupt. This assures that data can be read immediately after INT goes low. #### 2.0 READING THE A/D The ADC 1225 makes all thirteen bits of the conversion result available in parallel. Taking $\overline{CS}$ and $\overline{RD}$ low enables the TRI-STATE® output buffers. The conversion result is represented in 2's complement format. The ADC1205 makes the conversion result available in two eight-bit bytes. The output format is 2's complement with extended sign. Data is right justified and presented high byte first. With $\overline{CS}$ low and $\overline{STATUS}$ high, the high byte (DB12-DB8) will be enabled on the output buffers the first time $\overline{RD}$ goes low. When $\overline{RD}$ goes low a second time, the low byte (DB7-DB0) will be enabled. On each read operation, the 'byst' flip-flop is toggled so that on successive reads alternate bytes will be available on the outputs. The 'byst' flip-flop is always reset to the high byte at the end of a conversion. Table 1 below shows the data bit locations on the ADC1205. The ADC1205's STATUS pin makes it possible to read the conversion status and the state of the 'byst' flip-flop. With RD, STATUS and CS low, this information appears on the data bus. The 'byst' status appears on pin 18 (DB2/DB10). A low output on pin 18 indicates that the next data read will be the high byte. A high output indicates that the next data read will be the low byte. A high status bit on pin 22 (DB6/ DB12) indicates that the conversion is in progress. A high output appears on pin 17 (DB1/DB9) when the conversion is completed and the data has been transferred to the output latch. A high output on pin 16 (DB0/DB8) indicates that the conversion has been completed and the data is ready to read. This status bit is reset when a new conversion is initiated, data is read, or status is read. When reading status or a conversion result, STATUS should always change states at least 600 ns before RD goes low. If the conversion status information is not needed, the STATUS pin should be hardwired to V+. Table 2 summarizes the meanings of the four status bits. TABLE I. Data Bit Locations, ADC1205 | HIGH BYTE | DB12 | DB12 | DB12 | DB12 | DB11 | DB10 | DB9 | DB8 | |-----------|------|------|------|------|------|------|-----|-----| | LOW BYTE | DB7 | DB6 | DB5 | DB4 | DB3 | DB2 | DB1 | DB0 | TABLE II. Status Bit Locations and Meanings | Status<br>Bit<br>Location | Status<br>Bit | Meaning | Condition to<br>Clear Status<br>Bit | |---------------------------|---------------|-----------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------| | DB6 | SARS | "High" indicates that<br>the conversion is in<br>progress | | | DB2 | BYST | "Low" indicates that<br>the next data read is<br>the high byte.<br>"High" indicates that<br>the next data read is<br>the low byte | Status write<br>or toggle it<br>with data<br>read | ### Functional Description (Continued) TABLE II. Status Bit Locations and Meanings (Continued) | Status<br>Bit<br>Location | Status<br>Bit | Meaning | Condition to<br>Clear Status<br>Bit | |---------------------------|---------------|------------------------------------------------------------------------------------------------------------|---------------------------------------------------| | DB1 | EOC | "High" indicates that<br>the conversion is<br>completed and data is<br>transferred to the<br>output latch. | | | DB0 | INT | "High" indicates that<br>it is the end of the<br>conversion and the<br>data is ready to read | Data read or<br>status read<br>or status<br>write | #### 3.0 INTERFACE #### 3.1 RESET OF INTERRUPT $\overline{\text{INT}}$ goes low at the end of the conversion and indicates that data is transferred to the output latch. By reading data, $\overline{\text{INT}}$ will be reset to high on the leading edge of the first read ( $\overline{\text{RD}}$ going low). $\overline{\text{INT}}$ is also reset on the leading (falling) edge of $\overline{\text{WR}}$ when starting a conversion. ### 3.2 READY OUT To simplify the hardware connection to high speed microprocessors, a READY OUT line is provided. This allows the A-to-D to insert a wait state in the $\mu P$ 's read cycle. The equivalent circuit and the timing diagram for READY OUT is shown in *Figures 7* and $\theta$ . FIGURE 7. READY OUT Equivalent Circuit FIGURE 8. READY OUT Timing Diagram #### 3.3 RESETTING THE A/D All the internal logic can be reset, which will abort any conversion in process and reset the status bits. The reset function is achieved by performing a status write $(\overline{CS}, \overline{WR})$ and $\overline{STATUS}$ are low). # 3.4 ADDITIONAL TIMING AND INTERFACE OPTIONS ADC1225 1. $\overline{WR}$ and $\overline{RD}$ can be tied together with $\overline{CS}$ low continuously or strobed. The previous conversion's data will be available when the $\overline{WR}$ and $\overline{RD}$ are low as shown below. One drawback is that, since the conversion is started on the falling edge and the data read on the rising edge of $\overline{WR}/\overline{RD}$ , the first data access will have erroneous information depending on the power-up state of the internal output latches If the WR/RD strobe is longer than the conversion time, INTR will never go low to signal the end of a conversion. The conversion will be completed and the output latches will be updated. In this case the READY OUT signal can be used to sense the end of the conversion since it will go low when the output latches are being updated. # Functional Description (Continued) When using this method of conversion only one strobe is necessary and the rising edge of $\overline{WR}/\overline{RD}$ can be used to read the current conversion results. These methods reduce the throughput time of the conversion since the $\overline{RD}$ and $\overline{WR}$ cycles are combined. 2. With the standard timing $\overline{WR}$ pulse width longer than the conversion time a conversion is completed but the $\overline{INTR}$ will never go low to signal the end of a conversion. The output latches will be updated and valid information will be available when the $\overline{RD}$ cycle is accomplished. 3. Tying $\overline{\text{CS}}$ and $\overline{\text{RD}}$ low continuously and strobing $\overline{\text{WR}}$ to initiate a conversion will also yield valid data. The $\overline{\text{INTR}}$ will never go low to signal the end of a conversion and the digital outputs will always be enabled, so using $\overline{\text{INTR}}$ to strobe the $\overline{\text{WR}}$ line for a continuous conversion cannot be done with this part. A simple stand-alone circuit can be accomplished by driving $\overline{\text{WR}}$ with the inverse of the READY OUT signal using a simple inverter as shown below. # Functional Description (Continued) ADC1205 Case 1 would be the only one that would appy to the ADC1205 since two $\overline{\text{RD}}$ strobes are necessary to retrieve the 13 bits of information on the 8 bit data bus. Simultaneously strobing $\overline{\text{WR}}$ and $\overline{\text{RD}}$ low will enable the most significant byte on DB0-DB7 and start a conversion. Pulsing $\overline{\text{WR}}/\overline{\text{RD}}$ low before the end of this conversion will enable the least significant byte of data on the outputs and restart a conversion. #### **4.0 REFERENCE VOLTAGE** The voltage applied to the reference input of the converter defines the voltage span of the analog inputs (the difference between $\mathsf{V}_{\mathsf{IN}(+)}$ and $\mathsf{V}_{\mathsf{IN}(-)}$ , over which 4096 positive output codes and 4096 negative output codes exist. The A-to-D can be used in either ratiometric or absolute reference applications. $\mathsf{V}_{\mathsf{REF}}$ must be connected to a voltage source capable of driving the reference input resistance (typically 4 k $\Omega$ ). In a ratiometric system, the analog input voltage is proportional to the voltage used for the A/D reference. When this voltage is the system power supply, the $V_{\mbox{\scriptsize REF}}$ pin can be tied to $V_{\mbox{\scriptsize CC}}$ . This technique relaxes the stability requirement of the system reference as the analog input and A/D reference move together maintaining the same output code for a given input condition. For absolute accuracy, where the analog input varies between very specific voltage limits, the reference pin can be biased with a time and temperature stable voltage source. In general, the magnitude of the reference voltage will require an initial adjustment to null out full-scale errors. #### **5.0 THE ANALOG INPUTS** # 5.1 DIFFERENTIAL VOLTAGE INPUTS AND COMMON MODE REJECTION The differential inputs of the ADC1225 and ADC1205 actually reduce the effects of common-mode input noise, i.e., signals common to both $V_{\text{IN}(+)}$ and $V_{\text{IN}(-)}$ inputs (60 Hz is most typical). The time interval between sampling the "+" and "–" input is 4 clock periods. Therefore, a change in the common-mode voltage during this short time interval may cause conversion errors. For a sinusoidal common-mode signal the error would be: $$V_{\text{ERROR(MAX)}} = V_{\text{PEAK}} (2\pi f_{\text{CM}}) \frac{4}{f_{\text{CLK}}}$$ where $f_{CM}$ is the frequency of the common-mode signal, $V_{PEAK}$ is its peak voltage value and $f_{CLK}$ is the converter's clock frequency. In most cases $V_{ERROR}$ will not be significant. For a 60 Hz common-mode signal to generate a 1/4 LSB error (300 $\mu$ V) with the converter running at 1 MHz its peak value would have to be 200mV. #### **5.2 INPUT CURRENT** Due to the sampling nature of the analog inputs, short duration spikes of current enter the "+" input and exit the "-" input at the leading clock edges during the actual conversion. These currents decay rapidly and do not cause errors as the internal comparator is strobed at the end of a clock period. #### 5.3 INPUT BYPASS CAPACITORS Bypass capacitors at the inputs will average the current spikes mentioned in 5.2 and cause a DC current to flow through the output resistance of the analog signal source. This charge pumping action is worse for continuous conversions with the $V_{\rm IN(+)}$ input voltage at full-scale. For continuous conversions with a 1 MHz clock frequency and the $V_{\rm IN(+)}$ input at 5V, the average input current is approximately 5 $\mu\rm A$ . For this reason bypass capacitors should not be used at the analog inputs for high resistance sources (RSOURCE 100 $\Omega$ ). If input bypass capacitors are necessary for noise filtering and high source resistance is desirable to minimize capacitor size, the detrimental effects of the voltage drop across this input resistance, due to the average value of the input current, can be minimized with a full-scale adjustment while the given source resistance and input bypass capacitor are both in place. This is effective because the average value of the input current is a linear function of the differential input voltage. #### **5.4 INPUT SOURCE RESISTANCE** Large values of source resistance where an input bypass capacitor is not used, will not cause errors as the input currents settle out prior to the comparison time. If a low pass filter is required in the system, use a low valued series resistor (R $\leq$ 100 $\Omega$ ) for a passive RC section or add an op amp RC active low pass filter. For low source resistance applications, (R\_{SOURCE} $\leq$ 100 $\Omega$ ) a 0.001 $\mu\text{F}$ bypass capacitor at the inputs will prevent pickup due to series lead inductance of a long wire. A 100 $\Omega$ series resistor can be used to isolate this capacitor – both the R and C are placed outside the feedback loop – from the output of an op amp, if used. #### 5.5 NOISE The leads to the analog inputs should be kept as short as possible to minimize input noise coupling. Both noise and undesired digital clock coupling to these inputs can cause errors. Input filtering can be used to reduce the effects of these sources, but careful note should be taken of sections 5.3 and 5.4 if this route is taken. #### **6.0 POWER SUPPLIES** Noise spikes on the $V_{CC}$ supply line can cause conversion errors as the comparator will respond to this noise. Low inductance tantalum capacitors of 1 $\mu F$ or greater are recommended for supply bypassing. Separate bypass caps should be placed close to the $DV_{CC}$ and $AV_{CC}$ pins. If an unregulated voltage source is available in the system, a separate LM340LAZ-5.0 voltage regulator for the A-to-D's $V_{CC}$ (and other analog circuitry) will greatly reduce digital noise on the supply line. # 7.0 ERRORS AND REFERENCE VOLTAGE ADJUSTMENTS #### 7.1 ZERO ADJUST The zero error of the A/D converter relates to the location of the first riser of the transfer function and can be measured by grounding the $V_{\rm IN(-)}$ input and applying a small magnitude positive voltage to the $V_{\rm IN(+)}$ input. Zero error is the difference between the actual DC input voltage necessary to just cause an output digital code transition from all zeroes to 0,0000,0000,0001 and the ideal $\frac{1}{2}$ LSB value ( $\frac{1}{2}$ LSB = 0.61 mV for $V_{\rm REF}$ = 5 $V_{\rm DC}$ ). Zero error can be adjusted as shown in Figure 15. $V_{\rm IN(+)}$ is forced to 0.61 mV, and $V_{\rm IN(-)}$ is forced to 0V. The potentiometer is adjusted until the digital output code changes from all zeroes to 0,000,0000,0001. # Functional Description (Continued) A simpler, although slightly less accurate, approach is to ground $V_{IN(+)}$ and $V_{IN(-)}$ , and adjust for all zeros at the output. Error will be well under $1\!\!/_2$ LSB if the adjustment is done so that the potentiometer is "centered" within the 0,000,000 range. A positive voltage at the $V_{OS}$ input will reduce the output code. The adjustment range is +4 to -30 LSB. TL/H/5676-11 FIGURE 15. Zero Adjust Circuit # 7.2 POSITIVE AND NEGATIVE FULL-SCALE ADJUSTMENT #### **Unipolar Inputs** Apply a differential input voltage which is 1.5 LSB below the desired analog full-scale voltage (V<sub>F</sub>) and adjust the magni- tude of the $V_{REF}$ input so that the output code is just changing from 0,1111,1111,1110 to 0,1111,1111,1111. #### **Bipolar Inputs** Do the same procedure outlined above for the unipolar case and then change the differential input voltage so that the digital output code is just changing from 1,0000,0000,0001 to 1,0000,0000,0000. Record the differential input voltage, $V_{\rm X}$ the ideal differential input voltage for that transition should be; $$\left(-V_F + \frac{V_F}{8192}\right)$$ Calculate the difference between Vx and the ideal voltage; $$\Delta = V_X - \left( -V_F + \frac{V_F}{8192} \right)$$ Then apply a differential input voltage of; $$\left(V_{X}-\frac{\Delta}{2}\right)$$ and adjust the magnitude of V<sub>REF</sub> so the digital output code is just changing from 1,0000,0000,0001 to 1,0000,0000,0000. That will obtain the positive and negative full-scale transition with symmetrical minimum error. # **Typical Applications** Input must have some current return path to signal ground TL/H/5676-12 # Typical Applications (Continued) ### Protecting the Input # TL/H/5676-16 #### **Operating with Ratiometric Transducers** TL/H/5676-17 # Typical Applications (Continued) #### **Bipolar Input Temperature Converter** TL/H/5676-18 TL/H/5676-19 + 150 to $-55^{\circ}$ C with 0.04°C resolution Note: \* resistors are 1% metal film types #### Strain Gauge Converter with .025% Resolution and Single Power Supply Note: 1)\* resistors are 1% metal film types 2) LF412 power + 10V and ground | Ordering Information | | | | | | | | | |----------------------|--------|--------------|--------------|------------|------------|--|--|--| | Temperature | Range | 0°C to | 70°C | -40°C t | o +85°C | | | | | Non Linearity | 0.012% | ADC1205BCJ-1 | ADC1225BCJ-1 | ADC1205BCJ | ADC1225BCJ | | | | | Non-Linearity | 0.024% | ADC1205CCJ-1 | ADC1225CCJ-1 | ADC1205CCJ | ADC1225CCJ | | | | | Package O | utline | J24A | J28A | J24A | J28A | | | |