# CMOS, Low Voltage Serially-Controlled, Octal SPST Switches ## ADG714/ADG715 #### **FEATURES** ADG714 SPI<sup>TM</sup>/QSPI<sup>TM</sup>/MICROWIRE<sup>TM</sup>-Compatible Interface ADG715 I<sup>2</sup>C TM-Compatible Interface 2.7 V to 5.5 V Single Supply ±3 V Dual Supply 2.5 Ω On Resistance 0.6 Ω On Resistance Flatness 100 pA Leakage Currents Octal SPST Power-On Reset Fast Switching Times TTL/CMOS-Compatible APPLICATIONS Data Acquisition Systems Communication Systems Relay Replacement Audio and Video Switching **Small TSSOP Package** #### **GENERAL DESCRIPTION** The ADG714/ADG715 are CMOS, octal SPST (single-pole, single-throw) switches controlled via either a 2- or 3-wire serial interface. On resistance is closely matched between switches and very flat over the full signal range. Each switch conducts equally well in both directions and the input signal range extends to the supplies. Data is written to these devices in the form of 8 bits, each bit corresponding to one channel. The ADG714 utilizes a 3-wire serial interface that is compatible with SPI, QSPI, and MICROWIRE and most DSP interface standards. The output of the shift register DOUT enables a number of these parts to be daisy chained. The ADG715 utilizes a 2-wire serial interface that is compatible with the I<sup>2</sup>C interface standard. The ADG715 has four hard wired addresses, selectable from two external address pins (A0 and A1). This allows the 2 LSBs of the 7-bit slave address to be set by the user. A maximum of four of these devices may be connected to the bus. #### FUNCTIONAL BLOCK DIAGRAMS On power-up of these devices, all switches are in the OFF condition, and the internal registers contain all zeros. Low power consumption and operating supply range of 2.7 V to 5.5 V make this part ideal for many applications. These parts may also be supplied from a dual $\pm 3 \text{ V}$ supply. The ADG714 and ADG715 are available in a small 24-lead TSSOP package. #### PRODUCT HIGHLIGHTS - 1. 2-3-Wire Serial Interface. - 2. Single/Dual Supply Operation. The ADG714 and ADG715 are fully specified and guaranteed with 3 V, 5 V, and ±3 V supply rails. - 3. Low On Resistance, typically 2.5 $\Omega$ . - 4. Low Leakage. - 5. Power-On Reset. - 6. Small 24-lead TSSOP package. SPI and QSPI are trademarks of Motorola, Inc. MICROWIRE is a trademark of National Semiconductor Corporation. $I^2C$ is a trademark of Philips Corporation. #### REV. A Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. ## $\textbf{ADG714/ADG715} \textbf{—SPECIFICATIONS}^1 (v_{DD} = 5 \text{ V} \pm 10\%, v_{SS} = 0 \text{ V}, \text{ GND} = 0 \text{ V} \text{ unless otherwise noted})$ | | B Ve | rsion | | | |-------------------------------------------------------------------------|------------------------|----------------------------------------------|------------------|------------------------------------------------------------| | | | −40°C | | | | Parameter | +25°C | to +85°C | Unit | Test Conditions/Comments | | ANALOG SWITCH | | | | | | Analog Signal Range | | $0~\mathrm{V}$ to $\mathrm{V}_{\mathrm{DD}}$ | V | | | On Resistance (R <sub>ON</sub> ) | 2.5 | | Ωtyp | $V_S = 0 \text{ V to } V_{DD}, I_S = 10 \text{ mA}$ | | | 4.5 | 5 | Ωmax | | | On-Resistance Match Between Channels ( $\Delta R_{ON}$ ) | | 0.4 | Ωtyp | | | | | 0.8 | Ω max | $V_S = 0 \text{ V to } V_{DD}, I_S = 10 \text{ mA}$ | | On-Resistance Flatness (R <sub>FLAT(ON)</sub> ) | 0.6 | | Ω typ | $V_S = 0 \text{ V to } V_{DD}, I_S = 10 \text{ mA}$ | | | | 1.2 | Ωmax | | | LEAKAGE CURRENTS | | | | $V_{\rm DD} = 5.5 \rm V$ | | Source OFF Leakage I <sub>S</sub> (OFF) | ±0.01 | | nA typ | $V_D = 4.5 \text{ V/1 V}, V_S = 1 \text{ V/4.5 V}$ | | | ±0.1 | $\pm 0.3$ | nA max | , , | | Drain OFF Leakage I <sub>D</sub> (OFF) | ±0.01 | | nA typ | $V_D = 4.5 \text{ V/1 V}, V_S = 1 \text{ V/4.5 V}$ | | | ±0.1 | $\pm 0.3$ | nA max | , , | | Channel ON Leakage ID, IS (ON) | ±0.01 | | nA typ | $V_D = V_S = 1 \text{ V, or } 4.5 \text{ V}$ | | <i>5 b</i> , <i>5</i> ( ) | ±0.1 | $\pm 0.3$ | nA max | | | DIGITAL INPUTS (SCLK, DIN, SYNC, A0, A1) | | | | | | Input High Voltage, V <sub>INH</sub> | | 2.4 | V min | | | Input Low Voltage, $V_{INI}$ | | 0.8 | V max | | | Input Current, I <sub>INL</sub> or I <sub>INH</sub> | 0.005 | 0.0 | uA typ | $V_{IN} = V_{INL}$ or $V_{INH}$ | | input Current, I <sub>INL</sub> or I <sub>INH</sub> | 0.005 | ±0.1 | μΑ typ<br>μΑ max | VIN — VINL OI VINH | | C <sub>IN</sub> , Digital Input Capacitance <sup>2</sup> | 3 | ± 0.1 | pF typ | | | | | | Pr typ | | | DIGITAL OUTPUT ADG714 DOUT <sup>2</sup> | | | | | | Output Low Voltage | | 0.4 | max | $I_{SINK} = 6 \text{ mA}$ | | C <sub>OUT</sub> Digital Output Capacitance | 4 | | pF typ | | | DIGITAL INPUTS (SCL, SDA) <sup>2</sup> | | | | | | Input High Voltage, V <sub>INH</sub> | | $0.7~\mathrm{V_{DD}}$ | V min | | | | | $V_{DD} + 0.3$ | V max | | | Input Low Voltage, V <sub>INL</sub> | | -0.3 | V min | | | . 0 , 11,2 | | $0.3~\mathrm{V_{DD}}$ | V max | | | I <sub>IN</sub> , Input Leakage Current | 0.005 | DD | μA typ | $V_{IN} = 0 \text{ V to } V_{DD}$ | | 1.0 · | | ±1 | μA max | | | V <sub>HYST</sub> , Input Hysteresis | $0.05~\mathrm{V_{DD}}$ | | V min | | | C <sub>IN</sub> , Input Capacitance | 6 | | pF typ | | | LOGIC OUTPUT (SDA) <sup>2</sup> | | | 1 31 | | | $V_{OL}$ , Output Low Voltage | | 0.4 | V max | $I_{SINK} = 3 \text{ mA}$ | | VOL, Output Low Voltage | | 0.4 | V max | $I_{SINK} = 6 \text{ mA}$ | | | | 0.0 | VIIIax | ISINK - 0 IIII | | DYNAMIC CHARACTERISTICS <sup>2</sup> | | | | | | t <sub>ON</sub> ADG714 | 20 | 22 | ns typ | $V_S = 3 \text{ V}, R_L = 300 \Omega, C_L = 35 \text{ pF}$ | | 180-1- | | 32 | ns max | | | t <sub>ON</sub> ADG715 | 95 | | ns typ | $V_S = 3 \text{ V}, R_L = 300 \Omega, C_L = 35 \text{ pF}$ | | ADCE: 4 | | 140 | ns max | W AW B 400 C C 57 7 | | t <sub>OFF</sub> ADG714 | 8 | | ns typ | $V_S = 3 \text{ V}, R_L = 300 \Omega, C_L = 35 \text{ pF}$ | | | | 15 | ns max | | | t <sub>OFF</sub> ADG715 | 85 | | ns typ | $V_S = 3 \text{ V}, R_L = 300 \Omega, C_L = 35 \text{ pF}$ | | D 1 D 0 11 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | | 130 | ns max | | | Break-Before-Make Time Delay, t <sub>D</sub> | 8 | _ | ns typ | $V_S = 3 \text{ V}, R_L = 300 \Omega, C_L = 35 \text{ pF}$ | | | | 1 | ns min | | | Charge Injection | ±3 | | pC typ | $V_S = 2 V, R_S = 0 \Omega, C_L = 1 nF$ | | Off Isolation | -60 | | dB typ | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 10 MHz$ | | | -80 | | dB typ | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 1 MHz$ | | Channel-to-Channel Crosstalk | -70 | | dB typ | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 10 MHz$ | | | <del>-9</del> 0 | | dB typ | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 1 MHz$ | | -3 dB Bandwidth | 155 | | MHz typ | $R_{L} = 50 \Omega, C_{L} = 5 pF$ | | $C_{S}$ (OFF) | 11 | | pF typ | | | $C_D$ (OFF) | 11 | | pF typ | | | $C_D, C_S(ON)$ | 22 | | pF typ | | | DOMINED DESCRIPTION | | | | V <sub>DD</sub> = 5.5 V | | POWER REQUIREMENTS | | | | | | $egin{aligned} ext{POWER REQUIREMENTS} \ & I_{ ext{DD}} \end{aligned}$ | 10 | | μA typ | Digital Inputs = 0 V or 5.5 V | NOTES <sup>&</sup>lt;sup>1</sup>Temperature range is as follows: B Version: -40°C to +85°C. <sup>&</sup>lt;sup>2</sup>Guaranteed by design, not subject to production test. ## $\label{eq:special_special} \textbf{SPECIFICATIONS}^1 \, (v_{\text{DD}} = 3 \, \text{V} \, \pm \, 10\%, \, v_{\text{SS}} = 0 \, \text{V}, \, \text{GND} = 0 \, \text{V} \, \, \text{unless otherwise noted})$ | | B Version | | | | |----------------------------------------------------------|------------------------|-----------------------|---------------------------|---------------------------------------------------------------------------------------------------| | Parameter | +25°C | -40°C<br>to +85°C | Unit | Test Conditions/Comments | | ANALOG SWITCH | | | | | | Analog Signal Range | | 0 V to $V_{DD}$ | V | | | On Resistance (R <sub>ON</sub> ) | 6 | 10 | Ωtyp | $V_S = 0 \text{ V to } V_{DD}, I_S = 10 \text{ mA}$ | | On-Resistance Match Between Channels ( $\Delta R_{ON}$ ) | 11 | 12<br>0.4 | $\Omega$ max $\Omega$ typ | $V_S = 0 \text{ V to } V_{DD}, I_S = 10 \text{ mA}$ | | On-Resistance Flatness (R <sub>FLAT(ON)</sub> ) | | 1.2<br>3.5 | $\Omega$ max $\Omega$ typ | $V_S = 0 \text{ V to } V_{DD}, I_S = 10 \text{ mA}$ | | LEAKAGE CURRENTS | | | | V <sub>DD</sub> = 3.3 V | | Source OFF Leakage I <sub>S</sub> (OFF) | ±0.01 | | nA typ | $V_S = 3 \text{ V/1 V}, V_D = 1 \text{ V/3 V}$ | | | ±0.1 | $\pm 0.3$ | nA max | | | Drain OFF Leakage I <sub>D</sub> (OFF) | ±0.01 | 102 | nA typ | $V_S = 1 \text{ V/3 V}, V_D = 3 \text{ V/1 V}$ | | Channel ON Leakage I <sub>D</sub> , I <sub>S</sub> (ON) | ±0.1<br>±0.01 | ±0.3 | nA max<br>nA typ | $V_S = V_D = 1 \text{ V, or } 3 \text{ V}$ | | Chamier Oly Leakage 1D, 15 (Oly) | $\pm 0.01$ | ±0.3 | nA max | vg = vp = 1 v, or 5 v | | DIGITAL INPUTS (SCLK, DIN, SYNC, A0, A1) | | | | | | Input High Voltage, V <sub>INH</sub> | | 2.0 | V min | | | Input Low Voltage, V <sub>INL</sub> | | 0.4 | V max | | | Input Current, I <sub>INL</sub> or I <sub>INH</sub> | 0.005 | | μA typ | $V_{IN} = V_{INL}$ or $V_{INH}$ | | C <sub>IN</sub> , Digital Input Capacitance <sup>2</sup> | 3 | ±0.1 | μA max<br>pF typ | | | DIGITAL OUTPUT ADG714 DOUT <sup>2</sup> | | | pr typ | | | Output Low Voltage | | 0.4 | max | I <sub>SINK</sub> = 6 mA | | C <sub>OUT</sub> Digital Output Capacitance | 4 | 0.1 | pF typ | 25link 6 MM2 | | DIGITAL INPUTS (SCL, SDA) <sup>2</sup> | | | | | | Input High Voltage, V <sub>INH</sub> | | $0.7~\mathrm{V_{DD}}$ | V min | | | | | $V_{\rm DD}$ + 0.3 | V max | | | Input Low Voltage, V <sub>INL</sub> | | -0.3 | V min | | | I <sub>IN</sub> , Input Leakage Current | 0.005 | $0.3~\mathrm{V_{DD}}$ | V max | $V_{IN} = 0 \text{ V to } V_{DD}$ | | IIN, input Leakage Current | 0.003 | ±1 | μA typ<br>μA max | V <sub>IN</sub> – 0 V to V <sub>DD</sub> | | V <sub>HYST</sub> , Input Hysteresis | $0.05~\mathrm{V_{DD}}$ | | V min | | | C <sub>IN</sub> , Input Capacitance | 6 | | pF typ | | | LOGIC OUTPUT (SDA) <sup>2</sup> | | | | | | V <sub>OL</sub> , Output Low Voltage | | 0.4 | V max | $I_{SINK} = 3 \text{ mA}$ | | | | 0.6 | V max | $I_{SINK} = 6 \text{ mA}$ | | DYNAMIC CHARACTERISTICS <sup>2</sup> | 25 | | | W AW B 400 C 45 E | | t <sub>ON</sub> ADG714 | 35 | 65 | ns typ | $V_S = 2 \text{ V}, R_L = 300 \Omega, C_L = 35 \text{ pF}$ | | t <sub>on</sub> ADG715 | 130 | 05 | ns max<br>ns typ | $V_S = 2 \text{ V}, R_L = 300 \Omega, C_L = 35 \text{ pF}$ | | CON 122 C 1 13 | 130 | 200 | ns max | | | t <sub>OFF</sub> ADG714 | 11 | | ns typ | $V_S = 2 \text{ V}, R_L = 300 \Omega, C_L = 35 \text{ pF}$ | | * ADC715 | 115 | 20 | ns max | W = 2 W B = 200 O C = 25 - E | | t <sub>OFF</sub> ADG715 | 115 | 180 | ns typ<br>ns max | $V_S = 2 \text{ V}, R_L = 300 \Omega, C_L = 35 \text{ pF}$ | | Break-Before-Make Time Delay, t <sub>D</sub> | 8 | 100 | ns typ | $V_S = 2 \text{ V}, R_L = 300 \Omega, C_L = 35 \text{ pF}$ | | - · · · · · · · · · · · · · · · · · · · | - | 1 | ns min | | | Charge Injection | ±2 | | pC typ | $V_S = 1.5 \text{ V}, R_S = 0 \Omega, C_L = 1 \text{ nF}$ | | Off Isolation | -60<br>00 | | dB typ | $R_L = 50 \Omega, C_L = 5 \text{ pF}, f = 10 \text{ MHz}$ | | Channel-to-Channel Crosstalk | -80<br>-70 | | dB typ<br>dB typ | $R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 1 MHz$<br>$R_L = 50 \Omega$ , $C_L = 5 pF$ , $f = 10 MHz$ | | Oliamici-to-Oliamici Olosstaik | -70<br>-90 | | dB typ | $R_L = 50 \Omega$ , $C_L = 5 \text{ pF}$ , $f = 1 \text{ MHz}$ | | −3 dB Bandwidth | 155 | | MHz typ | $R_L = 50 \Omega$ , $C_L = 5 pF$ | | $C_{S}(OFF)$ | 11 | | pF typ | | | $C_{\rm D}$ (OFF) | 11 | | pF typ | | | C <sub>D</sub> , C <sub>S</sub> (ON) | 22 | | pF typ | T | | POWER REQUIREMENTS | 10 | | ΙΙΔ +νν- | $V_{DD} = 3.3 \text{ V}$ Digital Inputs = 0 V or 3.3 V | | $ m I_{DD}$ | 10 | 20 | μA typ<br>μA max | | | | l | | | | NOTES <sup>1</sup>Temperature range is as follows: B Version: -40°C to +85°C. <sup>2</sup>Guaranteed by design, not subject to production test. ## ADG714/ADG715—SPECIFICATIONS<sup>1</sup> **DUAL SUPPLY** ( $V_{DD} = +3 \text{ V} \pm 10\%$ , $V_{SS} = 3 \text{ V} \pm 10\%$ , GND = 0 V unless otherwise noted) | B Vei | | | | |----------------------|------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------| | +25°C | to +85°C | Unit | Test Conditions/Comments | | | | | | | | Ves to VDD | V | | | 2.5 | 33 · · · DD | | $V_S = V_{SS}$ to $V_{DD}$ , $I_{DS} = 10$ mA | | 4.5 | 5 | Ωmax | 5 55 25 25 | | | 0.4 | Ωtyp | $V_S = V_{SS}$ to $V_{DD}$ , $I_{DS} = 10$ mA | | | 0.8 | Ω max | | | 0.6 | | Ω typ | $V_S = V_{SS}$ to $V_{DD}$ , $I_{DS} = 10$ mA | | | 1 | Ωmax | | | | | | $V_{DD} = +3.3 \text{ V}, V_{SS} = -3.3 \text{ V}$ | | | | nA typ | $V_S = +2.25 \text{ V/}-1.25 \text{ V}, V_D = -1.25 \text{ V/}+2.25 \text{ V}$ | | | $\pm 0.3$ | | | | | 102 | ~ ~ | $V_S = +2.25 \text{ V/}-1.25 \text{ V}, V_D = -1.25 \text{ V/}+2.25 \text{ V}$ | | | ±0.3 | | V - V - 12.25 V/ 1.25 V | | | ±0.2 | | $V_S = V_D = +2.25 \text{ V}/-1.25 \text{ V}$ | | | ±0.5 | IIA IIIax | | | | 2.0 | | | | | | | | | 0.005 | 0.4 | | $V_{IN} = V_{INL}$ or $V_{INH}$ | | 0.003 | +0.1 | | VIN - VINL OI VINH | | 3 | | | | | | | F- 3P | | | 1 | 0.4 | | I - 6 m A | | 1 | 0.4 | | $I_{SINK} = 6 \text{ mA}$ | | 4 | | рг тур | | | | | | | | | | | | | | | | | | | | 1 | | | 0.005 | 0.5 V DD | | $V_{IN} = 0 \text{ V to } V_{DD}$ | | 0.003 | +1 | | VIN - 0 V to VDD | | 0.05 V <sub>DD</sub> | | | | | 6 | | | | | | | 1 31 | | | | 0.4 | V max | I <sub>SINK</sub> = 3 mA | | | | | $I_{SINK} = 6 \text{ mA}$ | | | | | -311VK | | 20 | | ne typ | $V_S = 1.5 \text{ V}, R_L = 300 \Omega, C_L = 35 \text{ pF}$ | | 20 | 32 | 1 | V <sub>S</sub> = 1.5 V, N <sub>L</sub> = 500 22, C <sub>L</sub> = 55 pr | | 133 | 32 | | $V_S = 1.5 \text{ V}, R_I = 300 \Omega, C_I = 35 \text{ pF}$ | | 133 | 200 | 1 | , , 113 , , 14 <u>L</u> 300 <b>11</b> , 3 <u>L</u> 33 <b>p</b> 1 | | 8 | | | $V_S = 1.5 \text{ V}, R_L = 300 \Omega, C_L = 35 \text{ pF}$ | | | 18 | ns max | | | 124 | | ns typ | $V_S = 1.5 \text{ V}, R_L = 300 \Omega, C_L = 35 \text{ pF}$ | | | 190 | ns max | _ | | 8 | | ns typ | $V_S = 1.5 \text{ V}, R_L = 300 \Omega, C_L = 35 \text{ pF}$ | | 1 | 1 | ns min | | | | | | $V_S = 0 \text{ V}, R_S = 0 \Omega, C_L = 1 \text{ nF}$ | | | | J 1 | $R_L = 50 \Omega, C_L = 5 \text{ pF}, f = 10 \text{ MHz}$ | | | | | $R_L = 50 \Omega, C_L = 5 \text{ pF}, f = 1 \text{ MHz}$ | | | | | $R_L = 50 \Omega, C_L = 5 \text{ pF}, f = 10 \text{ MHz}$ | | _90<br>155 | | dB typ<br>MHz typ | $R_{L} = 50 \Omega, C_{L} = 5 \text{ pF}, f = 1 \text{ MHz}$<br>$R_{L} = 50 \Omega, C_{L} = 5 \text{ pF}$ | | | | pF typ | ICT - 20 252 OF - 2 hr. | | | | I PI LYD | I | | 11 | | | | | 11<br>11 | | pF typ | | | 11 | | | V - 12 2 V V - 2 2 V | | 11<br>11<br>22 | | pF typ<br>pF typ | $V_{DD} = +3.3 \text{ V}, V_{SS} = -3.3 \text{ V}$ | | 11<br>11 | 25 | pF typ<br>pF typ<br>μA typ | $V_{\rm DD}$ = +3.3 V, $V_{\rm SS}$ = -3.3 V<br>Digital Inputs = 0 V or 3.3 V | | 11<br>11<br>22 | 25 | pF typ<br>pF typ | | | | +25°C 2.5 4.5 0.6 ±0.01 ±0.1 ±0.01 ±0.01 ±0.1 0.005 3 4 0.005 0.05 V <sub>DD</sub> 6 20 133 8 124 8 ±3 -60 -80 -70 | $\begin{array}{c} V_{SS} \text{ to } V_{DD} \\ 2.5 \\ 4.5 \\ 5 \\ 0.4 \\ 0.8 \\ 0.6 \\ \end{array}$ $\begin{array}{c} 0.4 \\ 0.8 \\ 0.6 \\ \end{array}$ $\begin{array}{c} 0.4 \\ 0.01 \\ \pm 0.01 \\ \pm 0.01 \\ \pm 0.01 \\ \pm 0.01 \\ \pm 0.1 \\ \pm 0.3 \\ \pm 0.01 \\ \end{array}$ $\begin{array}{c} 2.0 \\ 0.4 \\ 0.4 \\ \end{array}$ $\begin{array}{c} 0.7 \text{ V}_{DD} \\ V_{DD} + 0.3 \\ -0.3 \\ 0.3 \text{ V}_{DD} \\ \end{array}$ $\begin{array}{c} 0.05 \text{ V}_{DD} \\ 6 \\ \end{array}$ $\begin{array}{c} 0.4 \\ 0.6 | +25°C to +85°C Unit | NOTES <sup>1</sup>Temperature range is as follows: B Version: -40°C to +85°C. <sup>&</sup>lt;sup>2</sup>Guaranteed by design, not subject to production test. ## ADG714 TIMING CHARACTERISTICS 1, 2 ( $V_{DD} = 2.7 \text{ V to } 5.5 \text{ V}$ . All specifications $-40^{\circ}\text{C}$ to $+85^{\circ}\text{C}$ unless otherwise noted.) | Parameter Limit at T <sub>MIN</sub> , T <sub>MAX</sub> | | Unit | Conditions/Comments | | | |--------------------------------------------------------|-----|---------|---------------------------------------|--|--| | $f_{SCLK}$ | 30 | MHz max | SCLK Cycle Frequency | | | | $t_1$ | 33 | ns min | SCLK Cycle Time | | | | $t_2$ | 13 | ns min | SCLK High Time | | | | t <sub>3</sub> | 13 | ns min | SCLK Low Time | | | | $t_4$ | 0 | ns min | SYNC to SCLK Rising Edge Setup Time | | | | t <sub>5</sub> | 5 | ns min | Data Setup Time | | | | $t_6$ | 4.5 | ns min | Data Hold Time | | | | t <sub>7</sub> | 0 | ns min | SCLK Falling Edge to SYNC Rising Edge | | | | t <sub>8</sub> | 33 | ns min | Minimum SYNC High Time | | | | $t_9$ <sup>3</sup> | 20 | ns max | SCLK Rising Edge to DOUT Valid | | | #### NOTES Specifications subject to change without notice. Figure 1. 3-Wire Serial Interface Timing Diagram REV. A \_5\_ <sup>&</sup>lt;sup>1</sup>See Figure 1. $<sup>^2</sup>$ All input signals are specified with tr = tf = 5 ns (10% to 90% of $V_{DD}$ ) and timed from a voltage level of ( $V_{IL}$ + $V_{IH}$ )/2. $<sup>{}^{3}</sup>C_{L} = 20 \text{ pF}, R_{L} = 1 \text{ k}\Omega.$ ## $\textbf{ADG715 TIMING CHARACTERISTICS}^1 \text{ (V}_{DD} = 2.7 \text{ V to } 5.5 \text{ V. All specifications} -40^{\circ}\text{C to } +85^{\circ}\text{C unless otherwise noted.)}$ | Parameter | Limit at T <sub>MIN</sub> , T <sub>MAX</sub> | Unit | Conditions/Comments | |-----------------|----------------------------------------------|---------|-----------------------------------------------------------------| | $f_{SCL}$ | 400 | kHz max | SCL Clock Frequency | | $t_1$ | 2.5 | μs min | SCL Cycle Time | | $t_2$ | 0.6 | μs min | t <sub>HIGH</sub> , SCL High Time | | $t_3$ | 1.3 | μs min | t <sub>LOW</sub> , SCL Low Time | | $t_4$ | 0.6 | μs min | t <sub>HD, STA</sub> , Start/Repeated Start Condition Hold Time | | t <sub>5</sub> | 100 | ns min | t <sub>SU, DAT</sub> , Data Setup Time | | $t_5$ $t_6^2$ | 0.9 | μs max | t <sub>HD, DAT</sub> , Data Hold Time | | | 0 | μs min | | | t <sub>7</sub> | 0.6 | μs min | t <sub>SU, STA</sub> , Setup Time for Repeated Start | | t <sub>8</sub> | 0.6 | μs min | t <sub>SU, STO</sub> , Stop Condition Setup Time | | t <sub>9</sub> | 1.3 | μs min | t <sub>BUF</sub> , Bus Free Time Between a STOP Condition and | | | | | a Start Condition | | t <sub>10</sub> | 300 | ns max | t <sub>R</sub> , Rise Time of Both SCL and SDA When Receiving | | | $20 + 0.1C_b^3$ | ns min | | | t <sub>11</sub> | 250 | ns max | t <sub>F</sub> , Fall Time of SDA When Receiving | | t <sub>11</sub> | 300 | ns max | t <sub>F</sub> , Fall Time of SDA When Transmitting | | | $0.1C_{b}^{3}$ | ns min | | | $C_b$ | 400 | pF max | Capacitive Load for Each Bus Line | | $t_{SP}^{-4}$ | 50 | ns max | Pulsewidth of Spike Suppressed | #### NOTES Specifications subject to change without notice. Figure 2. 2-Wire Serial Interface Timing Diagram -6- REV. A <sup>&</sup>lt;sup>1</sup>See Figure 2. $<sup>^{2}</sup>$ A master device must provide a hold time of at least 300 ns for the SDA signal (referred to the $V_{IH}$ min of the SCL signal) in order to bridge the undefined region of SCL's falling edge. $<sup>^3</sup>$ C<sub>b</sub> is the total capacitance of one bus line in pF. $t_R$ and $t_F$ measured between 0.3 $V_{DD}$ and 0.7 $V_{DD}$ . <sup>&</sup>lt;sup>4</sup>Input filtering on both the SCL and SDA inputs suppress noise spikes that are less than 50 ns. #### ABSOLUTE MAXIMUM RATINGS<sup>1</sup> | TSSOP Package | | |----------------------------------------|----------| | $\theta_{JA}$ Thermal Impedance | 128°C/W | | $\theta_{\text{JC}}$ Thermal Impedance | . 42°C/W | | Lead Temperature, Soldering | | | Vapor Phase (60 sec) | 215°C | | Infrared (15 sec) | 220°C | #### NOTES <sup>1</sup>Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Only one absolute maximum rating may be applied at any one time. <sup>2</sup>Overvoltages at IN, S, or D will be clamped by internal diodes. Current should be limited to the maximum ratings given. #### CAUTION\_ ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the ADG714/ADG715 feature proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high-energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality. #### **ORDERING GUIDE** | Model | Temperature Range | Interface | Package Description | Package Option | |-----------|-------------------|------------------------------------------------|---------------------|----------------| | ADG714BRU | -40°C to +85°C | SPI/QSPI/MICROWIRE I <sup>2</sup> C-Compatible | TSSOP | RU-24 | | ADG715BRU | -40°C to +85°C | | TSSOP | RU-24 | ## PIN CONFIGURATIONS 24-Lead TSSOP REV. A -7- #### **ADG714 PIN FUNCTION DESCRIPTIONS** | Pin No. | Mnemonic | Description | |---------------------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | SCLK | Serial Clock Input. Data is clocked into the input shift register on the falling edge of the serial clock input. These devices can accommodate serial input rates of up to 30 MHz. | | 2 | $V_{ m DD}$ | Positive Analog Supply Voltage. | | 3 | DIN | Serial Data Input. Data is clocked into the 8-bit input register on the falling edge of the serial clock input. | | 4 | GND | Ground Reference. | | 5, 7, 9, 11, 14,<br>16, 18, 20 | Sx | Source. May be an input or output. | | 6, 8, 10, 12, 13,<br>15, 17, 19 | Dx | Drain. May be an input or output. | | 21 | $V_{SS}$ | Negative Analog Supply Voltage. For single supply operation this should be tied to GND. | | 22 | DOUT | Serial Data Output. This allows a number a parts to be daisy chained. Data is clocked out of the input shift register on the rising edge of SCLK. DOUT is an open-drain output that should be pulled to the supply with an external pull-up resistor. | | 23 | RESET | Active Low Control Input. Clears the input register and turns all switches to the OFF condition. | | 24 | SYNC | Active Low Control Input. This is the frame synchronization signal for the input data. When $\overline{SYNC}$ goes low, it powers on the SCLK and DIN buffers and the input shift register is enabled. Data is transferred on the falling edges of the following clocks. Taking $\overline{SYNC}$ high updates the switches. | #### **ADG715 PIN FUNCTION DESCRIPTIONS** | Pin No. | Mnemonic | Description | |--------------------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | SCL | Serial Clock Line. This is used in conjunction with the SDA line to clock data into the 8-bit input shift register. Clock rates of up to 400 kbit/s can be accommodated with this 2-wire serial interface. | | 2 | $V_{\mathrm{DD}}$ | Positive Analog Supply Voltage. | | 3 | SDA | Serial Data Line. This is used in conjunction with the SCL line to clock data into the 8-bit input shift register during the write cycle and used to readback one byte of data during the read cycle. It is a bidirectional open-drain data line which should be pulled to the supply with an external pull-up resistor. | | 4 | GND | Ground Reference. | | 5, 7, 9, 11, 14,<br>16, 18, 20 | Sx | Source. May be an input or output. | | 6, 8, 10, 12, 13, 15, 17, 19 | Dx | Drain. May be an input or output. | | 21 | $V_{SS}$ | Negative Analog Supply Voltage. For single supply operation this should be tied to GND. | | 22 | A1 | Address Input. Sets the second least significant bit of the 7-bit slave address. | | 23 | RESET | Active Low Control Input. Clears the input register and turns all switches to the OFF condition. | | 24 | A0 | Address Input. Sets the least significant bit of the 7-bit slave address. | -8- REV. A #### **TERMINOLOGY** | $\overline{\mathrm{V}_{\mathrm{DD}}}$ | Most positive power supply potential. | $C_D, C_S (ON)$ | "ON" Switch Capacitance. Measured with ref- | |---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------| | $V_{SS}$ | Most negative power supply in a dual supply | | erence to ground. | | | application. In single supply applications, this | $C_{IN}$ | Digital Input Capacitance. | | $I_{\mathrm{DD}}$ | should be tied to ground. Positive Supply Current. | $t_{ON}$ | Delay time between loading new data to the shift register and selected switches switching on. | | I <sub>SS</sub><br>GND | Negative Supply Current. Ground (0 V) Reference | $t_{OFF}$ | Delay time between loading new data to the shift register and selected switches switching off. | | S<br>S<br>D | Source Terminal. May be an input or output. Drain Terminal. May be an input or output. | Off Isolation | A measure of unwanted signal coupling through an "OFF" switch. | | $R_{ m ON}$ $\Delta R_{ m ON}$ | Ohmic resistance between D and S. On-resistance match between any two channels, | Crosstalk | A measure of unwanted signal which is coupled through from one channel to another as a result of parasitic capacitance. | | $R_{FLAT(ON)} \\$ | i.e., R <sub>ON</sub> max–R <sub>ON</sub> min. Flatness is defined as the difference between the maximum and minimum value of on-resistance as measured over the specified analog signal range. | Charge<br>Injection | A measure of the glitch impulse transferred from the digital input to the analog output during switching. | | I <sub>S</sub> (OFF) | Source leakage current with the switch "OFF." | Bandwidth | The frequency at which the output is attenuated by -3 dBs. | | I <sub>D</sub> (OFF) | Drain leakage current with the switch "OFF." | On Response | The frequency response of the "ON" switch. | | $I_D$ , $I_S$ (ON) | Channel leakage current with the switch "ON." | Insertion Loss | | | $V_{D}\left(V_{S}\right)$ | Analog voltage on terminals D and S. | | Insertion Loss = $20 \log_{10} (V_{OUT} \text{ with switch/} V_{OUT} \text{ without switch.}$ | | $C_{S}$ (OFF) | "OFF" Switch Source Capacitance. Measured with reference to ground. | $egin{array}{l} V_{ m INL} \ V_{ m INH} \end{array}$ | Maximum input voltage for Logic 0. Minimum input voltage for Logic 1. | | $C_D$ (OFF) | "OFF" Switch Drain Capacitance. Measured with reference to ground. | $I_{ m INL}(I_{ m INH})$ $I_{ m DD}$ | Input current of the digital input. Positive Supply Current. | REV. A \_9\_ ## **ADG714/ADG715—Typical Performance Characteristics** Figure 3. On Resistance as a Function of $V_D$ ( $V_S$ ) Single Supply Figure 4. On Resistance as a Function of $V_D$ ( $V_S$ ); Dual Supply Figure 5. On Resistance as a Function of $V_D$ ( $V_S$ ) for Different Temperatures; $V_{DD} = 5 \text{ V}$ Figure 6. On Resistance as a Function of $V_D$ ( $V_S$ ) for Different Temperatures; $V_{DD} = 3 \text{ V}$ Figure 7. On Resistance as a Function of $V_D$ ( $V_S$ ) for Different Temperatures; Dual Supply Figure 8. Leakage Currents as a Function of $V_D$ ( $V_S$ ) -10- REV. A Figure 9. Leakage Currents as a Function of $V_D$ ( $V_S$ ) Figure 12. Leakage Currents as a Function of Temperature Figure 10. Leakage Currents as a Function of $V_D$ ( $V_S$ ) Dual Supply Figure 13. Off Isolation vs. Frequency Figure 11. Leakage Currents as Function of Temperature Figure 14. On Response vs. Frequency REV. A -11- Figure 15. Crosstalk vs. Frequency Figure 16. Charge Injection vs. Source/Drain Voltage Figure 17. T<sub>ON</sub>/T<sub>OFF</sub> Times vs. Temperature for ADG714 #### **GENERAL DESCRIPTION** The ADG714 and ADG715 are serially controlled, octal SPST switches, controlled by either a 2- or 3-wire interface. Each bit of the 8-bit serial word corresponds to one switch of the part. A Logic 1 in the particular bit position turns on the switch, while a Logic 0 turns the switch off. Because each switch is independently controlled by an individual bit, this provides the option of having any, all, or none of the switches ON. When changing the switch conditions, a new 8-bit word is written to the input shift register. Some of the bits may be the same as the previous write cycle, as the user may not wish to change the state of some switches. In order to minimize glitches on the output of these switches, the part cleverly compares the state of switches from the previous write cycle. If the switch is already in the ON condition, and is required to stay ON, there will be minimal glitches on the output of the switch. #### **POWER-ON RESET** On power-up of the device, all switches will be in the OFF condition and the internal shift register is filled with zeros and will remain so until a valid write takes place. #### **SERIAL INTERFACE** #### 3-Wire Serial Interface The ADG714 has a 3-wire serial interface (SYNC, SCLK, and DIN), that is compatible with SPI, QSPI, MICROWIRE interface standards and most DSPs. Figure 1 shows the timing diagram of a typical write sequence. Data is written to the 8-bit shift register via DIN under the control of the $\overline{SYNC}$ and SCLK signals. Data may be written to the shift register in more or less than eight bits. In each case the shift register retains the last eight bits that were written. When SYNC goes low, the input shift register is enabled. Data from DIN is clocked into the shift register on the falling edge of SCLK. Each bit of the 8-bit word corresponds to one of the eight switches. Figure 18 shows the contents of the input shift register. Data appears on the DOUT pin on the rising edge of SCLK suitable for daisy chaining, delayed of course by eight bits. When all eight bits have been written into the shift register, the SYNC line is brought high again. The switches are updated with the new configuration and the input shift register is disabled. With SYNC held high, the input shift register is disabled, so further data or noise on the DIN line will have no effect on the shift register. Figure 18. Input Shift Register Contents #### **SERIAL INTERFACE** #### 2-Wire Serial Interface The ADG715 is controlled via an I<sup>2</sup>C-compatible serial bus. This device is connected to the bus as a slave device (no clock is generated by the switch). The ADG715 has a 7-bit slave address. The five MSBs are 10010 and the two LSBs are determined by the state of the A0 and A1 pins. –12– REV. A The 2-wire serial bus protocol operates as follows: The master initiates data transfer by establishing a START condition, which is when a high-to-low transition on the SDA line occurs while SCL is high. The following byte is the address byte that consists of the 7-bit slave address followed by a R\overline{W} bit (this bit determines whether data will be read from or written to the slave device). The slave whose address corresponds to the transmitted address responds by pulling the SDA line low during the ninth clock pulse (this is termed the acknowledge bit). At this stage, all other devices on the bus remain idle while the selected device waits for data to be written to or read from its serial register. If the $R/\overline{W}$ bit is high, the master will read from the slave device. However, if the $R/\overline{W}$ bit is low, the master will write to the slave device. - Data is transmitted over the serial bus in sequences of nine clock pulses (eight data bits followed by an acknowledge bit). The transitions on the SDA line must occur during the low period of SCL and remain stable during the high period of SCL. - 3. When all data bits have been read or written, a STOP condition is established by the master. A STOP condition is defined as a low-to-high transition on the SDA line while SCL is high. In write mode, the master will pull the SDA line high during the tenth clock pulse to establish a STOP condition. In read mode, the master will issue a no acknowledge for the ninth clock pulse (i.e., the SDA line remains high). The master will then bring the SDA line low before the tenth clock pulse and then high during the tenth clock pulse to establish a STOP condition. See Figure 19 for a graphical explanation of the serial interface. A repeated write function gives the user flexibility to update the matrix switch a number of times after addressing the part only once. During the write cycle, each data byte will update the configuration of the switches. For example, after the matrix switch has acknowledged its address byte, and received one data byte, the switches will update after the data byte; if another data byte is written to the matrix switch while it is still the addressed slave device, this data byte will also cause a switch configuration update. Repeat read of the matrix switch is also allowed. #### Input Shift Register The input shift register is eight bits wide. Figure 18 illustrates the contents of the input shift register. Data is loaded into the device as an 8-bit word under the control of a serial clock input, SCL. The timing diagram for this operation is shown in Figure 2. The 8-bit word consists of eight data bits, each controlling one switch. MSB (Bit 7) is loaded first. #### **Write Operation** When writing to the ADG715, the user must begin with an address byte and $R/\overline{W}$ bit, after which the switch will acknowledge that it is prepared to receive data by pulling SDA low. This address byte is followed by the 8-bit word. The write operation for the switch is shown in the Figure 19 below. #### **READ Operation** When reading data back from the ADG715, the user must begin with an address byte and $R/\overline{W}$ bit, after which the switch will acknowledge that it is prepared to transmit data by pulling SDA low. The readback operation is a single byte that consists of the eight data bits in the input register. The read operation for the part is shown in Figure 20. Figure 19. ADG715 Write Sequence Figure 20. ADG715 Readback Sequence REV. A –13– #### **APPLICATIONS** #### Multiple Devices On One Bus Figure 21 shows four ADG715 devices on the same serial bus. Each has a different slave address since the state of their A0 and A1 pins is different. This allows each switch to be written to or read from independently. #### Daisy-Chaining Multiple ADG714s A number of ADG714 switches may be daisy-chained simply by using the $\overline{DOUT}$ pin. Figure 22 shows a typical implementation. The $\overline{SYNC}$ pin of all three parts in the example are tied together. When $\overline{SYNC}$ is brought low, the input shift registers of all parts are enabled, data is written to the parts via DIN, and clocked through the shift registers. When the transfer is complete, $\overline{SYNC}$ is brought high and all switches are updated simultaneously. Further shift registers may be added in series. #### **Power Supply Sequencing** When using CMOS devices, care must be taken to ensure correct power-supply sequencing. Incorrect power-supply sequencing can result in the device being subjected to stresses beyond those maximum ratings listed in the data sheet. Digital and analog inputs should always be applied after power supplies and ground. In dual supply applications, if digital or analog inputs may be applied to the device prior to the $V_{\rm DD}$ and $V_{\rm SS}$ supplies, the addition of a Schottky diode connected between $V_{\rm SS}$ and GND will ensure that the device powers on correctly. For single supply operation, $V_{\rm SS}$ should be tied to GND as close to the device as possible. #### Decoding Multiple ADG714s Using an ADG739 The dual 4-channel ADG739 multiplexer can be used to multiplex a single chip select line in order to provide chip selects for up to Figure 21. Multiple ADG715s On One Bus Figure 22. Multiple ADG714 Devices in a Daisy-Chained Configuration –14– REV. A four devices on the SPI bus. Figure 23 illustrates the ADG739 and multiple ADG714s in such a typical configuration. All devices receive the same serial clock and serial data, but only one device will receive the $\overline{\text{SYNC}}$ signal at any one time. The ADG739 is a serially controlled device also. One bit programmable pin of the microcontroller is used to enable the ADG739 via SYNC2, while another bit programmable pin is used as the chip select for the other serial devices, <u>SYNC1</u>. Driving <u>SYNC2</u> low enables changes to be made to the addressed serial devices. By bringing SYNC1 low, the selected serial device hanging from the SPI bus will be enabled and data will be clocked into its shift register on the falling edges of SCLK. The convenient design of the matrix switch allows for different combinations of the four serial devices to be addressed at any one time. If more devices need to be addressed via one chip select line, the ADG738 is an 8channel device and would allow further expansion of the chip select scheme. There may be some digital feedthrough from the digital input lines because SCLK and DIN are permanently connected to each device. Using a burst clock will minimize the effects of digital feedthrough on the analog channels. Figure 23. Addressing Multiple ADG714s Using an ADG739 REV. A -15- #### **OUTLINE DIMENSIONS** Dimensions shown in inches and (mm). #### 24-Lead TSSOP (RU-24) -16-