# Microprocessor Supervisory Circuits ## ADM696/ADM697 #### **FEATURES** Superior Upgrade for MAX696/MAX697 Specified Over Temperature Adjustable Low Line Voltage Monitor Power OK/Reset Time Delay Reset Assertion Down to 1 V $V_{CC}$ Watchdog Timer—100 ms, 1.6 s, or Adjustable Low Switch On Resistance 1.5 $\Omega$ Normal, 20 $\Omega$ in Backup 600 nA Standby Current Automatic Battery Backup Switching (ADM696) Fast On-Board Gating of Chip Enable Signals (ADM697) Voltage Monitor for Power Fail or Low Battery Warning APPLICATIONS Microprocessor Systems Computers Controllers Intelligent Instruments Automotive Systems Critical µP Power Monitoring ### **GENERAL DESCRIPTION** The ADM696/ADM697 supervisory circuits offer complete single chip solutions for power supply monitoring and battery control functions in microprocessor systems. These functions include $\mu P$ reset, backup-battery switchover, watchdog timer, CMOS RAM write protection, and power failure warning. The ADM696/ADM697 are available in 16-pin DIP and small outline packages and provide the following functions: - 1. Power-On Reset output during power-up, power-down and brownout conditions. The RESET voltage threshold is adjustable using an external voltage divider. The $\overline{\text{RESET}}$ output remains operational with $V_{CC}$ as low as 1 V. - 2. A Reset pulse if the optional watchdog timer has not been toggled within specified time. - 3. Separate watchdog time-out and low line status outputs. - 4. Adjustable reset and watchdog timeout periods. - 5. A 1.3 V threshold detector for power fail warning, low battery detection, or to monitor a power supply other than $V_{\rm CC}$ . - 6. Battery backup switching for CMOS RAM, CMOS microprocessor or other low power logic (ADM696). - 7. Write protection of CMOS RAM or EEPROM (ADM697). ### **FUNCTIONAL BLOCK DIAGRAMS** The ADM696/ADM697 is fabricated using an advanced epitaxial CMOS process combining low power consumption (5 mW), extremely fast Chip Enable gating (5 ns) and high reliability. $\overline{RESET}$ assertion is guaranteed with $V_{CC}$ as low as 1 V. In addition, the power switching circuitry is designed for minimal voltage drop thereby permitting increased output current drive of up to 100 mA without the need for an external pass transistor. ### REV. 0 Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. # ADM696/ADM697—SPECIFICATIONS (V $_{\rm CC}=$ Full Operating Range, V $_{\rm BATT}=+2.8$ V, $T_{\rm A}=T_{\rm MIN}$ to $T_{\rm MAX}$ unless otherwise noted.) | Parameter | Min | Тур | Max | Units | Test Conditions/Comments | |----------------------------------------------------------------------------------------|-----------------------|------------------------|----------------|------------------|-----------------------------------------------------------------------------------| | V <sub>CC</sub> Operating Voltage Range | 3.0 | | 5.5 | V | | | V <sub>BATT</sub> Operating Voltage Range | 2.0 | | $V_{CC} - 0.3$ | V | | | BATTERY BACKUP SWITCHING (ADM696) | | | | | | | V <sub>OUT</sub> Output Voltage | $V_{CC} - 0.05$ | $V_{\rm CC}-0.025$ | | V | $I_{OUT} = 1 \text{ mA}$ | | W. ' D D. I. W. I. | V <sub>CC</sub> - 0.5 | V <sub>CC</sub> - 0.25 | | V<br>V | $I_{OUT} \le 100 \text{ mA}$ | | V <sub>OUT</sub> in Battery Backup Mode<br>Supply Current (Excludes I <sub>OUT</sub> ) | $V_{BATT} - 0.05$ | $V_{BATT} - 0.02$ | 1.95 | mA | $I_{OUT} = 250 \mu A, V_{CC} < V_{BATT} - 0.2 V$<br>$I_{OUT} = 100 \text{ mA}$ | | Supply Current in Battery Backup Mode | | 0.6 | 1.93 | μA | $V_{CC} = 0 \text{ V}, V_{BATT} = 2.8 \text{ V}$ | | Battery Standby Current | | | | " | $5.5 \text{ V} > \text{V}_{\text{CC}} > \text{V}_{\text{BATT}} + 0.2 \text{ V}$ | | (+ = Discharge, - = Charge) | -0.1 | | +0.02 | μA | $T_A = +25^{\circ}C$ | | D | -1 | <b>5</b> 0 | +0.02 | μΑ | D 11 | | Battery Switchover Threshold $V_{CC} - V_{BATT}$ | | 70<br>50 | | mV<br>mV | Power-Up<br>Power-Down | | Battery Switchover Hysteresis | | 20 | | mV | r ower-Down | | BATT ON Output Voltage | | _0 | 0.4 | V | $I_{SINK} = 1.6 \text{ mA}$ | | BATT ON Output Short Circuit Current | | 7 | | mA | BATT ON = $V_{OUT}$ = 2.4 V Sink Current | | | 0.5 | 1 | 25 | μΑ | BATT ON = $V_{OUT}$ , $V_{CC}$ = 0 V, Source Current | | RESET AND WATCHDOG TIMER | | | | | | | Low Line Threshold (LL <sub>IN</sub> ) | 1.25 | 1.3 | 1.35 | V | $V_{CC} = +5 \text{ V}, +3 \text{ V}$ | | Reset Timeout Delay | 35 | 50 | 70 | ms | OSC SEL = HIGH, $V_{CC}$ = 5 V, $T_A$ = +25°C | | Watchdog Timeout Period, Internal Oscillator | 1.0 | 1.6 | 2.25 | s | Long Period, $V_{CC} = 5 \text{ V}$ , $T_A = +25^{\circ}\text{C}$ | | Watchdog Timeout Period, External Clock | 70<br>4032 | 100 | 140 | ms<br>Cycles | Short Period, $V_{CC} = 5 \text{ V}$ , $T_A = +25^{\circ}\text{C}$<br>Long Period | | watchdog Timeout Feriod, External Clock | 960 | | 4097<br>1025 | Cycles<br>Cycles | Short Period | | Minimum WDI Input Pulse Width | 50 | | 1023 | ns | $V_{IL} = 0.4, V_{IH} = 3.5 \text{ V}, V_{CC} = 5 \text{ V}$ | | $\overline{RESET}$ Output Voltage @ $V_{CC} = +1 \text{ V}$ | | 4 | 200 | mV | $I_{SINK} = 10 \mu A$ , $V_{CC} = 1 V$ | | RESET, RESET Output Voltage | | | 0.4 | V | $I_{SINK} = 400 \mu A, V_{CC} = 2 V, V_{BATT} = 0 V$ | | | 2.5 | | 0.4 | V<br>V | $I_{SINK} = 1.6 \text{ mA}, 3 \text{ V} < V_{CC} < 5.5 \text{ V}$ | | LOW LINE, WDO Output Voltage | 3.5 | | 0.4 | V | $I_{SOURCE} = 1 \mu A$ , $V_{CC} = 5 V$<br>$I_{SINK} = 1.6 \text{ mA}$ , | | Low Live, who output voltage | 3.5 | | 0.1 | v | $I_{SOURCE} = 1 \mu A$ , $V_{CC} = 5 V$ | | Output Short Circuit Source Current | 1 | 3 | 25 | μA | BOOKEL P. J. CO. | | WDI Input Threshold | | | | | $V_{CC} = 5 V^1$ | | Logic Low | 2.5 | | 0.8 | V | | | Logic High<br>WDI Input Current | 3.5 | 20 | 50 | V<br>μA | $WD1 = V_{OUT}, (V_{CC}) T_A = +25^{\circ}C$ | | w D1 Input Guitein | -50 | -15 | 30 | μA | $WD1 = VOO1, (VCC) I_A = 125 C$<br>$WD1 = 0 V, T_A = +25 °C$ | | POWER FAIL DETECTOR | | | | | | | PFI Input Threshold | 1.2 | 1.3 | 1.4 | v | $V_{CC} = +3 \text{ V}, +5 \text{ V}$ | | PFI-LL <sub>IN</sub> Threshold Difference | -50 | ±15 | +50 | mV | $V_{CC} = +3 \text{ V}, +5 \text{ V}$ | | PFI Input Current | -25 | $\pm 0.01$ | +25 | nA | | | LL <sub>IN</sub> Input Current | -50 | $\pm 0.01$ | +50 | nA | | | PFO Output Voltage | 2.5 | | 0.4 | V<br>V | $I_{SINK} = 1.6 \text{ mA}$ | | PFO Short Circuit Source Current | 3.5 | 3 | 25 | μA | $I_{SOURCE} = 1 \mu A, V_{CC} = 5 V$<br>PFI = Low, $\overline{PFO} = 0 V$ | | | | | | · | - | | CHIP ENABLE GATING (ADM697) $\overline{\text{CE}}_{\text{IN}}$ Threshold | | | 0.8 | V | $V_{\Pi}$ . | | GEIN Threshold | 3.0 | | 0.6 | V | $V_{\rm IH}$ , $V_{\rm CC}$ = 5 V | | $\overline{\text{CE}}_{\text{IN}}$ Pullup Current | | 3 | | μA | | | CE <sub>OUT</sub> Output Voltage | | | 0.4 | V | $I_{SINK} = 1.6 \text{ mA}$ | | CE Propagation Delay | V <sub>CC</sub> – 0.5 | 5 | 25 | V<br>ns | $I_{SOURCE} = 800 \mu A$ | | OSCILLATOR | | | | | | | OSC IN Input Current | | ±2 | | μΑ | | | OSC SEL Input Pullup Current | | 5 | | μA | | | OSC IN Frequency Range | 0 | | 250 | kHz | OSC SEL = 0 V | | OSC IN Frequency with Ext. Capacitor | | 4 | | kHz | OSC SEL = 0 V, $C_{OSC}$ = 47 pF | #### NOTE -2- REV. 0 $<sup>^{1}</sup>$ WDI is a three-level input which is internally biased to 38% of $V_{CC}$ and has an input impedance of approximately 125 k $\Omega$ . Specifications subject to change without notice. ## | $V_{CC}$ | to | +6 | V | |-------------------------------------------|-----|-----|---| | V <sub>BATT</sub> 0.3 V | to | +6 | V | | All Other Inputs0.3 V to V <sub>OUT</sub> | + ( | ).5 | V | | Input Current | | | | | | | _ | | | Input Current | |-----------------------------------| | V <sub>CC</sub> 200 mA | | V <sub>BATT</sub> 50 mA | | GND 20 mA | | Digital Output Current | | Power Dissipation, N-16 DIP | | $\theta_{JA}$ Thermal Impedance | | Power Dissipation, Q-16 DIP | | θ <sub>tA</sub> Thermal Impedance | | Power Dissipation, R-16 SOIC | |---------------------------------------------| | $\theta_{JA}$ Thermal Impedance | | Operating Temperature Range | | Industrial (A Version)40°C to +85°C | | Extended (S Version)55°C to +125°C | | Lead Temperature (Soldering, 10 sec) +300°C | | Vapor Phase (60 sec)+215°C | | Infrared (15 sec) +220°C | | Storage Temperature Range65°C to +150°C | | | <sup>\*</sup>Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum ratings for extended periods of time may affect device reliability. ### CAUTION ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the ADM696/ADM697 features proprietary ESD protection circuitry, permanent damage mayoccur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality. ### **ORDERING GUIDE** | Model | Temperature Range | Package Option | |----------------------|-----------------------------------------------------|----------------| | ADM696AN | -40°C to +85°C | N-16 | | ADM696AR | -40°C to +85°C | R-16 | | ADM696AQ | -40°C to +85°C | Q-16 | | ADM696SO | -55°C to +125°C | Q-16 | | ADM697AN<br>ADM697AR | -35°C to +125°C<br>-40°C to +85°C<br>-40°C to +85°C | N-16<br>R-16 | | ADM697AQ | -40°C to +85°C | Q-16 | | ADM697SQ | -55°C to +125°C | Q-16 | ### PIN CONFIGURATIONS REV. 0 –3– ### PIN FUNCTION DESCRIPTION | | Pin No. | | | | | |---------------------------------------|-----------------|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Mnemonic | ADM696 ADM697 | | Function | | | | $\overline{\mathrm{V}_{\mathrm{CC}}}$ | 3 | 3 | Power Supply Input +3 V to +5 V. | | | | $V_{BATT}$ | 1 | _ | Backup Battery Input. Connect to Ground if a backup battery is not used. | | | | V <sub>OUT</sub> | 2 | _ | Output Voltage, V <sub>CC</sub> or V <sub>BATT</sub> is internally switched to V <sub>OUT</sub> depending on which is at the | | | | | | | highest potential. V <sub>OUT</sub> can supply up to 100 mA to power CMOS RAM. Connect V <sub>OUT</sub> to | | | | | | | $V_{CC}$ if $V_{OUT}$ and $V_{BATT}$ are not used. | | | | GND | 4 | 5 | 0 V. Ground reference for all signals. | | | | RESET | 15 | 15 | Logic Output. RESET goes low whenever LL <sub>IN</sub> falls below 1.3 V or when V <sub>CC</sub> falls below | | | | | | | the $V_{BATT}$ input voltage. RESET remains low for 50 ms after $LL_{IN}$ goes above 1.3 V, | | | | | | | RESET also goes low for 50 ms if the watchdog timer is enabled but not serviced within its | | | | | | | timeout period. The RESET pulse width can be adjusted as shown in Table I. | | | | WDI | 11 | 11 | Watchdog Input, WDI is a three level input. If WDI remains either high or low for longer | | | | | | | than the watchdog timeout period, RESET pulses low and WDO goes low. The timer resets | | | | | | | with each transition at the WDI input. The watchdog timer is disabled when WDI is left | | | | DEL | | | floating or is driven to midsupply. | | | | PFI | 9 | 9 | Power Fail Input. PFI is the noninverting input to the Power Fail Comparator when PFI is | | | | PFO | 10 | 10 | less than 1.3 V, PFO goes low. Connect PFI to GND or V <sub>OUT</sub> when not used. See Figure 1. | | | | PFO | 10 | 10 | Power Fail Output. $\overline{PFO}$ is the output of the Power Fail Comparator. It goes low when PFI is less than 1.3 V. The comparator is turned off and $\overline{PFO}$ goes low when $V_{CC}$ is below | | | | | | | | | | | $\overline{\text{CE}}_{\text{IN}}$ | | 13 | $V_{BATT}$ . Logic Input. The input to the CE gating circuit. Connect to GND or $V_{OUT}$ if not used. | | | | CE <sub>OUT</sub> | _ | 12 | Logic Output. $\overline{\text{CE}}_{\text{OUT}}$ is a gated version of the $\overline{\text{CE}}_{\text{IN}}$ signal. $\overline{\text{CE}}_{\text{OUT}}$ tracks $\overline{\text{CE}}_{\text{IN}}$ when LL <sub>IN</sub> | | | | CLOUT | | 12 | is above 1.3 V. If $LL_{IN}$ is below 1.3 V, $\overline{CE}_{OUT}$ is forced high. | | | | BATT ON | 5 | _ | Logic Output. BATT ON goes high when $V_{OUT}$ is internally switched to the $V_{BATT}$ input. | | | | | | | It goes low when $V_{OUT}$ is internally switched to $V_{CC}$ . The output typically sinks 7 mA and | | | | | | | can directly drive the base of an external PNP transistor to increase the output current above | | | | | | | the 100 mA rating of V <sub>OUT</sub> . | | | | LOW LINE | 6 | 6 | Logic Output. LOW LINE goes low when LL <sub>IN</sub> falls below 1.3 V. It returns high as soon as | | | | DECET | 16 | 16 | LL <sub>IN</sub> rises above 1.3 V. | | | | RESET | 16 | 16 | Logic Output. RESET is an active high output. It is the inverse of RESET. | | | | OSC SEL | 8 | 8 | Logic Oscillator Select Input. When OSC SEL is unconnected or driven high, the internal | | | | | | | oscillator sets the reset time delay and watchdog time-out period. When OSC SEL is low, the external oscillator input, OSC IN, is enabled. OSC SEL has a 3 µA internal pullup. See | | | | | | | Table I and Figure 4. | | | | OSC IN | 7 | 7 | Logic Oscillator Input. When OSC SEL is low, OSC IN can be driven by an external clock | | | | 000111 | ' | | to adjust both the reset delay and the watchdog time-out period. The timing can also be | | | | | | | adjusted by connecting an external capacitor to this pin. See Table I and Figure 4. When | | | | | | | OSC SEL is high or floating, OSC IN selects between fast and slow watchdog time-out periods. | | | | $\overline{ ext{WDO}}$ | 14 | 14 | Logic Output. The Watchdog Output, WDO, goes low if WDI remains either high or low | | | | | | | for longer than the watchdog time-out period. $\overline{\text{WDO}}$ is set high by the next transition at | | | | | | | WDI. If WDI is unconnected or at midsupply, WDO remains high. WDO also goes high when LOW LINE goes low. | | | | NC | 12 | 2 | No Connect. It should be left open. | | | | LL <sub>IN</sub> | 13 | 4 | Voltage Sensing Input. The voltage on the low line input, LL <sub>IN</sub> , is compared with a 1.3 V | | | | | | | reference voltage. This input is normally used to monitor the power supply voltage. The | | | | | | | output of the comparator generates a LOW LINE output signal. It also generates a | | | | | | | RESET/RESET output. | | | | TEST | _ | 1 | This is a special test pin using during device manufacture. It should be connected to GND. | | | I− REV. 0 ### **CIRCUIT INFORMATION** ### Battery-Switchover Section (ADM696) The battery switchover circuit compares $V_{CC}$ to the $V_{BATT}$ input, and connects $V_{OUT}$ to whichever is higher. Switchover occurs when $V_{CC}$ is 50 mV higher than $V_{BATT}$ as $V_{CC}$ falls, and when $V_{CC}$ is 70 mV greater than $V_{BATT}$ as $V_{CC}$ rises. This 20 mV of hysteresis prevents repeated rapid switching if $V_{CC}$ falls very slowly or remains nearly equal to the battery voltage. During normal operation with $V_{CC}$ higher than $V_{BATT}$ , $V_{CC}$ is internally switched to $V_{OUT}$ via an internal PMOS transistor switch. This switch has a typical on resistance of 1.5 $\Omega$ and can supply up to 100 mA at the $V_{OUT}$ terminal. $V_{OUT}$ is normally used to drive a RAM memory bank which may require instantaneous currents of greater than 100 mA. If this is the case, then a bypass capacitor should be connected to $V_{OUT}$ . The capacitor will provide the peak current transients to the RAM. A capacitance value of 0.1 $\mu$ F or greater may be used. If the continuous output current requirement at $V_{\rm OUT}$ exceeds 100 mA or if a lower $V_{\rm CC}$ – $V_{\rm OUT}$ voltage differential is desired, an external PNP pass transistor may be connected in parallel with the internal transistor. The BATT ON output can directly drive the base of the external transistor. A 20 $\Omega$ MOSFET switch connects the $V_{BATT}$ input to $V_{OUT}$ during battery backup. This MOSFET has very low input-to-output differential (dropout voltage) at the low current levels required for battery backup of CMOS RAM or other low power CMOS circuitry. The supply current in battery backup is typically 0.6 $\mu A.$ The ADM696 operates with battery voltages from 2.0 V to $V_{CC}$ -0.3 V). High value capacitors, either standard electrolytic or the farad-size double layer capacitors, can also be used for short-term memory backup. A small charging current of typically 10 nA (0.1 $\mu A$ max) flows out of the $V_{BATT}$ terminal. This current is useful for maintaining rechargeable batteries in a fully charged condition. This extends the life of the backup battery by compensating for its self discharge current. Also note that this current poses no problem when lithium batteries are used for backup since the maximum charging current (0.1 $\mu A$ ) is safe for even the smallest lithium cells. If the battery-switchover section is not used, $V_{BATT}$ should be connected to GND and $V_{OUT}$ should be connected to $V_{CC}$ . Figure 1. Battery Switchover Schematic ### Low Line RESET OUTPUT RESET is an active low output which provides a RESET signal to the microprocessor whenever the Low Line Input (LL<sub>IN</sub>) is below 1.3 V. The LL<sub>IN</sub> input is normally used to monitor the power supply voltage. An internal timer holds RESET low for 50 ms after the voltage on LL<sub>IN</sub> rises above 1.3 V. This is intended as a power-on RESET signal for the processor. It allows time for the power supply and microprocessor to stabilize. On power-down, the RESET output remains low with V<sub>CC</sub> as low as 1 V. This ensures that the microprocessor is held in a stable shutdown condition. The LL<sub>IN</sub> comparator has approximately 12 mV of hysteresis for enhanced noise immunity. In addition to RESET, an active high RESET output is also available. This is the complement of RESET and is useful for processors requiring an active high RESET. Figure 2. Power-Fail Reset Timing ### Watchdog Timer RESET The watchdog timer circuit monitors the activity of the microprocessor in order to check that it is not stalled in an indefinite loop. An output line on the processor is used to toggle the Watchdog Input (WDI) line. If this line is not toggled within the selected timeout period, a $\overline{RESET}$ pulse is generated. The ADM696/ADM697 may be configured for either a fixed "short" 100 ms or a "long" 1.6 second timeout period or for an adjustable timeout period. If the "short" period is selected some systems may be unable to service the watchdog timer immediately after a reset, so a "long" timeout is automatically initiated directly after a reset is issued. The watchdog timer is restarted at the end of Reset, whether the Reset was caused by lack of activity on WDI or by LL\_{IN} falling below the reset threshold. The normal (short) timeout period becomes effective following the first transition of WDI after RESET has gone inactive. The watchdog timeout period restarts with each transition on the WDI pin. To ensure that the watchdog timer does not time out, either a high-to-low or low-to high transition on the WDI pin must occur at or less than the minimum timeout period. If WDI remains permanently either high or low, reset pulses will be issued after each timeout period (1.6 s). The watchdog monitor can be deactivated by floating the Watchdog Input (WDI) or by connecting it to midsupply. REV. 0 –5– Table I. ADM696, ADM697 Reset Pulse Width and Watchdog Timeout Selections | | | Watchdog | Reset Active Period | | |------------------|----------------------|------------------------------------------------|-----------------------------------------------|------------------------------------------------| | OSC SEL | OSC IN | Normal | Immediately After Reset | | | Low | External Clock Input | 1024 CLKS | 4096 CLKS | 512 CLKS | | Low | External Capacitor | $400 \text{ ms} \times \text{C}/47 \text{ pF}$ | $1.6 \text{ s} \times \text{C}/47 \text{ pF}$ | $200 \text{ ms} \times \text{C}/47 \text{ pF}$ | | Floating or High | Low | 100 ms | 1.6 s | 50 ms | | Floating or High | Floating or High | 1.6 s | 1.6 s | 50 ms | #### NOTE With the OSC SEL pin low, OSC IN can be driven by an external clock signal, or an external capacitor can be connected between OSC IN and GND. The nominal internal oscillator frequency is 10.24 kHz. The nominal oscillator frequency with external capacitor is: F<sub>OSC</sub> (Hz) = 184,000/C (pF). Figure 3. Watchdog Timeout Period and Reset Active Time The watchdog timeout period defaults to 1.6 s and the reset pulse width defaults to 50 ms but these times to be adjusted as shown in Table I. Figure 4 shows the various oscillator configurations which can be used to adjust the reset pulse width and watchdog timeout period. The internal oscillator is enabled when OSC SEL is high or floating. In this mode, OSC IN selects between the 1.6 second and 100 ms watchdog timeout periods. In either case, immediately after a reset the timeout period is 1.6 s. This gives the microprocessor time to reinitialize the system. If OSC IN is low, then the 100 ms watchdog period becomes effective after the first transition of WDI. The software should be written such that the I/O port driving WDI is left in its power-up reset state until the initialization routines are completed and the microprocessor is able to toggle WDI at the minimum watchdog timeout period of 70 ms. Figure 4a. External Clock Source Figure 4b. External Capacitor Figure 4c. Internal Oscillator (1.6 s Watchdog) Figure 4d. Internal Oscillator (100 ms Watchdog) #### Watchdog Output (WDO) The Watchdog Output $\overline{WDO}$ provides a status output which goes low if the watchdog timer "times out" and remains low until set high by the next transition on the watchdog input. $\overline{WDO}$ is also set high when $LL_{IN}$ goes below the reset threshold. -6- REV. 0 ### CE Gating and RAM Write Protection (ADM697) The ADM697 contains memory protection circuitry which ensures the integrity of data in memory by preventing write operations when $LL_{IN}$ is below the threshold voltage. When $LL_{IN}$ is greater than 1.3 V, $\overline{CE}_{OUT}$ is a buffered replica of $\overline{CE}_{IN}$ , with a 5 ns propagation delay. When $LL_{IN}$ falls below the 1.3 V threshold, an internal gate forces $\overline{CE}_{OUT}$ high, independent of $\overline{CE}_{IN}$ . $\overline{\text{CE}}_{\text{OUT}}$ typically drives the CE, CS, or Write input of battery backed up CMOS RAM. This ensures the integrity of the data in memory by preventing write operations when $V_{\text{CC}}$ is at an invalid level. If the 5 ns typical propagation delay of $\overline{CE}_{OUT}$ is excessive, connect $\overline{CE}_{IN}$ to GND and use the resulting $\overline{CE}_{OUT}$ to control a high speed external logic gate. Figure 5. Chip Enable Gating Figure 6. Chip Enable Timing ### **Power Fail Warning Comparator** An additional comparator is provided for early warning of failure in the microprocessor's power supply. The Power Fail Input (PFI) is compared to an internal +1.3 V reference. The Power Fail Output $(\overline{PFO})$ goes low when the voltage at PFI is less than 1.3 V. Typically PFI is driven by an external voltage divider which senses either the unregulated dc input to the system's 5 V regulator or the regulated 5 V output. The voltage divider ratio can be chosen such that the voltage at PFI falls below 1.3 V several milliseconds before the +5 V power supply falls below the reset threshold. $\overline{PFO}$ is normally used to interrupt the microprocessor so that data can be stored in RAM and the shutdown procedure executed before power is lost. Figure 7. Power Fail Comparator Table II. Input and Output Status In Battery Backup Mode | Signal | Status | |-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>OUT</sub> | (ADM696) $V_{OUT}$ is connected to $V_{BATT}$ via an internal PMOS switch. | | RESET | Logic low. | | RESET | Logic high. The open circuit output voltage is equal to $V_{\rm OUT}$ . | | <b>LOW LINE</b> | Logic low. | | BATT ON | (ADM696) Logic high. The open circuit voltage is equal to $V_{\rm OUT}$ . | | WDI | WDI is ignored. It is internally disconnected from the internal pullup resistor and does not source or sink current as long as its input voltage is between GND and V <sub>OUT</sub> . The input voltage does not affect supply current. | | WDO | Logic high. The open circuit voltage is equal to $V_{\rm OUT}$ . | | PFI | The Power Fail Comparator is turned off and has no effect on the Power Fail Output. | | PFO | Logic low. | | $\overline{\text{CE}}_{\text{IN}}$ | $\overline{CE}_{IN}$ is ignored. It is internally disconnected from its internal pullup and does not source or sink current as long as its input voltage is between GND and $V_{OUT}$ . The input voltage does not affect supply current. | | $\overline{\text{CE}}_{\text{OUT}}$ | Logic high. The open circuit voltage is equal to $V_{\rm OUT}$ . | | OSC IN | OSC IN is ignored. | | OSC SEL | OSC SEL is ignored. | REV. 0 -7- ## **ADM696/ADM697—Typical Performance Curves** Figure 8. $V_{OUT}$ vs. $I_{OUT}$ Normal Operation Figure 9. $V_{OUT}$ vs. Battery Backup Figure 10. PFI Input Threshold vs. Temperature Figure 11. RESET Active Time vs. Temperature Figure 12. RESET Output Voltage vs. Supply Voltage Figure 13. RESET Timeout Delay vs. V<sub>CC</sub> -8- REV. 0 ### APPLICATIONS INFORMATION ### Increasing the Drive Current (ADM696) If the continuous output current requirements at $V_{OUT}$ exceeds 100 mA or if a lower $V_{CC}$ – $V_{OUT}$ voltage differential is desired, an external PNP pass transistor may be connected in parallel with the internal transistor. The BATT ON output (ADM696) can directly drive the base of the external transistor. Figure 14. Increasing the Drive Current ### Using a Rechargeable Battery for Backup (ADM696) If a capacitor or a rechargeable battery is used for backup, then the charging resistor should be connected to $V_{\rm OUT}$ since this eliminates the discharge path that would exist during power-down if the resistor is connected to $V_{\rm CC}$ . Figure 15. Rechargeable Battery #### Adding Hysteresis to the Power Fail Comparator For increased noise immunity, hysteresis may be added to the power fail comparator. Since the comparator circuit is noninverting, hysteresis can be added simply by connecting a resistor between the PFO output and the PFI input as shown in Figure 16. When PFO is low, resistor R3 sinks current from the summing junction at the PFI pin. When PFO is high, the series combination of R3 and R4 source current into the PFI summing junction. This results in differing trip levels for the comparator. ### **Alternate Watchdog Input Drive Circuits** The watchdog feature can be enabled and disabled under program control by driving WDI with a 3-state buffer (Figure 17a). When three-stated, the WDI input will float thereby disabling the watchdog timer. This circuit is not entirely foolproof, and it is possible that a software fault could erroneously 3-state the buffer. This would then prevent the ADM69x from detecting that the microprocessor is no longer operating correctly. In most cases a better Figure 16. Adding Hysteresis to the Power Fail Comparator method is to extend the watchdog period rather than disabling the watchdog. This may be done under program control using the circuit shown in Figure 17b. When the control input is high, the OSC SEL pin is low and the watchdog timeout is set by the external capacitor. A 0.01 $\mu F$ capacitor sets a watchdog timeout delay of 100 s. When the control input is low, the OSC SEL pin is driven high, selecting the internal oscillator. The 100 ms or the 1.6 s period is chosen, depending on which diode in Figure 17b is used. With D1 inserted, the internal timeout is set at 100 ms while with D2 inserted the timeout is set at 1.6 s. Figure 17a. Programming the Watchdog Input Figure 17b. Programming the Watchdog Input REV. 0 –9– ### Replacing the Back-Up Battery When changing the back-up battery with system power on, spurious resets can occur when the battery is removed. This occurs because the leakage current flowing out of the $V_{BATT}$ pin will charge up the stray capacitance. If the voltage on $V_{BATT}$ reaches within 50 mV of $V_{CC}$ , a reset pulse is generated. If spurious resets during battery replacement are acceptable, then no action is required. If not, then one of the following solutions should be considered: 1. A capacitor from $V_{BATT}$ to GND. This gives time while the capacitor is charging up to change the battery. The leakage current will charge up the external capacitor towards the $V_{CC}$ level. The time taken is related to the charging current, the size of external capacitor and the voltage differential between the capacitor and the charging voltage supply. $$t = C_{EXT} \times V_{DIFF} / I$$ The maximum leakage (charging) current is 1 $\mu$ A over temperature and $V_{DIFF} = V_{CC} \ V_{BATT}$ . Therefore, the capacitor size should be chosen such that sufficient time is available to make the battery replacement. $$C_{EXT} = T_{REQD} (1 \mu A/(V_{CC} - V_{BATT}))$$ If a replacement time of 5 s is allowed and assuming a $V_{CC}$ of 4.5 V and a $V_{BATT}$ of 3 V, $$C_{EXT} = 3.33 \ \mu F$$ 2. A resistor from $V_{BATT}$ to GND. This will prevent the voltage on $V_{BATT}$ from rising to within 50 mV of $V_{CC}$ during battery replacement. $$R = (V_{CC} - 50 \ mV)/1 \ \mu A$$ Note that the resistor will discharge the battery slightly. With a $V_{CC}$ supply of 4.5 V, a suitable resistor is 4.3 M $\Omega$ . With a 3 V battery, this will draw around 700 nA. This will be negligible in most cases. ## TYPICAL APPLICATIONS ADM696 Figure 18 shows the ADM696 in a typical power monitoring, battery backup application. $V_{OUT}$ powers the CMOS RAM. Under normal operating conditions with $V_{CC}$ present, $V_{OUT}$ is internally connected to $V_{CC}$ . If a power failure occurs, $V_{CC}$ will decay and $V_{OUT}$ will be switched to $V_{BATT}$ , thereby maintaining power for the CMOS RAM. ### Power Fail RESET The $V_{\rm CC}$ power supply is also monitored by the Low Line Input, $LL_{\rm IN}.$ A $\overline{RESET}$ pulse is generated when $LL_{\rm IN}$ falls below 1.3 V. $\overline{RESET}$ will remain low for 50 ms after $LL_{\rm IN}$ returns above 1.3 V. This allows for a power-on reset and prevents repeated toggling of $\overline{RESET}$ if the $V_{\rm CC}$ power supply is unstable. Resistors R3 and R4 should be chosen to give the desired $V_{\rm CC}$ reset threshold. ### **Watchdog Timer** The Watchdog Timer Input (WDI) monitors an I/O line from the $\mu P$ system. This line must be toggled once every 1.6 s to verify correct software execution. Failure to toggle the line indicates that the $\mu P$ system is not correctly executing its program and may be tied up in an endless loop. If this happens, a reset pulse is generated to initialize the processor. If the watchdog timer is not needed the WDI input should be left floating. #### **Power Fail Detector** The Power Fail Input, PFI, monitors the input power supply via a resistive divider network R1 and R2. This input is intended as an early warning power fail input. The voltage on the PFI input is compared with a precision 1.3 V internal reference. If the input voltage drops below 1.3 V, a power fail output (PFO) signal is generated. This warns of an impending power failure and may be used to interrupt the processor so that the system may be shut down in an orderly fashion. The resistors in the sensing network are ratioed to give the desired power fail threshold voltage $V_{\rm T}$ . The threshold should be set at a higher voltage than the RESET threshold so that there is sufficient time available to complete the shutdown procedure before the processor is RESET and power is lost. Figure 18a. ADM696 Typical Application Circuit A Figure 18b shows a similar application for the ADM696 but in this case the PFI input monitors the unregulated input to the 7805 voltage regulator. This gives an earlier warning of an impending power failure. It is useful with processors operating at low speeds or where there are a significant number of house-keeping tasks to be completed before the power is lost. Figure 18b. ADM696 Typical Application Circuit B This application also shows an optional, external transistor which may be used to provide in excess of 100 mA current on $V_{\rm OUT}$ . When $V_{\rm CC}$ is higher than $V_{\rm BATT}$ , the BATT ON output goes low, providing 25 mA of base drive for the external PNP transistor. The maximum current available is dependent on the power rating of the external transistor. ### **RAM Write Protection** The ADM697 $\overline{CE}_{OUT}$ line drives the Chip Select inputs of the CMOS RAM. $\overline{CE}_{OUT}$ follows $\overline{CE}_{IN}$ as long as $LL_{IN}$ is above the reset threshold. If $LL_{IN}$ falls below the reset threshold, $\overline{CE}_{OUT}$ goes high, independent of the logic level at $\overline{CE}_{IN}$ . This prevents the microprocessor from writing erroneous data into RAM during power-up, power-down, brownouts and momentary power interruptions. #### **OUTLINE DIMENSIONS** Dimensions shown in inches and (mm). ### 16-Pin Plastic DIP (N-16) 16-Pin Cerdip (Q-16) 16-Lead SOIC (R-16) REV. 0 –11–