# LOW-POWER, 14-BIT, 1MHz, SINGLE/DUAL UNIPOLAR INPUT, ANALOG-TO-DIGITAL CONVERTERS WITH SERIAL INTERFACE #### **FEATURES** - 2.7V to 5.5V Analog Supply, Low Power: - 13.7mW (1MHz, +VA = 3V, +VBD = 1.8V) - 1MHz Sampling Rate $3V \le +VA \le 5.5V$ , 900kHz Sampling Rate 2.7V ≤ +VA ≤ 3V - **Excellent DC Performance:** - ±0.4LSB Typ, ±1.0LSB Max INL - ±0.4LSB Typ, ±1.0LSB Max DNL - ±0.8mV Max Offset Error at 3V - ±1.25mV Max Offset Error at 5V - Excellent AC Performance at $f_1 = 10kHz$ with 85.9dB SNR, 105.3dB SFDR, -100.1dB THD - **Built-In Conversion Clock (CCLK)** - 1.65V to 5.5V I/O Supply: - SPI™/DSP-Compatible Serial Interface - SCLK up to 50MHz - **Comprehensive Power-Down Modes:** - Deep Power-Down - Nap Power-Down - Auto Nap Power-Down - Unipolar Input Range: 0V to VREE - **Software Reset** - Global CONVST (Independent of CS) - Programmable Status/Polarity EOC/INT - 4 x 4 QFN-16 and TSSOP-16 Packages - Multi-Chip Daisy-Chain Mode - **Programmable TAG Bit Output** - Auto/Manual Channel Select Mode (ADS7280) #### **APPLICATIONS** - Communications - **Transducer Interface** - **Medical Instruments** - **Magnetometers** - **Industrial Process Control** - **Data Acquisition Systems** - **Automatic Test Equipment** ## DESCRIPTION The ADS7279 is a low-power, 14-bit, 1MSPS analog-to-digital converter (ADC) with a unipolar input. The device includes a 14-bit, capacitor-based successive approximation register (SAR) ADC with inherent sample-and-hold. The ADS7280 is based on the same core and includes a 2-to-1 input MUX with a programmable TAG bit output option. Both the ADS7279 and ADS7280 offer a high-speed, wide voltage serial interface, and are capable of daisy-chain mode operation when multiple converters are used. These converters are available in 4 x 4 QFN and TSSOP-16 packages, and are fully specified for operation over the industrial -40°C to +85°C temperature range. #### Low Power, High-Speed SAR Converter Family | Type/Speed | 500 kSPS | 1 MSPS | | |----------------------|----------|---------|---------| | 16 bit single anded | Single | ADS8327 | ADS8329 | | 16-bit single-ended | Dual | ADS8328 | ADS8330 | | 1.4 bit single anded | Single | | ADS7279 | | 14-bit single-ended | Dual | | ADS7280 | | 12 bit single anded | Single | | ADS7229 | | 12-bit single-ended | Dual | | ADS7230 | Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. SPI is a trademark of Motorola, Inc. All other trademarks are the property of their respective owners. This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ## ORDERING INFORMATION(1) | MODEL | MAXIMUM<br>INTEGRAL<br>LINEARITY<br>(LSB) | MAXIMUM<br>DIFFERENTIAL<br>LINEARITY<br>(LSB) | MAXIMUM<br>OFFSET<br>ERROR<br>(mV) | PACKAGE<br>TYPE | PACKAGE<br>DESIGNATOR | TEMPERATURE<br>RANGE | ORDERING<br>INFORMATION | TRANSPORT<br>MEDIA,<br>QUANTITY | | | |----------|-------------------------------------------|-----------------------------------------------|------------------------------------|-----------------|-----------------------|----------------------|-------------------------|---------------------------------|--------------|---------------------| | | | | 4 × 4 QFN-16 RSA | | | | ADS7279IRSAT | Small tape and reel, 250 | | | | ADS7279I | ±1 | ±1 | ±1.25 | | 7 X 7 QI 14-10 | 7 7 3 111-10 | N-10 KGA | -40°C to +85°C | ADS7279IRSAR | Tape and reel, 3000 | | AD372791 | Ξ1 | Ξ1 | ±1.23 | TSSOP-16 | PW | | ADS7279IPW | Tube, 90 | | | | | | | | | | | ADS7279IPWR | Tape and reel, 2000 | | | | | | | | 4 × 4 QFN-16 | RSA | | ADS7280IRSAT | Small tape and reel, 250 | | | | ADS7280I | ±1 | .1 | 4.05 | 4 x 4 QFN-10 | KSA | 4000 4 0500 | ADS7280IRSAR | Tape and reel, 3000 | | | | AD372801 | ±1 | ±1 ±1.25 | | 514 | -40°C to +85°C | ADS7280IPW | Tube, 90 | | | | | | | | | TSSOP-16 | PW | | ADS7280IPWR | Tape and reel, 2000 | | | <sup>(1)</sup> For the most current package and ordering information see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com. ## **ABSOLUTE MAXIMUM RATINGS**(1) Over operating free-air temperature range, unless otherwise noted. | | | | ADS7279, ADS7280 | UNIT | |--------------------|---------------------|-----------------------------------|----------------------------------|------| | | \/altaga | +IN to AGND | -0.3 to +VA + 0.3 | V | | | Voltage | -IN to AGND | -0.3 to +VA + 0.3 | V | | | | +VA to AGND | -0.3 to 7 | V | | | Voltage range | +REF to AGND | -0.3 to +VA + 0.3 | V | | | | -REF to AGND | -0.3 to 0.3 | V | | | | +VBD to BDGND | -0.3 to 7 | V | | | | AGND to BDGND | -0.3 to 0.3 | V | | | Digital input volta | ge to BDGND | -0.3 to +VBD + 0.3 | V | | | Digital output vol | tage to BDGND | -0.3 to +VBD + 0.3 | V | | T <sub>A</sub> | Operating free-ai | r temperature range | -40 to +85 | °C | | T <sub>stg</sub> | Storage tempera | ture range | -65 to +150 | °C | | T <sub>J</sub> max | Junction tempera | ture | +150 | °C | | | 4 × 4 QFN-16 | Power dissipation | $(T_{J}max - T_{A})/\theta_{JA}$ | | | | package | θ <sub>JA</sub> thermal impedance | 47 | °C/W | | | TSSOP-16 | Power dissipation | $(T_J max - T_A)/\theta_{JA}$ | | | | package | θ <sub>JA</sub> thermal impedance | 86 | °C/W | <sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## **ELECTRICAL CHARACTERISTICS** At $T_A = -40$ °C to +85°C, +VA = 4.5V to 5.5V, +VBD = +1.65V to +5.5V, $V_{REF} = 5V$ , and $f_{SAMPLE} = 1$ MHz, unless otherwise | | | | ADS72 | 79, ADS72 | 280 | | |----------------------|-----------------------------------------|---------------------------------------------|------------|-----------|------------|------------------| | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | ANALOG | INPUT | | | | | | | FSR | Full-scale input voltage <sup>(1)</sup> | +IN - (-IN) or (+INx - COM) | 0 | | $V_{REF}$ | V | | | Abaduta input valtaga | +IN, +IN0, +IN1 | AGND - 0.2 | | +VA + 0.2 | V | | | Absolute input voltage | –IN or COM | AGND - 0.2 | | AGND + 0.2 | V | | | Input capacitance | | | | 45 | pF | | | Input leakage current | No ongoing conversion, dc input | | 50 | | nA | | | land the analization ADC7000 and | At dc | | 109 | | dB | | | Input channel isolation, ADS7280 only | $V_I = \pm 1.25 V_{PP}$ at 50kHz | | 101 | | uБ | | SYSTEM | PERFORMANCE | | | | | | | | Resolution | | | 14 | | Bits | | NMC | No missing codes | | 14 | | | Bits | | INL | Integral linearity | | -1 | ±0.4 | 1 | LSB <sup>(</sup> | | DNL | Differential linearity | | -1 | ±0.4 | 1 | LSB( | | Eo | Offset error <sup>(3)</sup> | | -1.25 | ±0.3 | 1.25 | mV | | | Offset error drift | FSR = 5V | | ±0.2 | | ppm/ | | E <sub>G</sub> | Gain error | | -0.25 | ±0.05 | 0.25 | %FS | | | Gain error drift | | | ±0.5 | | ppm/ | | CMRR | Common mode valention votice | At dc | | 70 | | dB | | CIVIKK | Common-mode rejection ratio | V <sub>I</sub> = 0.4V <sub>PP</sub> at 1MHz | | 50 | | uБ | | | Noise | | | 33 | | $\mu V_{RN}$ | | PSRR | Power-supply rejection ratio | At FFFFh output code <sup>(3)</sup> | | 78 | | dB | | SAMPLIN | IG DYNAMICS | | | | | | | t <sub>CONV</sub> | Conversion time | | | 18 | | CCLI | | t <sub>SAMPLE1</sub> | - Acquisition time | Manual trigger | 3 | | | CCL | | t <sub>SAMPLE2</sub> | Acquisition time | Auto trigger | | 3 | CCLK | | | | Throughput rate | | | | 1 | MHz | | | Aperture delay | | | 5 | | ns | | | Aperture jitter | | | 10 | | ps | | | Step response | | | 100 | | ns | | | Overvoltage recovery | | | 100 | | ns | Ideal input span; does not include gain or offset error. LSB means least significant bit. Measured relative to an ideal full-scale input [(+IN) - (-IN)] of 4.096V when +VA = 5V. At $T_A = -40$ °C to +85°C, +VA = 4.5V to 5.5V, +VBD = +1.65V to +5.5V, $V_{REF} = 5V$ , and $f_{SAMPLE} = 1MHz$ , unless otherwise noted. | | | | | ADS72 | 79, ADS7280 | ) | | |-----------------|----------------------------|----------------------|----------------------------------------------|---------------|-------------|-------------|------| | | PARAI | METER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | DYNAMI | C CHARACTERIS | STICS | | | | | | | THD | Total harmonic | distortion (4) | $V_{IN} = 5V_{PP}$ at $10kHz$ | | -100.1 | | dB | | טחו | Total Haimonic | distortion | V <sub>IN</sub> = 5V <sub>PP</sub> at 100kHz | | -89.1 | | uБ | | CNID | Cianal to naine | ratio | V <sub>IN</sub> = 5V <sub>PP</sub> at 10kHz | | 85.9 | | ٩D | | SNR | Signal-to-noise | ratio | V <sub>IN</sub> = 5V <sub>PP</sub> at 100kHz | 81.0 | 84.3 | | dB | | OINIAD | 0: 1. | Para Para | V <sub>IN</sub> = 5V <sub>PP</sub> at 10kHz | | 85.7 | | ın | | SINAD | Signal-to-noise | + distortion | V <sub>IN</sub> = 5V <sub>PP</sub> at 100kHz | | 82.7 | | dB | | 0500 | | | V <sub>IN</sub> = 5V <sub>PP</sub> at 10kHz | | 105.3 | | | | SFDR | Spurious-free d | lynamic range | V <sub>IN</sub> = 5V <sub>PP</sub> at 100kHz | | 91.3 | | dB | | | –3dB small-sigi | nal bandwidth | | | 30 | | MHz | | CLOCK | | | | | | | | | | Internal convers | sion clock frequency | | 21 | 23 | 24.5 | MHz | | | 00114 | | Used as I/O clock only | | | 50 | | | | SCLK external | serial clock | As I/O clock and conversion clock | 1 | | 42 | MHz | | EXTERN | IAL VOLTAGE RE | FERENCE INPUT | 1 | | | | | | | Input $V_{REF}[REF+-(REF-$ | | | 0.3 | | +VA | | | $V_{REF}$ | reference<br>range | (REF-) – AGND | | -0.1 | | 0.1 | V | | | Resistance <sup>(5)</sup> | | Reference input | | 40 | | kΩ | | DIGITAL | INPUT/OUTPUT | | | | | | | | | Logic family—C | CMOS | | | | | | | V <sub>IH</sub> | High-level input | t voltage | 5.5V ≥ +VBD ≥ 4.5V | 0.65 × (+VBD) | | +VBD + 0.3 | V | | V <sub>IL</sub> | Low-level input | voltage | 5.5V ≥ +VBD ≥ 4.5V | -0.3 | 0.3 | 35 × (+VBD) | V | | I <sub>I</sub> | Input current | | V <sub>I</sub> = +VBD or BDGND | -50 | | 50 | nA | | Cı | Input capacitan | се | | | 5 | | pF | | V <sub>OH</sub> | High-level outp | ut voltage | 5.5V ≥ +VBD ≥ 4.5V, I <sub>O</sub> = 100μA | +VBD - 0.6 | | +VBD | V | | V <sub>OL</sub> | Low-level outpu | ut voltage | $5.5V \ge +VBD \ge 4.5V, I_O = 100\mu A$ | 0 | | 0.4 | V | | Co | Output capacita | ance | | | 5 | | pF | | C <sub>L</sub> | Load capacitan | се | | | | 30 | pF | | | Data format—s | traight binary | | | | | | | POWER- | SUPPLY REQUIF | REMENTS | | | | | | | | Power-supply | +VBD | | 1.65 | 3.3 | 5.5 | V | | | voltage | +VA | | 4.5 | 5 | 5.5 | ٧ | | | | | 1MHz Sample rate | | 5.7 | 7.0 | ^ | | | Supply current | | Nap or Auto Nap mode | | 0.3 | 0.5 | mA | | | | | Deep power-down mode | | 0.004 | 1 | μΑ | | | D " .::0 | | 1MSPS, BVDD = 1.8V | | 0.1 | 0.5 | | | | Buffer I/O supply current | | 1MSPS, BVDD = 3V | | 0.5 | 1.2 | mA | | | | | AVDD = 5V, BVDD = 1.8V | | 28.7 | 35.9 | | | | Power dissipati | on | AVDD = 5V, BVDD = 3V | | 30.0 | 38.6 | mW | | TEMPER | RATURE RANGE | | 1 | 1 | | | | | T <sub>A</sub> | 0 | air temperature | | -40 | | +85 | °C | <sup>(4)</sup> Calculated on the first nine harmonics of the input frequency. <sup>(5)</sup> Can vary ±30%. ## **ELECTRICAL CHARACTERISTICS** At $T_A = -40$ °C to +85°C, +VA = 2.7V to 3.6V, +VBD = 1.65V to 1.5x(+VA), $V_{REF} = 2.5V$ , $f_{SAMPLE} = 1$ MHz for 3V $\leq$ +VA $\leq$ 3.6V, and $f_{SAMPLE} = 900$ kHz for 3V < +VA $\leq$ 2.7V using external clock, unless otherwise noted. | | | | ADS72 | ADS7279, ADS7280 | | | | |----------------------|-----------------------------------------|-------------------------------------|------------|------------------|------------|-------------------|--| | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | | ANALOG | INPUT | <u>'</u> | <u>'</u> | | | | | | FSR | Full-scale input voltage <sup>(1)</sup> | +IN - (-IN) or (+INx - COM) | 0 | | $V_{REF}$ | V | | | | Abaabata isaasta salta sa | +IN, +IN0, +IN1 | AGND - 0.2 | | +VA + 0.2 | V | | | | Absolute input voltage | –IN or COM | AGND - 0.2 | | AGND + 0.2 | V | | | | Input capacitance | | | | 45 | pF | | | | Input leakage current | No ongoing conversion, dc Input | | 50 | | nA | | | | Input channel isolation, ADS7280 At dc | | | 108 | | dB | | | | only | $V_{IN} = \pm 1.25 V_{PP}$ at 50kHz | | 101 | | | | | SYSTEM | PERFORMANCE | | | | <u> </u> | | | | | Resolution | | | 14 | | Bits | | | | No missing codes | | 14 | | | Bits | | | INL | Integral<br>linearity | | -1 | ±0.4 | 1 | LSB <sup>(2</sup> | | | DNL | Differential linearity | | -1 | ±0.4 | 1 | LSB <sup>(2</sup> | | | E <sub>O</sub> | Offset<br>error <sup>(3)</sup> | | -0.8 | ±0.05 | 0.8 | mV | | | | Offset error drift | FSR = 2.5V | | ±0.1 | | ppm/° | | | E <sub>G</sub> | Gain error | | -0.25 | ±0.06 | 0.25 | %FSF | | | | Gain error drift | | | ±0.5 | | ppm/° | | | CMDD | Common mondo maio etimo meti- | At dc | | 70 | | -ID | | | CMRR | Common-mode rejection ratio | $V_{IN} = 0.4 V_{PP}$ at 1MHz | | 50 | | dB | | | | Noise | | | 33 | | $\mu V_{RM}$ | | | PSRR | Power-supply rejection ratio | At FFFFh output code (3) | | 78 | | dB | | | SAMPLIN | NG DYNAMICS | <u>'</u> | <u>'</u> | | | | | | t <sub>CONV</sub> | Conversion time | | | 18 | | CCL | | | t <sub>SAMPLE1</sub> | A | Manual trigger | 3 | | | 0011 | | | t <sub>SAMPLE2</sub> | Acquisition time | Auto trigger | | 3 | | CCL | | | | | 2.7V ≤ +VA < 3.0V | | | 0.9 | | | | | Throughput rate | 3.0V ≤ +VA < 3.64V | | | 1 | MHz | | | | Aperture delay | | | 5 | | ns | | | | Aperture jitter | | | 10 | | ps | | | | Step response | | | 100 | | ns | | | | Overvoltage recovery | | | 100 | | ns | | | | · · · · · · · · · · · · · · · · · · · | 1 | ti. | | | | | <sup>(1)</sup> Ideal input span; does not include gain or offset error. <sup>(2)</sup> LSB means least significant bit. <sup>(3)</sup> Measured relative to an ideal full-scale input [(+IN) – (-IN)] of 2.5V when +VA = 3V. At $T_A = -40$ °C to +85°C, +VA = 2.7V to 3.6V, +VBD = 1.65V to 1.5x(+VA), $V_{REF} = 2.5V$ , $f_{SAMPLE} = 1$ MHz for 3V $\leq$ +VA $\leq$ 3.6V, and $f_{SAMPLE} = 900$ kHz for 3V < +VA $\leq$ 2.7V using external clock, unless otherwise noted. | | | | | ADS72 | 79, ADS7280 | | | |-----------------|----------------------------------|------------------------|-------------------------------------------------------------|---------------|-------------|---------------|--------| | | PARAM | IETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | DYNAMI | C CHARACTERI | ISTICS | | | | - | | | TUD | T | (4) | $V_{IN} = 2.5V_{PP}$ at $10kHz$ | | -100.8 | | | | THD | i otal narmor | nic distortion (4) | V <sub>IN</sub> = 2.5V <sub>PP</sub> at 100kHz | | -88.4 | | dB | | OND | 0: 1. | | $V_{IN} = 2.5V_{PP}$ at $10kHz$ | 81 | 83.1 | | | | SNR | Signal-to-noi: | se ratio | V <sub>IN</sub> = 2.5V <sub>PP</sub> at 100kHz | 82 | | | dB | | CINIAD | C:! +: | !!-44! | $V_{IN} = 2.5V_{PP}$ at 10kHz | | 83 | | | | SINAD | Signal-to-nois | se + distortion | $V_{IN} = 2.5V_{PP}$ at 100kHz | | 81.4 | | dB | | CEDD | SFDR Spurious-free dynamic range | | $V_{IN} = 2.5V_{PP}$ at 10kHz | | 102.6 | | -ID | | SFDR | Spurious-free | e dynamic range | V <sub>IN</sub> = 2.5V <sub>PP</sub> at 100kHz | | 89.8 | | dB | | | –3dB small-s | signal bandwidth | | | 30 | | MHz | | CLOCK | | | | | | | | | | Internal conv | ersion clock frequency | | 21 | 22 | 23.5 | MHz | | | CCL K systems | al agricl algale | Used as I/O clock only | | | 42 | NAL I- | | | SCLK extern | al serial clock | As I/O clock and conversion clock 1 | | 42 | MHz | | | EXTERN | AL VOLTAGE R | EFERENCE INPUT | | | | | | | | | | f <sub>SAMPLE</sub> ≤ 500kSPS, 2.7V ≤ +VA < 3V | 0.3 | | 2.525 | | | | Input | ference | f <sub>SAMPLE</sub> ≤ 500kSPS, 3V ≤ +VA < 3.6V | 0.3 | | 3 | | | $V_{REF}$ | reference | | f <sub>SAMPLE</sub> > 500kSPS, 2.7V ≤ +VA < 3V | 2.475 | | 2.525 | V | | | range | | f <sub>SAMPLE</sub> > 500kSPS, 3V ≤ +VA < 3.6V | 2.475 | | 3 | | | | | (REF-) - AGND | | -0.1 | | 0.1 | | | | Resistance (5) | ) | Reference input | | 40 | | kΩ | | DIGITAL | INPUT/OUTPUT | Γ | | | | | | | | Logic family- | -CMOS | | | | | | | V <sub>IH</sub> | High-level in | put voltage | (+VA × 1.5)V ≥ +VBD ≥ 1.65V | 0.65 × (+VBD) | | +VBD + 0.3 | V | | V <sub>IL</sub> | Low-level inp | out voltage | (+VA × 1.5)V ≥ +VBD ≥ 1.65V | -0.3 | | 0.35 × (+VBD) | V | | l <sub>i</sub> | Input current | | V <sub>I</sub> = +VBD or BDGND | -50 | | 50 | nA | | Cı | Input capacit | ance | | | 5 | | pF | | V <sub>OH</sub> | High-level ou | utput voltage | $(+VA \times 1.5)V \ge +VBD \ge 1.65V,$<br>$I_O = 100\mu A$ | +VBD - 0.6 | | +VBD | V | | V <sub>OL</sub> | Low-level ou | tput voltage | $(+VA \times 1.5)V \ge +VBD \ge 1.65V,$<br>$I_O = 100\mu A$ | 0 | | 0.4 | V | | Co | Output capac | citance | | | 5 | | pF | | C <sub>L</sub> | Load capacit | ance | | | | 30 | pF | | | Data format- | -straight binary | | | | | | <sup>4)</sup> Calculated on the first nine harmonics of the input frequency. <sup>(5)</sup> Can vary ±30%. At $T_A = -40$ °C to +85°C, +VA = 2.7V to 3.6V, +VBD = 1.65V to 1.5x(+VA), $V_{REF} = 2.5V$ , $f_{SAMPLE} = 1$ MHz for 3V $\leq$ +VA $\leq$ 3.6V, and $f_{SAMPLE} = 900$ kHz for 3V < +VA $\leq$ 2.7V using external clock, unless otherwise noted. | | | | ADS72 | ADS7279, ADS7280 | | | |-------------------|---------------------------|--------------------------------------------------|---------------|------------------|-------------|------| | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | OWER-SUPPLY R | EQUIREMENTS | | | | 1 | | | Power- | +VBD | | 1.65 | +VA | 1.5 × (+VA) | V | | supply | ply f <sub>s</sub> ≤ 1MHz | f <sub>s</sub> ≤ 1MHz | 3 | | 3.6 | ., | | voltage | | f <sub>s</sub> ≤ 900kHz | 2.7 | | 3.6 | V | | Supply current | | 1MHz sample rate,<br>3V ≤ +VA ≤ 3.6V | | 4.5 | 6.0 | | | | | 900kHz sample rate,<br>$2.7V \le +VA \le 3V$ 4.2 | | | mA | | | | | Nap or Auto Nap mode | Vap mode 0.25 | | 0.4 | | | | | Deep power-down mode | | 0.001 | 1 | μΑ | | D#1 | 10t | 1MSPS, BVDD = 1.8V | | 0.1 | 0.5 | Λ | | Butter I/ | O supply current | 1MSPS, BVDD = 3V | | 0.5 | 1.2 | mA | | D | IIi | AVDD = 3V, BVDD = 1.8V | | 13.7 | 18.9 | \^/ | | Power dissipation | | AVDD = 3V, BVDD = 3V | 15.0 | | 21.6 | mW | | EMPERATURE RA | NGE | | | | 1 | | | Operation | ng free-air temperature | | -40 | | +85 | °C | ## TIMING CHARACTERISTICS(1)(2): 5V All specifications typical at $-40^{\circ}$ C to $+85^{\circ}$ C and +VA = +VBD = 5V, unless otherwise noted. | | | | ADS | 7279, AD | S7280 | | |--------------------|--------------------------------------------------------------------------------------------|--------------------------------------------------------|------|----------|-----------------------|---------| | | PARAMETER | MIN | TYP | MAX | UNIT | | | f | Frequency, conversion clock, CCLK | External,<br>f <sub>CCLK</sub> = 1/2 f <sub>SCLK</sub> | 0.5 | | 21 | MHz | | f <sub>CCLK</sub> | rrequericy, conversion clock, CCLK | Internal,<br>f <sub>CCLK</sub> = 1/2 f <sub>SCLK</sub> | 21 | 23 | 24.5 | IVII IZ | | t <sub>1</sub> | Setup time, falling edge of $\overline{\text{CS}}$ to EOC | | 1 | | | CCLK | | t <sub>2</sub> | Hold time, falling edge of $\overline{\text{CS}}$ to EOC | | 0 | | | ns | | t <sub>CL</sub> | Pulse duration, CONVST low | | 40 | | | ns | | t <sub>3</sub> | Hold time, falling edge of CS to EOS | | 20 | | | ns | | t <sub>4</sub> | Setup time, rising edge of CS to EOS | | 20 | | | ns | | t <sub>5</sub> | Hold time, rising edge of $\overline{\text{CS}}$ to EOS | | 20 | | | ns | | t <sub>6</sub> | Setup time, falling edge of $\overline{\text{CS}}$ to first falling SCLK | | 5 | | | ns | | t <sub>SCLKL</sub> | Pulse duration, SCLK low | | 8 | | t <sub>SCLK</sub> - 8 | ns | | t <sub>SCLKH</sub> | Pulse duration, SCLK high | | 8 | | t <sub>SCLK</sub> - 8 | ns | | | | I/O clock only | 20 | | | | | | | I/O and conversion clock | 23.8 | | 2000 | | | t <sub>SCLK</sub> | Cycle time, SCLK | I/O clock, chain mode | 20 | | | ns | | | | I/O and conversion clock, chain mode | 23.8 | | 2000 | | | t <sub>H2</sub> | Hold time, falling edge of SCLK to SDO invalid | 10pF load | 2 | | | ns | | t <sub>D1</sub> | Delay time, falling edge of SCLK to SDO valid | 10pF load | | | 10 | ns | | t <sub>D2</sub> | Delay time, falling edge of $\overline{\text{CS}}$ to SDO valid, SDO MSB output | 10pF load | | | 8.5 | ns | | t <sub>S1</sub> | Setup time, SDI to falling edge of SCLK | | 8 | | | ns | | t <sub>H1</sub> | Hold time, SDI to falling edge of SCLK | | 4 | | | ns | | t <sub>D3</sub> | Delay time, rising edge of $\overline{\text{CS}}/\text{FS}$ to SDO t <sub>D3</sub> 3-state | | | | 5 | ns | | t <sub>7</sub> | Setup time, 16th falling edge of SCLK before rising edge of CS/FS | | 10 | | | ns | <sup>(1)</sup> All input signals are specified with $t_r = t_f = 1.5$ ns (10% to 90% of VBD) and timed from a voltage level of $(V_{IL} + V_{IH})/2$ . (2) See timing diagrams. # TIMING CHARACTERISTICS(1)(2): 1.8V All specifications typical at -40°C to 85°C, +VA = 2.7 V, and +VBD = 1.8V, unless otherwise noted. | | | | ADS7 | 279, AD | S7280 | | |--------------------|----------------------------------------------------------------------------------------------------|-------------------------------------------------------------|------|---------|-----------------------|------| | | PARAMETER | | MIN | TYP | MAX | UNIT | | | | External, $3V \le +VA \le 3.6V$ , $f_{CCLK} = 1/2 f_{SCLK}$ | 0.5 | | 21 | | | f <sub>CCLK</sub> | Frequency, conversion clock, CCLK | External, $2.7V \le +VA \le 3V$ , $f_{CCLK} = 1/2 f_{SCLK}$ | 0.5 | | 18.9 | MHz | | | | Internal,<br>f <sub>CCLK</sub> = 1/2 f <sub>SCLK</sub> | 20 | 22 | 23.5 | | | t <sub>1</sub> | Setup time, falling edge of $\overline{\text{CS}}$ to EOC | | 1 | | | CCLK | | t <sub>2</sub> | Hold time, falling edge of $\overline{\text{CS}}$ to EOC | | 0 | | | ns | | t <sub>CL</sub> | Pulse duration, CONVST low | | 40 | | | ns | | t <sub>3</sub> | Hold time, falling edge of CS to EOS | | 20 | | | ns | | t <sub>4</sub> | Setup time, rising edge of CS to EOS | | 20 | | | ns | | t <sub>5</sub> | Hold time, rising edge of CS to EOS | | 20 | | | ns | | t <sub>6</sub> | Setup time, falling edge of $\overline{\text{CS}}$ to first $\text{t}_6$ falling SCLK | | 5 | | | ns | | t <sub>SCLKL</sub> | Pulse duration, SCLK low | | 8 | | t <sub>SCLK</sub> - 8 | ns | | t <sub>SCLKH</sub> | Pulse duration, SCLK high | | 8 | | t <sub>SCLK</sub> – 8 | ns | | + | Cycle time, SCLK | All modes,<br>3V ≤ +VA ≤ 3.6V | 23.8 | | 2000 | ns | | t <sub>SCLK</sub> | Cycle time, Source | All modes,<br>2.7V ≤ +VA < 3V | 26.5 | | 2000 | 115 | | $t_{H2}$ | Hold time, falling edge of SCLK to SDO invalid | 10pF load | 7.5 | | | ns | | t <sub>D1</sub> | Delay time, falling edge of SCLK to SDO valid | 10pF load | | | 16 | ns | | <b>t</b> | Delay time, falling edge of $\overline{\text{CS}}$ to SDO valid, | 10pF load,<br>2.7V ≤ +VA ≤ 3V | | | 13 | ne | | t <sub>D2</sub> | SDO MSB output | 10pF load,<br>3V ≤ +VA ≤ 3.6V | | | 11 | ns | | t <sub>S1</sub> | Setup time, SDI to falling edge of SCLK | | 8 | | | ns | | t <sub>H1</sub> | Hold time, SDI to falling edge of SCLK | | 4 | | | ns | | t <sub>D3</sub> | Delay time, rising edge of $\overline{\text{CS}}/\text{FS}$ to SDO 3-state | | | | 8 | ns | | t <sub>7</sub> | Setup time, 16th falling edge of SCLK $t_7$ before rising edge of $\overline{\text{CS}}/\text{FS}$ | | 10 | | | ns | <sup>(1)</sup> All input signals are specified with $t_r = t_f = 1.5$ ns (10% to 90% of VBD) and timed from a voltage level of $(V_{IL} + V_{IH})/2$ . (2) See timing diagrams. #### **PIN ASSIGNMENTS** **CAUTION:** The thermal pad is internally connected to the substrate. This pad can be connected to the analog ground or left floating. Keep the thermal pad separate from the digital ground, if possible. ## **ADS7279 Terminal Functions** | | N | 0. | | | |---------------|-----|-------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | QFN | TSSOP | I/O | DESCRIPTION | | AGND | 15 | 5 | _ | Analog ground | | BDGND | 8 | 14 | _ | Interface ground | | CONVST | 3 | 9 | I | Freezes sample-and-hold, starts conversion with next rising edge of internal clock | | EOC/ ĪNT/ CDI | 4 | 10 | I/O | Status output. If programmed as EOC, this pin is low (default) when a conversion is in progress. If programmed as an interrupt (INT), this pin is low for a preprogrammed duration after the end of conversion and valid data are to be output. The polarity of EOC or INT is programmable. This pin can also be used as a chain data input when the device is operated in daisy-chain mode. | | FS/CS | 5 | 11 | 1 | Frame sync signal for TMS320 DSP serial interface or chip select input for SPI interface slave select (SS–). | | +IN | 13 | 3 | I | Noninverting input | | -IN | 14 | 4 | I | Inverting input; usually connected to ground | | NC | 2 | 8 | _ | No connection | | REF+ (REFIN) | 1 | 7 | I | External reference input | | REF- | 16 | 6 | I | Connect to AGND through individual via | | RESERVED | 12 | 2 | I | Connect to AGND or +VA | | SCLK | 9 | 15 | I | Clock for serial interface | | SDI | 6 | 12 | I | Serial data in | | SDO | 7 | 13 | 0 | Serial data out | | +VA | 11 | 1 | | Analog supply, +2.7V to +5.5VDC | | +VBD | 10 | 16 | | Interface supply | ## **ADS7280 Terminal Functions** | | N | Ю. | | | | | |---------------|-----|-------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | NAME | QFN | TSSOP | I/O | DESCRIPTION | | | | AGND | 15 | 5 | _ | Analog ground | | | | BDGND | 8 | 14 | _ | Interface ground | | | | COM | 14 | 4 | I | Common inverting input; usually connected to ground | | | | CONVST | 3 | 9 | I | Freezes sample-and-hold, starts conversion with next rising edge of internal clock | | | | EOC/ INT/ CDI | 4 | 10 | I/O | Status output. If programmed as EOC, this pin is low (default) when a conversion is in progress. If programmed as an interrupt (INT), this pin is low for a preprogrammed duration after the end of conversion and valid data are to be output. The polarity of EOC or INT is programmable. This pin can also be used as a chain data input when the device is operated in daisy-chain mode. | | | | FS/CS | 5 | 11 | 1 | Frame sync signal for TMS320 DSP serial interface or chip select input for SPI interface | | | | +IN1 | 12 | 2 | I | Second noninverting input | | | | +IN0 | 13 | 3 | I | First noninverting input | | | | NC | 2 | 8 | _ | No connection. | | | | REF+ (REFIN) | 1 | 7 | I | External reference input | | | | REF- | 16 | 6 | I | Connect to AGND through individual via | | | | SCLK | 9 | 15 | I | Clock for serial interface | | | | SDI | 6 | 12 | I | Serial data in (conversion start and reset possible) | | | | SDO | 7 | 13 | 0 | Serial data out | | | | +VA | 11 | 1 | | Analog supply, +2.7V to +5.5VDC | | | | +VBD | 10 | 16 | | Interface supply | | | MANUAL TRIGGER/READ While Sampling (use internal CCLK, EOC, and INT polarity programmed as active low) Figure 1. Timing for Conversion and Acquisition Cycles for Manual Trigger (Read While Sampling) MANUAL TRIGGER/READ While Converting (use internal CCLK, EOC, and INT polarity programmed as active low) Figure 2. Timing for Conversion and Acquisition Cycles for Manual Trigger (Read While Converting) AUTO TRIGGER/READ While $\underline{\text{Con}}$ verting (use internal CCLK, EOC, and $\overline{\text{INT}}$ polarity programmed as active low) Figure 3. Timing for Conversion and Acquisition Cycles for Autotrigger (Read While Converting) Figure 4. Detailed SPI Transfer Timing MANUAL TRIGGER/READ While Converting (use internal CCLK, EOC, and $\overline{\text{INT}}$ polarity programmed as active low, TAG enabled, auto channel select) Figure 5. Simplified Dual Channel Timing ## TYPICAL CHARACTERISTICS At -40°C to +85°C, $V_{REF}$ [(REF+) - (REF-)] = 5V when +VA = +VBD = 5V or $V_{REF}$ [(REF+) - (REF-)] = 2.5V when +VA = +VBD = 5V or $V_{REF}$ [(REF+) - (REF-)] = 2.5V when +VA = +VBD = 5V or $V_{REF}$ [(REF+) - (REF-)] = 2.5V when +VA = +VBD = 5V or $V_{REF}$ [(REF+) - (REF-)] = 2.5V when +VA = +VBD = 5V or $V_{REF}$ [(REF+) - (REF-)] = 2.5V when +VA = +VBD = 5V or $V_{REF}$ [(REF+) - (REF-)] = 2.5V when +VA = +VBD = 5V or $V_{REF}$ [(REF+) - (REF-)] = 2.5V when +VA = +VBD = 5V or $V_{REF}$ [(REF+) - (REF-)] = 2.5V when +VA = +VBD = 5V or $V_{REF}$ [(REF+) - (REF-)] = 2.5V when +VA = +VBD = 5V or $V_{REF}$ [(REF+) - (REF-)] = 2.5V when +VA = +VBD = 5V or $V_{REF}$ [(REF+) - (REF-)] = 2.5V when +VA = +VBD = 5V or $V_{REF}$ [(REF+) - (REF-)] = 2.5V when +VA = +VBD = 5V or $V_{REF}$ [(REF+) - (REF-)] = 2.5V when +VA = +VBD = 5V or $V_{REF}$ [(REF+) - (REF-)] = 2.5V when +VA = +VBD = 5V or $V_{REF}$ [(REF-)] = 2.5V when +VA = +VBD = 5V or $V_{REF}$ [(REF-)] = 2.5V when +VA = +VBD = 5V or $V_{REF}$ [(REF-)] = 2.5V when +VA = +VBD = 5V or $V_{REF}$ [(REF-)] = 2.5V when +VA = +VBD = 5V or $V_{REF}$ [(REF-)] = 2.5V when +VA = +VBD = 5V or $V_{REF}$ [(REF-)] = 2.5V when +VA = +VBD = 5V or $V_{REF}$ [(REF-)] = 2.5V when +VA = +VBD = 5V or $V_{REF}$ [(REF-)] = 2.5V when +VA = +VBD = 5V or $V_{REF}$ [(REF-)] = 2.5V when +VA = +VBD = 5V or $V_{REF}$ [(REF-)] = 2.5V when +VA = +VBD = 5V or $V_{REF}$ [(REF-)] = 2.5V when +VA = +VBD = 5V or $V_{REF}$ [(REF-)] = 2.5V when +VA = +VBD = 5V or $V_{REF}$ [(REF-)] = 2.5V when +VA = +VBD = 5V or $V_{REF}$ [(REF-)] = 2.5V when +VA = +VBD = 5V or $V_{REF}$ [(REF-)] = 2.5V when +VA = +VBD+VBD = 3V, $f_{SCLK} = 42MHz$ , or $V_{REF} = 2.5$ when +VA = +VBD = 2.7V, $f_{SCLK} = 37.8MHz$ ; $f_{I} = dc$ for dc curves, $f_{I} = 100kHz$ for ac curves with 5V supply and $f_1 = 10kHz$ for ac curves with 3V supply, unless otherwise noted. INTEGRAL NONLINEARITY **DIFFERENTIAL NONLINEARITY vs EXTERNAL CLOCK FREQUENCY** Figure 8. INTEGRAL NONLINEARITY vs EXTERNAL CLOCK FREQUENCY DIFFERENTIAL NONLINEARITY vs EXTERNAL CLOCK FREQUENCY Figure 9. At -40°C to +85°C, $V_{REF}$ [(REF+) - (REF-)] = 5V when +VA = +VBD = 5V or $V_{REF}$ [(REF+) - (REF-)] = 2.5V when +VA = +VBD = 5V or $V_{REF}$ [(REF+) - (REF-)] = 2.5V when +VA = +VBD = 5V or $V_{REF}$ [(REF+) - (REF-)] = 2.5V when +VA = +VBD = 5V or $V_{REF}$ [(REF+) - (REF-)] = 2.5V when +VA = +VBD = 5V or $V_{REF}$ [(REF+) - (REF-)] = 2.5V when +VA = +VBD = 5V or $V_{REF}$ [(REF+) - (REF-)] = 2.5V when +VA = +VBD = 5V or $V_{REF}$ [(REF+) - (REF-)] = 2.5V when +VA = +VBD = 5V or $V_{REF}$ [(REF+) - (REF-)] = 2.5V when +VA = +VBD = 5V or $V_{REF}$ [(REF+) - (REF-)] = 2.5V when +VA = +VBD = 5V or $V_{REF}$ [(REF+) - (REF-)] = 2.5V when +VA = +VBD = 5V or $V_{REF}$ [(REF+) - (REF-)] = 2.5V when +VA = +VBD = 5V or $V_{REF}$ [(REF+) - (REF-)] = 2.5V when +VA = +VBD = 5V or $V_{REF}$ [(REF+) - (REF-)] = 2.5V when +VA = +VBD = 5V or $V_{REF}$ [(REF+) - (REF-)] = 2.5V when +VA = +VBD = 5V or $V_{REF}$ [(REF+) - (REF-)] = 2.5V when +VA = +VBD = 5V or $V_{REF}$ [(REF-)] = 2.5V when +VA = +VBD = 5V or $V_{REF}$ [(REF-)] = 2.5V when +VA = +VBD = 5V or $V_{REF}$ [(REF-)] = 2.5V when +VA = +VBD = 5V or $V_{REF}$ [(REF-)] = 2.5V when +VA = +VBD = 5V or $V_{REF}$ [(REF-)] = 2.5V when +VA = +VBD = 5V or $V_{REF}$ [(REF-)] = 2.5V when +VA = +VBD = 5V or $V_{REF}$ [(REF-)] = 2.5V when +VA = +VBD = 5V or $V_{REF}$ [(REF-)] = 2.5V when +VA = +VBD = 5V or $V_{REF}$ [(REF-)] = 2.5V when +VA = +VBD = 5V or $V_{REF}$ [(REF-)] = 2.5V when +VA = +VBD = 5V or $V_{REF}$ [(REF-)] = 2.5V when +VA = +VBD = 5V or $V_{REF}$ [(REF-)] = 2.5V when +VA = +VBD = 5V or $V_{REF}$ [(REF-)] = 2.5V when +VA = +VBD = 5V or $V_{REF}$ [(REF-)] = 2.5V when +VA = +VBD = 5V or $V_{REF}$ [(REF-)] = 2.5V when +VA = +VBD = 5V or $V_{REF}$ [(REF-)] = 2.5V when +VA = +VBD = 5V or $V_{REF}$ [(REF-)] = 2.5V when +VA = +VBD = 5V or $V_{REF}$ [(REF-)] = 2.5V when +VA = +VBD = 5V or $V_{REF}$ [(REF-)] = 2.5V when +VA = +VBD = 5V or $V_{REF}$ [(REF-)] = 2.5V when +VA = +VBD = 5V or $V_{REF}$ [(REF-)] = 2.5V when +VBD = 2.5V when +VBD = 2.5V when +VBD = 2.5V when +VBD = 3V, $f_{SCLK} = 42MHz$ , or $V_{REF} = 2.5$ when +VA = +VBD = 2.7V, $f_{SCLK} = 37.8MHz$ ; $f_{I} = dc$ for dc curves, $f_{I} = 100kHz$ for ac curves with 5V supply and $f_1 = 10kHz$ for ac curves with 3V supply, unless otherwise noted. 4.0 4.5 5.0 5.5 **POWER-SUPPLY REJECTION RATIO** Figure 15. Submit Documentation Feedback 0 2.5 3.0 3.5 -0.1 At $-40^{\circ}$ C to $+85^{\circ}$ C, $V_{REF}$ [(REF+) - (REF-)] = 5V when +VA = +VBD = 5V or $V_{REF}$ [(REF+) - (REF-)] = 2.5V when +VA = +VBD = 3V, $f_{SCLK}$ = 42MHz, or $V_{REF}$ = 2.5 when +VA = +VBD = 2.7V, $f_{SCLK}$ = 37.8MHz; $f_{I}$ = dc for dc curves, $f_{I}$ = 100kHz for ac curves with 5V supply and $f_{I}$ = 10kHz for ac curves with 3V supply, unless otherwise noted. At $-40^{\circ}$ C to $+85^{\circ}$ C, $V_{REF}$ [(REF+) - (REF-)] = 5V when +VA = +VBD = 5V or $V_{REF}$ [(REF+) - (REF-)] = 2.5V when +VA = +VBD = 3V, $f_{SCLK}$ = 42MHz, or $V_{REF}$ = 2.5 when +VA = +VBD = 2.7V, $f_{SCLK}$ = 37.8MHz; $f_{I}$ = dc for dc curves, $f_{I}$ = 100kHz for ac curves with 5V supply and $f_{I}$ = 10kHz for ac curves with 3V supply, unless otherwise noted. At $-40^{\circ}$ C to $+85^{\circ}$ C, $V_{REF}$ [(REF+) - (REF-)] = 5V when +VA = +VBD = 5V or $V_{REF}$ [(REF+) - (REF-)] = 2.5V when +VA = +VBD = 3V, $f_{SCLK}$ = 37.8MHz; $f_I$ = dc for dc curves, $f_I$ = 100kHz for ac curves with 5V supply and $f_I$ = 10kHz for ac curves with 3V supply, unless otherwise noted. At $-40^{\circ}$ C to $+85^{\circ}$ C, $V_{REF}$ [(REF+) - (REF-)] = 5V when +VA = +VBD = 5V or $V_{REF}$ [(REF+) - (REF-)] = 2.5V when +VA = +VBD = 3V, $f_{SCLK}$ = 42MHz, or $V_{REF}$ = 2.5 when +VA = +VBD = 2.7V, $f_{SCLK}$ = 37.8MHz; $f_{I}$ = dc for dc curves, $f_{I}$ = 100kHz for ac curves with 5V supply and $f_{I}$ = 10kHz for ac curves with 3V supply, unless otherwise noted. At $-40^{\circ}$ C to $+85^{\circ}$ C, $V_{REF}$ [(REF+) - (REF-)] = 5V when +VA = +VBD = 5V or $V_{REF}$ [(REF+) - (REF-)] = 2.5V when +VA = +VBD = 3V, $f_{SCLK}$ = 42MHz, or $V_{REF}$ = 2.5 when +VA = +VBD = 2.7V, $f_{SCLK}$ = 37.8MHz; $f_{I}$ = dc for dc curves, $f_{I}$ = 100kHz for ac curves with 5V supply and $f_{I}$ = 10kHz for ac curves with 3V supply, unless otherwise noted. At $-40^{\circ}$ C to $+85^{\circ}$ C, $V_{REF}$ [(REF+) - (REF-)] = 5V when +VA = +VBD = 5V or $V_{REF}$ [(REF+) - (REF-)] = 2.5V when +VA = +VBD = 3V, $f_{SCLK}$ = 37.8MHz; $f_I$ = dc for dc curves, $f_I$ = 100kHz for ac curves with 5V supply and $f_I$ = 10kHz for ac curves with 3V supply, unless otherwise noted. BVDD (V) Figure 50. 9000 8000 7000 6000 REF = 5V 578 579 581 582 Output Code **Figure 52.** 580 **CODE HISTOGRAM** #### THEORY OF OPERATION The ADS7279 and ADS7280 are two high-speed, low-power, successive approximation register (SAR) analog-to-digital converters (ADCs) that use an external reference. The architecture of each device is based on a charge redistribution model that inherently includes a sample-and-hold function. These devices have an internal clock that runs the conversion; however, these ADCs can also be programmed to convert data based on an external serial clock, SCLK. The ADS7279 has one analog input. The analog input is provided to two input pins: +IN and -IN. When a conversion is initiated, the differential input on these pins is sampled on the internal capacitor array. While a conversion is in progress, both +IN and -IN inputs are disconnected from any internal function. The ADS7280 has two inputs. Both inputs share the same common pin, COM. The negative input is the same as the –IN pin for the ADS7279. The ADS7280 can be programmed to select a channel manually, or it can be programmed into the auto channel select mode to sweep between channel 0 and channel 1 automatically. Throughout this document, the term ADS7279/80 refers to both devices, unless specifically noted otherwise. #### **ANALOG INPUT** When the converter enters the hold mode, the voltage difference between the +IN and -IN inputs is captured on the internal capacitor array. The voltage on the -IN input is limited between AGND - 0.2V and AGND + 0.2V, allowing the input to reject small signals that are common to both the +IN and -IN inputs. The +IN input has a range of -0.2V to $(V_{REF} + 0.2V)$ . The input span [(+IN) - (-IN)] is limited to 0V to $V_{REF}$ . The (peak) input current through the analog inputs depends upon a number of factors: sample rate, input voltage, and source impedance. The current into the ADS7279/80 charges the internal capacitor array during the sample period. After this capacitance has been fully charged, there is no further input current. The source of the analog input voltage must be able to charge the input capacitance (45pF) to a 14-bit settling level within the minimum acquisition time (120ns). When the converter goes into hold mode, the input impedance is greater than $1G\Omega$ . Care must be taken regarding the absolute analog input voltage. To maintain converter linearity, the +IN and -IN inputs and the span [(+IN) - (-IN)] should be within the limits specified. Beyond these ranges, converter linearity may not meet specifications. To minimize noise, low bandwidth input signals with low-pass filters should be used. Care should be taken to ensure that the output impedance of the sources driving the +IN and -IN inputs are matched. If this input matching is not observed, the two inputs could have different settling times. This difference may result in an offset error, gain error, and linearity errors that change with temperature and input voltage. Figure 53. Input Equivalent Circuit ## **Driver Amplifier Choice** The analog input to the converter must be driven with a low-noise operational amplifier such as the THS4031 or OPA365. An RC filter is recommended at the input pins to low-pass filter the noise from the source. Two $20\Omega$ resistors and a 470pF capacitor are recommended. The input to the converter is a unipolar input voltage in the range of 0V to $V_{REF}$ . The minimum –3dB bandwidth of the driving operational amplifier can be calculated as: $$f_{3db} = (ln(2) \times (n+1))/(2\pi \times t_{ACQ})$$ where n is equal to 14, the resolution of the ADC (in the case of the ADS7279/80). When $t_{ACQ}$ = 120ns (minimum acquisition time), the minimum bandwidth of the driving amplifier is 13.8MHz. The bandwidth can be relaxed if the acquisition time is increased by the application. Figure 54 shows the THS4031 used in the source follower configuration to drive the converter in a typical input drive configuration. For the ADS7280, a series resistor of $0\Omega$ should be used on the COM input (or no resistor at all). ## **Bipolar to Unipolar Driver** In systems where the input is bipolar, the THS4031 can be used in an inverting configuration with an additional dc bias applied to its positive input to keep the input to the ADS7279/80 within the rated operating voltage range. This configuration is also recommended when the ADS7279/80 is used in signal processing applications where good SNR and THD performance are required. The dc bias can be derived from the REF5025 or the REF5040 reference voltage ICs. The input configuration shown in Figure 55 is capable of delivering better than 85dB SNR and –100dB THD at an input frequency of 10kHz. If bandpass filters are used to filter the input, care should be taken to ensure that the signal swing at the input of the bandpass filter is small, in order to keep the distortion introduced by the filter minimal. In this case, the gain of the circuit shown in Figure 55 can be increased to keep the input to the ADS7279/80 large in order to maintain a high SNR of the system. Note that the gain of the system from the positive input to the output of the THS4031 in such a configuration is a function of the ac signal gain. A resistor divider can be used to scale the output of the REF5025 or REF5040 to reduce the voltage at the dc input to the THS4031 to maintain the voltage at the converter input within its rated operating range. Figure 54. Unipolar Input Drive Configuration Figure 55. Bipolar Input Drive Configuration #### REFERENCE The ADS7279/80 must operate with an external reference with a range from 0.3V to 5V. A clean, low-noise, well-decoupled reference voltage on the REF+ pin is required to ensure good converter performance. A low-noise bandgap reference such as the REF5040 can be used to drive this pin. A $22\mu F$ ceramic decoupling capacitor is required between the REF+ and REF- pins of the converter. These capacitors should be placed as close as possible to the device pins. REF- should be connected with an own via to the analog ground plane with the shortest possible distance. A series resistor between the reference and the REF50xx is neither required (because the REF50xx is capable of driving a $22\mu F$ capacitor while maintaining stability) nor recommended (as a result of additional nonlinearity); see also Figure 68. #### **CONVERTER OPERATION** The ADS7279/80 has an oscillator that is used as an internal clock, which controls the conversion rate. The frequency of this clock is 21MHz (minimum). The oscillator is always on, unless the device is in the deep power-down state or the device is programmed for using SCLK as the conversion clock (CCLK). The minimum acquisition (sampling) time takes 3 CCLKs (equivalent to 143ns at 21MHz) and the conversion time takes 18 conversion clocks (CCLK) or approximately 857ns at 21MHz to complete one conversion. The conversion can also be programmed to run based on an external serial clock, SCLK. This option allows the designer to fully synchronize the converter with the system. The serial clock SCLK is first reduced to 1/2 of its frequency before it is used as the conversion clock (CCLK). For example, with a 42MHz SCLK, this reduction provides a 21MHz clock for conversions. If it is desired to start a conversion at a specific rising edge of SCLK when the external SCLK is programmed as the source of the conversion clock (and manual conversion start is selected), the setup time between CONVST and that rising SCLK edge should be observed. This configuration ensures that the conversion is complete in 18 CCLKs (or 36 SCLKs). The minimum setup time is 20ns to ensure synchronization between CONVST and SCLK. In many cases, the conversion can start one SCLK period (or CCLK) later, which results in a conversion length of 19 CCLKs (or 37 SCLKs). The 20ns setup time is not required if the synchronization is not critical to the application. The duty cycle of SCLK is not critical as long as it meets the minimum high and low time requirements of 8ns. The ADS7279/80 is designed for high-speed applications; therefore, a higher serial clock (SCLK) must be supplied to be able to sustain the high throughput with the serial interface. As a result, the clock period of SCLK must be at most $1\mu s$ (when used as the conversion clock, CCLK). The minimum clock frequency is also governed by the parasitic leakage of the capacitive digital-to-analog (CDAC) capacitors internal to the ADS7279/80. Figure 56. Converter Clock ## **Manual Channel Select Mode** The conversion cycle starts with selecting an acquisition channel by writing a channel number to the command register, CMR. The command length can be as short as four SCLKs. #### **Auto Channel Select Mode** Channel selection can also be done automatically if auto channel select mode is enabled. This mode is the default channel select mode. The dual channel converter, ADS7280, has a built-in 2-to-1 MUX. If the device is programmed for auto channel select mode, then signals from channel 0 and channel 1 are acquired with a fixed order. Channel 0 is accessed first in the next cycle after the command cycle that configured CFR\_D11 to '1' for auto channel select mode. This automatic access stops the first cycle after the command cycle that sets CFR\_D11 to '0'. #### Start of a Conversion The end of sampling instance (EOS) or acquisition is the same as the start of a conversion. This event is initiated by bringing the CONVST pin low for a minimum of 40ns. After the minimum requirement has been met, the CONVST pin can be brought high. CONVST acts independently of FS/CS so it is possible to use one common CONVST for applications that require a simultaneous sample/hold with multiple converters. The ADS7279/80 switches from sample to hold mode on the falling edge of the CONVST signal. The ADS7279/80 requires 18 conversion clock (CCLK) edges to complete a conversion. The conversion time is equivalent to 857ns with a 21MHz internal clock. The minimum time between two consecutive CONVST signals is 21 CCLKs. A conversion can also be initiated without using $\overline{\text{CONVST}}$ if auto-trigger mode is used (CFR\_D9 = 0). When the converter is configured as an auto trigger, the next conversion automatically starts three conversion clocks (CCLK) after the end of a conversion. These three conversion clocks are used as the acquisition time. In this case, the time to complete one acquisition and conversion cycle is 21 CCLKs. Table 1 summarizes the different conversion modes. **Table 1. Different Types of Conversion** | MODE | SELECT CHANNEL | START CONVERSION | | |-----------|--------------------------------------------------------------------------------------------------------|--------------------------------------------------------|--| | | Auto Channel Select <sup>(1)</sup> | Auto Trigger | | | Automatic | No need to write channel number to the command register (CMR). Use internal sequencer for the ADS7280. | Start a conversion based on the conversion clock CCLK. | | | Manual | Manual Channel Select | Manual Trigger | | | Manual | Write the channel number to the CMR. | Start a conversion with CONVST. | | <sup>(1)</sup> Auto channel select should be used with the TAG bit enabled. ### Status Output EOC/INT When the status pin is programmed as EOC and the polarity is set as active low, the pin works in the following manner: The EOC output goes low immediately after CONVST goes low when the manual trigger is programmed. EOC stays low throughout the conversion process and returns high when the conversion ends. The EOC output goes low for three conversion clocks after the previous rising edge of EOC, if auto trigger is programmed. This status pin is programmable. It can be used as an EOC output (CFR\_D[7:6] = 1, 1) where the low time is equal to the conversion time. This status pin can also be used as INT (CFR\_D[7:6] = 1, 0), which is set low as the end of a conversion is brought high (cleared) by the next read cycle. The polarity of this pin, used as either function (that is, EOC or INT), is programmable through CFR\_D7. #### **Power-Down Modes** The ADS7279/80 has a comprehensive, built-in power-down feature. There are three power-down modes: Deep power-down mode, Nap power-down mode, and Auto nap power-down mode. All three power-down modes are enabled by setting the related CFR bits. The first two power-down modes are activated when enabled. A wakeup command, 1011b, resumes device operation from a power-down mode. Auto nap power-down mode works slightly differently. When the converter is enabled in Auto nap power-down mode, an end of conversion instance (EOC) puts the device into auto nap power-down. The beginning of sampling resumes converter operation. The contents of the configuration register are not affected by any of the power-down modes. Any ongoing conversion when nap or deep power-down is activated is aborted. Figure 57. Typical Analog Supply Current Drop vs Time After Power-Down ### Deep Power-Down Mode Deep power-down mode can be activated by writing to configuration register bit CFR\_D2. When the device is in Deep power-down mode, all blocks except the interface are in power-down. The external SCLK is internally blocked. Also, all bias currents and the internal oscillator are turned off. In this mode, supply current falls from 5.7mA to 4nA within 100ns. The wake-up time after a deep power-down is 1µs. When bit D2 in the configuration register is set to '0', the device is in Deep power-down. Setting this bit to '1' or sending a wake-up command resumes the converter operation from the Deep power-down state. #### Nap Mode In Nap mode, the ADS7279/80 turns off biasing of the comparator and the mid-voltage buffer. In this mode, supply current falls from 5.7mA in normal mode to about 0.3mA within 200ns after the configuration cycle. The wake-up (resume) time from Nap power-down mode is 3 CCLKs (143ns with a 21MHz conversion clock). As soon as the CFR\_D3 bit in the control register is set to '0', the device goes into Nap power-down mode, regardless of the conversion state. Setting this bit to '1' or sending a wake-up command resumes converter operation from the Nap power-down state. #### Auto Nap Mode Auto nap mode is almost identical to nap mode. The only difference is the time when the device is actually powered down and the method used to wake up the device. Configuration register bit D4 is only used to enable/disable Auto nap mode. If Auto nap mode is enabled, the device turns off the biasing after the conversion has finished; that is, the end of conversion activates Auto nap power-down mode. Supply current falls from 5.7mA in normal mode to about 0.3mA within 200ns. A CONVST command resumes the device and turns on the biasing on again in 3 CCLKs (143ns with a 21MHz conversion clock). The device can also be woken up by disabling auto nap mode when bit D4 of the configuration register is set to '1'. Any channel select command 0XXXb, a wake-up command, or the set default mode command 1111b can also wake up the device from Auto nap power-down. Table 2 compares the various power-down modes. #### NOTE: - 1. This wake-up command is the word 1011b in the command word. This command sets bits D2 and D3 to '1' in the configuration register, but not D4. A wake-up command removes the device from any of these power-down states, Deep/Nap/Auto nap power-down. - 2. Wake-up time is defined as the time between when the host processor tries to wake up the converter and when a conversion start can occur. **Table 2. Power-Down Mode Comparisons** | TYPE OF POWER-DOWN | SUPPLY<br>CURRENT<br>AT 5V/3V | POWER-DOWN BY | TIME TO<br>POWER-DOWN<br>(ns) | WAKE-UP BY | WAKE-UP<br>TIME | ENABLE | |------------------------|-------------------------------|-------------------------|-------------------------------|--------------------------------------------------------------------------------------------------|-----------------|---------| | Normal operation | 5.7mA/4.5mA | _ | _ | _ | _ | _ | | Deep power-down | 4nA/1nA | Setting CFR | 100 | Woken up by command 1011b | 1μs | Set CFR | | Nap power-down | 0.3mA/0.25mA | Setting CFR | 200 | Woken up by command 1011b | 3 CCLKs | Set CFR | | Auto nap<br>power-down | 0.3mA/0.25mA | EOC (end of conversion) | 200 | Woken up by CONVST, any channel select command, default command 1111b, or wake up command 1011b. | 3 CCLKs | Set CFR | www.ti.com Ν N+1 Converter State CONVST EOC EOS EOC Converter N+1 -th Sampling N -th Conversion N+1 -th Conversion State **Read While Converting** 20ns MIN - 1 CCLK MIN = t<sub>1</sub> CS Read N-1 -th Result (For Read Result) Read While Sampling Ons MIN 20ns MIN CS (For Read Result) Read N -th Result Figure 58. Read While Converting versus Read While Sampling (Manual Trigger) Figure 59. Read While Converting versus Read While Sampling with Deep or Nap Power-Down Figure 60. Read While Converting with Auto Nap Power-Down Total Acquisition + Conversion Cycle Time: Auto trigger: = 21 CCLKs Manual: ≥ 21 CCLKs Manual + deep ≥ 4 SCLK + 100μs + 3 CCLK + 18 CCLK +16 SCLK + 1μs power-down: Manual + nap power-down: ≥ 4 SCLK + 3 CCLK + 18 CCLK +16 SCLK Manual + auto nap ≥ 1 CCLK + 3 CCLK + 3 CCLK + 18 CCLK +16 SCLK (use CONVST to resume) power-down: Manual + auto nap ≥ 4 SCLK + 3 CCLK + 3 CCLK + 18 CCLK +16 SCLK (use wake up to resume) power-down: #### **DIGITAL INTERFACE** The serial clock is designed to accommodate the latest high-speed processors with an SCLK frequency up to 50MHz. Each cycle starts with the falling edge of FS/ $\overline{CS}$ . The internal data register content that is made available to the output register at the EOC (presented on the SDO output pin at the falling edge of FS/ $\overline{CS}$ ) is the MSB. Output data are valid at the falling edge of SCLK with a $t_{D1}$ delay so that the host processor can read it at the falling edge. Serial data input is also read at the falling edge of SCLK. The complete serial I/O cycle starts with the first falling edge of SCLK after the falling edge of FS/ $\overline{CS}$ and ends 16 falling edges of SCLK later (see NOTE). The serial interface is very flexible. It works with CPOL = 0 , CPHA = 1 or CPOL = 1, CPHA = 0. This flexibility means the falling edge of FS/ $\overline{CS}$ may fall while SCLK is high. The same relaxation applies to the rising edge of FS/ $\overline{CS}$ where SCLK may be high or low as long as the last SCLK falling edge occurs before the rising edge of FS/ $\overline{CS}$ . #### NOTE: There are cases where a cycle is 4 SCLKs or up to 24 SCLKs depending on the read mode combination. See Table 3 and Table 6 for details. ### **Internal Register** The internal register consists of two parts: 4 bits for the command register (CMR) and 12 bits for configuration data register (CFR). Table 3 summarizes the command set defined by the CMR. | Table 3. Command Set Defined by | Command Register (CMR) <sup>(1)</sup> | |---------------------------------|---------------------------------------| |---------------------------------|---------------------------------------| | D[15:12] | HEX | COMMAND | D[11:0] | WAKE-UP FROM<br>AUTO NAP | MINIMUM SCLKs<br>REQUIRED | R/W | |----------|-----|----------------------------------------------|------------|--------------------------|---------------------------|-----| | 0000b | 0h | Select analog input channel 0 <sup>(2)</sup> | Don't care | Y | 4 | W | | 0001b | 1h | Select analog input channel 1 <sup>(2)</sup> | Don't care | Y | 4 | W | | 0010b | 2h | Don't care | Don't care | _ | - | - | | 0011b | 3h | Don't care | Don't care | _ | - | _ | | 0100b | 4h | Don't care | Don't care | - | - | _ | | 0101b | 5h | Don't care | Don't care | - | - | - | | 0110b | 6h | Don't care | Don't care | _ | - | - | | 0111b | 7h | Don't care | Don't care | _ | - | - | | 1000b | 8h | Reserved for factory test, don't use | Reserved | - | - | _ | | 1001b | 9h | Reserved for factory test, don't use | Reserved | _ | - | _ | | 1010b | Ah | Reserved for factory test, don't use | Reserved | _ | - | - | | 1011b | Bh | Wake up | Don't care | Υ | 4 | W | | 1100b | Ch | Read CFR | Don't care | _ | 16 | R | | 1101b | Dh | Read data | Don't care | _ | 14 | R | | 1110 | Eh | Write CFR | CFR value | _ | 16 | W | | 1111b | Fh | Default mode (load CFR with default value) | Don't care | Y | 4 | W | <sup>(1)</sup> When SDO is not in 3-state mode (FS/CS low), the bits from SDO are always part of a conversion result (depending on how many SCLKs are supplied). ## WRITING TO THE CONVERTER There are two different types of writes to the register: a 4-bit write to the CMR and a full 16-bit write to the CMR plus CFR. The command set is listed in Table 3. A simple command requires only 4 SCLKs and the write takes effect at the fourth falling edge of SCLK. A 16-bit write or read takes at least 16 SCLKs (see Table 6 for exceptions that require more than 16 SCLKs). <sup>(2)</sup> These two commands apply to the ADS7280 only. ## **Configuring the Converter and Default Mode** The converter can be configured with command 1110b (write to the CFR) or command 1111b (default mode). A write to the CFR requires a 4-bit command followed by 12 bits of data. A 4-bit command takes effect at the fourth falling edge of SCLK. A CFR write takes effect at the 16th falling edge of SCLK. A default mode command can be achieved by simply tying SDI to +VBD. As soon as the chip is selected, at least four '1's are clocked in by SCLK. The default value of the CFR is loaded into the CFR at the fourth falling edge of SCLK. CFR default values are all 1s (except for CFR\_D1 on the ADS7279; this bit is ignored by the device and is always read as a '0'). The same default values apply for the CFR after a power-on reset (POR) and software reset. #### READING THE CONFIGURATION REGISTER The host processor can read back the value programmed in the CFR by issuing command 1100b. The timing is similar to reading a conversion result, except that CONVST is not used and there is no activity on the EOC/INT pin. The CFR value read back contains the first four MSBs of conversion data plus valid 12-bit CFR contents. Table 4 shows the Configuration Register Map. Table 4. Configuration Register (CFR) Map | SDI BIT | | | | | |--------------------------|----------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|--|--| | CFR - D[11 - 0] | DEFINITION | | | | | | Channel select mode | | | | | D11 default = 1 | Manual channel select enabled. Use channel select commands to access a different channel. | Auto channel select enabled. All channels are sampled and converted sequentially until the cycle after this bit is set to 0. | | | | D10 default = 1 | Conversion clock (CCLK) source select | | | | | DTO default = T | 0: Conversion clock (CCLK) = SCLK/2 | 1: Conversion clock (CCLK) = Internal OSC | | | | D9 default = 1 | Trigger (conversion start) select: start conversion at the end of sampling ( | EOS). If D9 = 0, the D4 setting is ignored. | | | | D9 default = 1 | 0: Auto trigger automatically starts (4 internal clocks after EOC inactive) | 1: Manual trigger manually started by falling edge of CONVST | | | | D8 default = 1 | Don't care | Don't care | | | | D7 default = 1 | Pin 10 polarity select when used as an output (EOC/INT) | | | | | D7 delault = 1 | 0: EOC Active high / INT active high | 1: EOC active low / INT active low | | | | D6 default = 1 | Pin 10 function select when used as an output (EOC/INT) | | | | | Do delault = 1 | 0: Pin used as INT | 1: Pin used as EOC | | | | D5 default = 1 | Pin 10 I/O select for chain mode operation | | | | | Do deladit = 1 | 0: Pin 10 is used as CDI input (chain mode enabled) | 1: Pin 10 is used as EOC/INT output | | | | D4 default = 1 | Auto nap power-down enable/disable (mid voltage and comparator shut down between cycles). This bit setting is ignored if D9 = 0. | | | | | D4 default = 1 | 0: Auto nap power-down enabled (not activated) | 1: Auto nap power-down disabled | | | | D3 default = 1 | Nap power-down (mid voltage and comparator shut down between cycles). This bit is set to 1 automatically by wake-up command. | | | | | D3 deladit = 1 | 0: Enable/activate device in nap power-down | 1: Remove device from nap power-down (resume) | | | | D2 default = 1 | Deep power-down. This bit is set to 1 automatically by wake-up command. | | | | | D2 deladit = 1 | 0: Enable/activate device in deep power-down | 1: Remove device from deep power-down (resume) | | | | D1 default = | TAG bit enable. This bit is ignored by the ADS7279 and is always read 0. | | | | | 0: ADS7279<br>1: ADS7280 | 0: TAG bit disabled. | 1: TAG bit output enabled. TAG bit appears at the 17th SCLK. | | | | D0 default = 1 | Reset | | | | | Do delault = 1 | 0: System reset | 1: Normal operation | | | #### **READING CONVERSION RESULT** The conversion result is available to the input of the <u>output</u> data register (ODR) at EOC and presented to the output of the output register at the next falling edge of $\overline{CS}$ or FS. The host processor can then shift the data out via the SDO pin any time except during the quiet zone. This quiet zone is 20ns before and 20ns after the end of sampling (EOS) period. In the quiet zone the FS/CS should be high, to avoid performance loss <u>when switching</u> from sampling-mode to hold-mode. End of sampling (EOS) is defined as the falling edge of $\overline{CONVST}$ when manual trigger is used or the end of the third conversion clock (CCLK) after EOC if auto trigger is used. The falling edge of FS/CS should not be placed at the precise moment of the end of a conversion; otherwise, the data may be corrupt. There must be a minimum of at least one conversion clock (CCLK) delay at the end of a conversion. If FS/CS is placed before the end of a conversion, the previous conversion result is read. If FS/CS is placed after the end of a conversion, the current conversion result is read. The conversion result is 14-bit data in straight binary format as shown in Table 5. Generally, 14 SCLKs are necessary, but there are exceptions where more than 14 SCLKS are required (see Table 6). Data output from the serial output (SDO) is left-adjusted, MSB first. The 14-bit conversion result is followed by '00', the TAG bit (if enabled), and additional zeros. SDO remains low until FS/CS is brought high again. | DESCRIPTION | ANALOG VALUE | DIGITAL OUTPUT | | |-----------------------------|--------------------------|-------------------|----------| | Full-scale range | $V_{REF}$ | STRAIGHT BINARY | | | Least significant bit (LSB) | V <sub>REF</sub> /16384 | BINARY CODE | HEX CODE | | Full-scale | +V <sub>REF</sub> – 1LSB | 11 1111 1111 1111 | 3FFF | | Midscale | V <sub>REF</sub> /2 | 10 0000 0000 0000 | 2000 | | Midscale – 1LSB | V <sub>REF</sub> /2-1LSB | 01 1111 1111 1111 | 1FFF | | Zero | 0 V | 00 0000 0000 0000 | 0000 | Table 5. Ideal Input Voltages and Output Codes SDO is active when FS/CS is low. The rising edge of FS/CS 3-states the SDO output. #### NOTE: Whenever SDO is not in 3-state mode (that is, when FS/CS is low), a portion of the conversion result is output at the SDO pin. The number of bits depends on how many SCLKs are supplied. For example, a manual select channel command cycle requires 4 SCLKs; therefore, 4MSBs of the conversion result are output at SDO. The exception is that SDO outputs all 1s during the cycle immediately after any reset (POR or software reset). If SCLK is used as the conversion clock (CCLK) and a continuous SCLK is used, it is not possible to clock out all 14 SDO bits during the sampling time (6 SCLKs) because of the quiet zone requirement. In this case, it is better to read the conversion result during the conversion time (36 SCLKs or 48 SCLKs in Auto nap mode). #### **TAG Mode** The ADS7280 includes a feature, TAG, that can be used as a tag to indicate which channel sourced the converted result. An address bit is added after the LSB read out from SDO that indicates which channel the result came from if TAG mode is enabled. This address bit is '0' for channel 0 and '1' for channel 1. The converter requires more than the 16 SCLKs that are required for a 4-bit command plus 12-bit CFR or 14 data bits followed by '00' because of the additional TAG bit. #### **Chain Mode** The ADS7279/80 can operate as a single converter or in a system with multiple converters. System designers can take advantage of the simple, high-speed, SPI-compatible serial interface by cascading the devices in a daisy-chain when multiple converters are used. A bit in the CFR is used to reconfigure the EOC/INT status pin as a secondary serial data input, chain data input (CDI), for the conversion result from an upstream converter. This configuration is chain mode operation. A typical connection of three converters is shown in Figure 61. Figure 61. Multiple Converters Connected Using Chain Mode When multiple converters are used in daisy-chain mode, the first converter is configured in regular mode while the other converters are configured in chain mode. When a converter is configured in chain mode, the CDI input data go straight to the output register; therefore, the serial input data passes through the converter with a 16 SCLK (if the TAG feature is disabled) or a 24 SCLK delay, as long as CS is active. Figure 62 shows a detailed timing diagram. In this timing, the conversions in each converter are performed simultaneously. Cascaded Manual Trigger/Read While Sampling (Use internal CCLK, EOC, and INT programmed as active low) CS held low during the N times 16 bits transfer cycle Figure 62. Simplified Cascade Mode Timing with Shared CONVST and Continuous CS Care must be given to handle the multiple $\overline{CS}$ signals when the converters operate in daisy-chain mode. The different chip select signals must be low for the entire data transfer (in this example, 48 bits for three converters). The first 16-bit word after the falling chip select is always the data from the chip that received the chip select signal. Case 1: If chip select is not toggled ( $\overline{CS}$ stays low), the next 16 bits are data from the upstream converter, and so on. This configuration is shown in Figure 62. If there is no upstream converter in the chain, as with converter #1 in the example, the same data from the converter are going to be shown repeatedly. Case 2: If the chip select is toggled during a chain mode data transfer cycle, as illustrated in Figure 63, the same data from the converter are read out again and again in all three discrete 16-bit cycles. This result is not a desired outcome. Cascaded Manual Trigger/Read While Sampling (Use internal CCLK, EOC, and $\overline{\text{INT}}$ programmed as active low) Figure 63. Simplified Cascade Mode Timing with Shared CONVST and Discrete CS Figure 64 shows a slightly different scenario where $\overline{\text{CONVST}}$ is not shared by the second converter. Converters #1 and #3 have the same $\overline{\text{CONVST}}$ signal. In this case, converter #2 simply passes the previous conversion data downstream. Cascaded Manual Trigger/Read While Sampling (Use internal CCLK, EOC, and \$\overline{INT}\$ programmed as active low) \$\overline{CS}\$ held low during the N times 16 bits transfer cycle Figure 64. Simplified Cascade Timing (Separate CONVST) The number of SCLKs required for a serial read cycle depends on the combination of different read modes, TAG bit, chain mode, and the way a channel is selected (that is, auto channel select). These possible configurations are listed in Table 6. Table 6. Required SCLKs For Different Read-Out Mode Combinations | CHAIN MODE<br>ENABLED CFR.D5 | AUTO CHANNEL<br>SELECT CFR.D11 | TAG ENABLED CFR.D1 | NUMBER OF SCLK<br>PER SPI READ | TRAILING BITS | |------------------------------|--------------------------------|--------------------|--------------------------------|-----------------------------| | 0 | 0 | 0 | 14 | None | | 0 | 0 | 1 | ≥ 17 | MSB is TAG bit plus zero(s) | | 0 | 1 | 0 | 14 | None | | 0 | 1 | 1 | ≥ 17 | TAG bit plus seven zeros | | 1 | 0 | 0 | 16 | None | | 1 | 0 | 1 | 24 | TAG bit plus seven zeros | | 1 | 1 | 0 | 16 | None | | 1 | 1 | 1 | 24 | TAG bit plus seven zeros | SCLK skew between converters and data path delay through the converters configured in chain mode can affect the maximum frequency of SCLK. The delay can also be affected by supply voltage and loading. It may be necessary to slow down the SCLK when the devices are configured in chain mode. Figure 65 shows a typical delay process through multiple converters linked in daisy-chain mode. Figure 65. Typical Delay Through Converters Configured in Chain Mode ### **RESET** The converter has two reset mechanisms: a power-on reset (POR) and a software reset using CFR\_D0. These two mechanisms are NOR-ed internally. When a reset (software or POR) is issued, all register data are set to the default values (all 1s) and the SDO output (during the cycle immediately after reset) is set to all 1s. The state machine is reset to the power-on state. Figure 66 illustrates the digital output under a reset condition. Figure 66. Digital Output Under Reset Condition When the device is powered up, the POR sets the device to default mode when AVDD reaches 1.5V. When the device is powered down, the POR circuit requires AVDD to remain below 125mV for at least 350ms to ensure proper discharging of internal capacitors and to correct the behavior of the ADC when powered up again. If AVDD drops below 400mV but remains above 125mV, the internal POR capacitor does not discharge fully and the device requires a software reset to perform correctly after the recovery of AVDD (this condition is shown as the *undefined zone* in Figure 67). Figure 67. Relevant Voltage Levels for POR ## **APPLICATION INFORMATION** ## **TYPICAL CONNECTION** Figure 68 shows a typical circuit configuration for the device. Figure 68. Typical Circuit Configuration # **Revision History** NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | C. | langes from Original (May 2000) to Nevision A | raye | |----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------| | • | Added +REF to AGND and -REF to AGND specifications to voltage range section of Absolute Maximum Ratings tal | ble 2 | | • | Changed conditions of the 5V Electrical Characteristics to include +VA = 4.5V to 5.5V | 3 | | • | Changed conditions of the 5V Electrical Characteristics to include +VA = 4.5V to 5.5V | 4 | | • | Deleted typical specification for V <sub>REF</sub> [REF+ – (REF–)] input reference range in the External Voltage Reference Input section of the 5V <i>Electrical Characteristics</i> | | | • | Changed test condition of PD mode, supply current row of the Power-Supply Requirements section of the 5V<br>Electrical Characteristics | 4 | | • | Changed the V <sub>REF</sub> rows of the External Voltage Reference Input section of the 2.5V Electrical Characteristics | 6 | | • | Changed test condition of PD mode, supply current row of the Power-Supply Requirements section of the 2.5V<br>Electrical Characteristics | 7 | | • | Corrected typo in Figure 2 | 12 | | • | Corrected typo in Figure 3 | 13 | | • | Corrected typo in Figure 5 | 14 | | • | Added last sentence to the Driver Amplifier Choice section | 24 | | • | Updated Figure 54 | 24 | | • | Updated Figure 55 | 24 | | • | Changed fifth sentence of Deep Power-Down Mode section | 27 | | • | Added supply current value to Auto-nap power-down row of Table 2 | | | • | Added Figure 67 and corresponding paragraph to the RESET section | 37 | ### PACKAGE OPTION ADDENDUM www.ti.com 24-Aug-2009 #### PACKAGING INFORMATION | Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> | |------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------| | ADS7279IPW | ACTIVE | TSSOP | PW | 16 | 90 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | ADS7279IPWG4 | ACTIVE | TSSOP | PW | 16 | 90 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | ADS7279IPWR | ACTIVE | TSSOP | PW | 16 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | ADS7279IPWRG4 | ACTIVE | TSSOP | PW | 16 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | ADS7279IRSAR | ACTIVE | QFN | RSA | 16 | 3000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | ADS7279IRSARG4 | ACTIVE | QFN | RSA | 16 | 3000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | ADS7279IRSAT | ACTIVE | QFN | RSA | 16 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | ADS7279IRSATG4 | ACTIVE | QFN | RSA | 16 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | ADS7280IPW | ACTIVE | TSSOP | PW | 16 | 90 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | ADS7280IPWG4 | ACTIVE | TSSOP | PW | 16 | 90 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | ADS7280IPWR | ACTIVE | TSSOP | PW | 16 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | ADS7280IPWRG4 | ACTIVE | TSSOP | PW | 16 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | ADS7280IRSAR | ACTIVE | QFN | RSA | 16 | 3000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | ADS7280IRSARG4 | ACTIVE | QFN | RSA | 16 | 3000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | ADS7280IRSAT | ACTIVE | QFN | RSA | 16 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | ADS7280IRSATG4 | ACTIVE | QFN | RSA | 16 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | <sup>&</sup>lt;sup>(1)</sup> The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) <sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. ## PACKAGE OPTION ADDENDUM www.ti.com 24-Aug-2009 (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # PACKAGE MATERIALS INFORMATION www.ti.com 14-Jul-2012 # TAPE AND REEL INFORMATION ### **REEL DIMENSIONS** ### **TAPE DIMENSIONS** | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### TAPE AND REEL INFORMATION ### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | ADS7279IPWR | TSSOP | PW | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | ADS7279IRSAR | QFN | RSA | 16 | 3000 | 330.0 | 12.4 | 4.3 | 4.3 | 1.5 | 8.0 | 12.0 | Q2 | | ADS7279IRSAT | QFN | RSA | 16 | 250 | 330.0 | 12.4 | 4.3 | 4.3 | 1.5 | 8.0 | 12.0 | Q2 | | ADS7280IPWR | TSSOP | PW | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | ADS7280IRSAR | QFN | RSA | 16 | 3000 | 330.0 | 12.4 | 4.3 | 4.3 | 1.5 | 8.0 | 12.0 | Q2 | | ADS7280IRSAT | QFN | RSA | 16 | 250 | 330.0 | 12.4 | 4.3 | 4.3 | 1.5 | 8.0 | 12.0 | Q2 | www.ti.com 14-Jul-2012 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------|--------------|-----------------|------|------|-------------|------------|-------------| | ADS7279IPWR | TSSOP | PW | 16 | 2000 | 367.0 | 367.0 | 35.0 | | ADS7279IRSAR | QFN | RSA | 16 | 3000 | 338.1 | 338.1 | 20.6 | | ADS7279IRSAT | QFN | RSA | 16 | 250 | 338.1 | 338.1 | 20.6 | | ADS7280IPWR | TSSOP | PW | 16 | 2000 | 367.0 | 367.0 | 35.0 | | ADS7280IRSAR | QFN | RSA | 16 | 3000 | 338.1 | 338.1 | 20.6 | | ADS7280IRSAT | QFN | RSA | 16 | 250 | 338.1 | 338.1 | 20.6 | PW (R-PDSO-G16) # PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side. - E. Falls within JEDEC MO-153 # PW (R-PDSO-G16) # PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. # RSA (S-PVQFN-N16) # PLASTIC QUAD FLATPACK NO-LEAD NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - C. Quad Flatpack, No—leads (QFN) package configuration. - D. The package thermal pad must be soldered to the board for thermal and mechanical performance. - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. - F. Falls within JEDEC MO-220. # RSA (S-PVQFN-N16) PLASTIC QUAD FLATPACK NO-LEAD ### THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. #### NOTES: - A. All linear dimensions are in millimeters - B. The Pin 1 Identification mark is an optional feature that may be present on some devices In addition, this Pin 1 feature if present is electrically connected to the center thermal pad and therefore should be considered when routing the board layout. # RSA (S-PVQFN-N16) # PLASTIC QUAD FLATPACK NO-LEAD NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, QFN Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - F. Customers should contact their board fabrication site for solder mask tolerances. #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949. Products Applications Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u> RFID www.ti-rfid.com OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a> Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>