# Micro-Stepping Stepper Motor Bridge Controller ### Introduction The AMIS-30422 is a micro-stepping stepper motor bridge controller for large current range bipolar applications. The chip interfaces via a SPI interface with an external controller in order to control two external power NMOS H-bridges. It has an on-chip voltage regulator, current sensing, self adapting PWM controller and pre-driver with smart slope control switching allowing the part to be EMC compliant with industrial and automotive applications. It uses a proprietary PWM algorithm for reliable current control. The AMIS-30422 contains a current translation table and takes the next micro-step depending on the clock signal on the "NXT" input pin and the status of the "DIR" (direction) register or input pin. The chip provides a so-called "Speed and Load Angle" output. This allows the creation of stall detection algorithms and control loops based on load angle to adjust torque and speed. The AMIS-30422 is implemented in a mature technology, enabling fast high voltage analog circuitry and multiple digital functionalities on the same chip. The chip is fully compatible with automotive voltage requirements. The AMIS-30422 is easy to use and ideally suited for large current stepper motor applications in the automotive, industrial, medical and marine environment. With the on-chip voltage regulator it further reduces the BOM for mechatronic stepper applications. # **Key Features** - Dual H-Bridge Pre-Drivers for 2-Phase Stepper Motors - Programmable Current via SPI - On-chip Current Translator - SPI Interface - Speed and Load Angle Output - 9 Step Modes from Full Step up to 128 Micro-Steps - Current-Sense via Two External Sense Resistors - PWM Current Control with Automatic Selection of Fast and Slow Decay - Low EMC PWM with Selectable Voltage Slopes - Full Output Protection and Diagnosis - Thermal Warning and Shutdown - Compatible with 3.3 V Microcontrollers - Integrated 3.3 V Regulator to Supply External Microcontroller - Integrated Reset Function to Reset External Microcontroller - Integrated Watchdog Function - These Devices are Pb-Free and are RoHS Compliant # ON Semiconductor® http://onsemi.com QFN48 CASE 485AJ #### MARKING DIAGRAM 1 O AMIS30422 0C422-001 AWLYYWW A = Assembly Location WL = Wafer Lot YY = Year WW = Work Week G = Pb-Free Package # **ORDERING INFORMATION** See detailed ordering and shipping information in the package dimensions section on page 44 of this data sheet. # **BLOCK DIAGRAM** Figure 1. Block Diagram AMIS-30422 Figure 2. Pin Out AMIS-30422 **Table 1. PIN LIST AND DESCRIPTION** | Name | Pin | Description | Туре | Equivalent<br>Schematic | |---------|---------------------------------------------------|-----------------------------------------------------------------|----------------|-------------------------| | MOTXP | 2 | Positive end of phase X-coil | Analog I/O | | | GXTL | 3 | Gate of external NMOS FET of the X bridge top left side | Analog Output | | | GXBR | 4 | Gate of external NMOS FET of the X bridge bottom right side | Analog Output | | | MOTXN | 5 | Negative end of phase X-coil | Analog I/O | | | GXTR | 6 | Gate of external NMOS FET of the X bridge top right side | Analog Output | 1 | | RSENSXP | 7 | Resistor sense of the X bridge positive pin | Analog Input | | | RSENSXN | 8 | Resistor sense of the X bridge negative pin | Analog Input | | | REF | 9 | Maximum Coil Current Setting | Analog Input | Type 7 | | VDD | 11 | Low voltage supply output (needs external decoupling capacitor) | Supply | Type 8 | | GND | 12 | Ground, heat sink | Supply | | | VREGH | 13 | High voltage supply output | Analog output | 1 | | SLA | 14 | Speed and Load Angle output | Analog output | Type 6 | | ERRb | 15 | Error output | Digital Output | Type 2 or 4 | | CLR | 16 | Clear input | Digital Input | Type 5 | | WDb | 17 | Watchdog and Power On Reset output | Digital Output | Type 2 or 4 | | HOLDCUR | 18 | Hold Current Input | Digital Input | | | CLK | 21 | SPI Clock input | Digital Input | Type 1 | | CSb | 22 | SPI Chip Select input | Digital Input | Type 3 | | DI | 23 | SPI Data input | Digital Input | Type 1 | | DO | 24 | SPI Data output | Digital Output | Type 4 | | TEST | 25 | Test input. To be tied to ground. | Digital Input | Type 1 | | NXT | 26 | Next Microstep input | Digital Input | Type 1 | | DIR | 27 | Direction input | Digital Input | Type 1 | | RSENSYN | 29 | Resistor sense of the Y bridge negative pin | Analog Input | 1 | | RSENSYP | 30 | Resistor sense of the Y bridge positive pin | Analog Input | 1 | | GYTR | 31 | Gate of external NMOS FET of the Y bridge top right side | Analog Output | 1 | | MOTYN | 32 | Negative end of phase Y-coil | Analog I/O | 1 | | GYBR | 33 | Gate of external NMOS FET of the Y bridge bottom right side | Analog Output | 1 | | GYTL | 34 | Gate of external NMOS FET of the Y bridge top left side | Analog Output | | | MOTYP | 35 | Positive end of phase Y-coil | Analog I/O | | | GYBL | 36 | Gate of external NMOS FET of the Y bridge bottom left side | Analog Output | | | GND | 40 | Ground, heat sink | Supply | | | VBB | 41 | High voltage supply input | Supply | Type 9 | | CPN | 42 | Negative connection of charge pump capacitor | Analog I/O | | | CPP | 43 | Positive connection of charge pump capacitor | Analog I/O | | | VCP | 44 | Charge Pump filter capacitor | Analog I/O | | | GND | 45 | Ground, heat sink | Supply | | | GXBL | 48 | Gate of external NMOS FET of the X bridge bottom left side | Analog Output | | | NC | 1, 10, 19,<br>20, 28,<br>37, 38,<br>39, 46,<br>47 | Not connected or connect with ground | | | NOTE: Output type of WDb- and ERRb-pin is selectable through SPI. # **EQUIVALENT SCHEMATICS** Following figure gives the equivalent schematics of the user relevant inputs and outputs. The diagrams are simplified representations of the circuits used. NOTE: Output type of WDb- and ERRb-pin is selectable through SPI, DO-pin is push-pull output with tristate Figure 3. In- and Output Equivalent Diagrams TYPE 7: TYPE 8: VDD Power Supply TYPE 9: VBB Power Supply #### **ELECTRICAL SPECIFICATION** Table 2. ABSOLUTE MAXIMUM RATINGS (Notes 1 and 2) | Symbol | Parameter | Min | Max | Unit | |--------------------|-------------------------------------------------------------------------------|------|-----------------------|------| | $V_{BB}$ | Analog DC supply voltage (Note 3) | -0.3 | +40 | V | | I <sub>load</sub> | Logic supply external load current, Normal Mode | 0 | -10 | mA | | | Logic supply external load current, Sleep Mode | 0 | -1 | mA | | V <sub>RSENS</sub> | Voltage on pins RSENSXP, RSENSXN, RSENSYP and RSENYN | -2.0 | +2.0 | V | | $V_{LVIO}$ | Voltage on digital I/O pins, REF-pin and SLA-pin | -0.3 | 3.6 | V | | | | | V <sub>DD</sub> + 0.3 | 1 | | I <sub>SLA</sub> | Load current on SLA-pin | 0 | -40 | μΑ | | T <sub>ST</sub> | Storage temperature | -55 | +160 | °C | | TJ | Junction Temperature under bias (Note 4) | -50 | +175 | °C | | $V_{HBM}$ | Human Body Model electrostatic discharge immunity (Note 5) | -2 | +2 | kV | | $V_{HBM}$ | Human Body Model electrostatic discharge immunity, high voltage pins (Note 6) | -4 | +4 | kV | | $V_{MM}$ | Machine Model electrostatic discharge immunity (Note 7) | -150 | +150 | V | | $V_{CDM}$ | Charge Device Model electrostatic discharge immunity (Note 8) | -500 | +500 | V | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. - 1. If more than one value is mentioned, the most stringent applies. - 2. Convention: currents flowing in the circuit are defined as positive. - 3. $+36 \text{ V} < \text{V}_{BB} < +40 \text{ V}$ limited to 1 day over lifetime - 4. Circuit functionality not guaranteed. - 5. According to JESD-A114 - 6. High Voltage Pins MOTxx, VBB, GND; According to JESD-A114 - 7. According to JESD-A114 - 8. According to STM5.3.1-1999 # **RECOMMEND OPERATION CONDITIONS** Operating ranges define the limits for functional operation and parametric characteristics of the device. Note that the functionality of the chip outside these operating ranges is not guaranteed. Operating outside the recommended operating ranges for extended periods of time may affect device reliability. **Table 3. OPERATING RANGES** | Symbol | Parameter | Min | Max | Unit | |----------|-------------------------------------------|------|------|------| | $V_{BB}$ | Analog DC supply | +6 | +30 | V | | $V_{DD}$ | Logic Supply Output Voltage (Normal Mode) | +3.0 | +3.6 | V | | $T_J$ | Junction temperature (Note 9) | -40 | +125 | °C | <sup>9.</sup> High junction temperature can result in reduced lifetime. # **Table 4. DC PARAMETERS** The DC parameters are given for $V_{BB}$ and temperature in their operating ranges unless otherwise specified. Convention: currents flowing in the circuit are defined as positive. | Symbol | Pin(s) | Parameter | Remark/Test Conditions | Min | Тур | Max | Unit | |-----------------------|-------------------------------------------------|--------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-----------------|------| | SUPPLY & \ | OLTAGE RI | EGULATOR | | | | | | | V <sub>BB</sub> | VBB | Nominal operating supply range | | 6 | | 30 | V | | I <sub>BB</sub> | | Total internal current consumption | Unloaded outputs, internal consumption included, H-bridge disabled | | | 20 | mA | | I <sub>SLEEP</sub> | 1 | Sleep mode current consumption | Unloaded outputs, CSb = V <sub>DD</sub> | | | 150 | μΑ | | $V_{DD}$ | VDD | Regulated Output Voltage | –10 mA ≤ I <sub>load</sub> ≤ 0 mA | 3.1 | 3.3 | 3.5 | V | | V <sub>DD_SLEEP</sub> | | Regulated Output Voltage in Sleep | -1 mA ≤ I <sub>load</sub> ≤ 0 mA | 2.1 | 2.95 | 3.63 | V | | I <sub>LOAD</sub> | | External load current | | | | -10 | mA | | I <sub>DDLIM</sub> | 1 | Current limitation | Pin shorted to ground | -20 | | -80 | mA | | I <sub>LOAD_PD</sub> | 1 | Output current in sleep | | | | -1 | mA | | V <sub>REGH</sub> | VREGH | High voltage regulator | $V_{BBLV} \le V_{BB} \le 30 \text{ V}$ Based on Figure 9 H-bridge disabled $13.25 \text{ V} \le V_{BBLV} \le 15.75 \text{ V}$ | 11.2 | 12.0 | 12.8 | V | | | | | $\begin{array}{c} 6~V \leq V_{BB} < V_{BBLV} \\ \text{Based on Figure 9} \\ \text{H-bridge disabled} \\ 13.25~V \leq V_{BBLV} \leq 15.75~V \end{array}$ | | | V <sub>BB</sub> | V | | POWER ON | RESET (PO | PR) | | | | | | | V <sub>DDH</sub> | | Internal POR comparator threshold | V <sub>DD</sub> rising, see Figure 4 | 1.44 | 1.8 | 2.53 | | | V <sub>DDL</sub> | VDD | Internal POR comparator threshold | V <sub>DD</sub> falling, see Figure 4 | 1.16 | 1.5 | 1.93 | ٧ | | $V_{DDhys}$ | | Internal POR comparator hysteresis | | | 0.3 | | | | UNDERVOL | TAGE | | | | • | | • | | V <sub>BBUH</sub> | | V <sub>BB</sub> undervoltage release level | V <sub>BB</sub> rising, see Figure 5 | 5.5 | | 6.5 | | | V <sub>BBUL</sub> | VBB | V <sub>BB</sub> undervoltage trigger level | V <sub>BB</sub> falling, see Figure 5 | 5.3 | | 6.3 | ٧ | | V <sub>BBUhys</sub> | 1 | V <sub>BB</sub> undervoltage hysteresis | | | 0.25 | | | | PRE-DRIVE | R | | - | | • | • | • | | I <sub>ON</sub> | , , , , , , , , , , , , , , , , , , , | Gate charge current | Selectable through SPI | -3 | | -33 | mA | | I <sub>OFF</sub> | TR, GXTL,<br>SR, GXBL,<br>TR, GYTL,<br>SR, GYBL | Gate discharge current | Selectable through SPI | 3 | | 33 | mA | | R <sub>SW</sub> | GXTR,<br>GXBR,<br>GYTR,<br>GYBR, | Switch On-resistance | See also Figure 10 | | 10 | 25 | Ω | # **Table 4. DC PARAMETERS** The DC parameters are given for $V_{BB}$ and temperature in their operating ranges unless otherwise specified. Convention: currents flowing in the circuit are defined as positive. | Symbol | Pin(s) | Parameter | Remark/Test Conditions | Min | Тур | Max | Unit | |----------------------------------------|-----------------------|----------------------------------------|--------------------------------------------------------------------------|-----------------------|-----------------------|-----------------------|-----------| | PRE-DRIVE | R | | | | | | | | V <sub>SENS</sub> | | PWM comparator toggle level | Selectable through SPI | 1/40 | | 1/5 | $V_{REF}$ | | V <sub>SENS_Tol</sub> | RSENSxx | PWM comparator toggle level tolerance | | -22 | | +22 | % | | REF INPUT | • | | | • | | • | | | V <sub>REF</sub> | | REF input voltage | | 0 | | VDD | V | | V <sub>REF_Range</sub> | | REF input voltage range | | 0.25 | | 2 | ٧ | | V <sub>REF_TOL</sub> | REF | Tolerance on maximum VREF_Rai | nge | -10 | | +10 | % | | I <sub>REF_LEAK</sub> | | REF input leakage | V <sub>REF</sub> ≤ 1.8 V | -1 | | 1 | μΑ | | R <sub>REF</sub> | 1 | REF input impedance | See also Figure 3 | 10 | 20 | 30 | kΩ | | DIGITAL INF | PUTS | | | | I. | | | | V <sub>IL</sub> | 0114 51 | Logic Low Threshold | | 0 | | 0.3 x V <sub>DD</sub> | V | | V <sub>IH</sub> | CLK, DI,<br>CSb, NXT, | Logic High Threshold | | 0.7 x V <sub>DD</sub> | | $V_{DD}$ | V | | R <sub>pd</sub> | DIR, CLR,<br>HOLDCUR | Internal Pull Down Resistor | Csb and CLR excluded,<br>See also Figure 3 | 250 | | 1100 | kΩ | | R <sub>pu</sub> | CSb | Internal Pull Up Resistor | See also Figure 3 | 250 | | 1100 | kΩ | | DIGITAL OU | TPUTS | | • | • | • | | | | V <sub>OL</sub> | | Logic low output level | Output set to type 4 (see | | | 0.5 | | | V <sub>OH</sub> | DO,<br>ERRb, | Logic high output level | Figure 3) | V <sub>DD</sub> – 0.5 | | | V | | V <sub>OL_OPEN</sub> | WDb | Logic Low level open drain | I <sub>OL</sub> = 8 mA, Output set to type 2 (see Figure 3), DO excluded | | | 0.5 | | | SPEED AND | LOAD ANG | GLE OUTPUT | | | | | | | V <sub>out</sub> | | Output Voltage Range | | 0.5 | | V <sub>DD</sub> – 0.5 | V | | V <sub>off</sub> | | Output Offset SLA-pin | Selectable through SPI | 0.6 | | 1.2 | V | | V <sub>off_tol</sub> | | Tolerance on SLA output offset | | -17 | | +17 | % | | G <sub>SLA</sub> | SLA | Gain of SLA-pin = $V_{BEMF} / V_{SLA}$ | Selectable through SPI | 0.0625 | | 1 | | | G <sub>SLA_tol</sub> | | Tolerance on SLA gain | | -10 | | +10 | % | | R <sub>out</sub> | | Output Resistance SLA-pin | See also Figure 3 | | | 1 | kΩ | | I <sub>SLA_load</sub> | | Load current SLA-pin | | 0 | | -40 | μΑ | | THERMAL V | VARNING & | SHUTDOWN | | | | | | | T <sub>1</sub> | | Trigger level thermal range 1 | See Figure 21 | -5 | 15 | 35 | °C | | T <sub>2</sub> | | Trigger level thermal range 2 | See Figure 21 | 55 | 70 | 85 | °C | | T <sub>3</sub> | 1 | Trigger level thermal range 3 | See Figure 21 | 138 | 150 | 162 | °C | | T <sub>TW</sub> | ] | Thermal Warning | See Figure 21 | 138 | 150 | 162 | °C | | T <sub>TSD</sub> | | Thermal shutdown | See Figure 21 | | T <sub>TW</sub> + 20 | | °C | | CHARGE PU | JMP | | | | | | _ | | V <sub>CP</sub> – V <sub>BB</sub> | | Chargepump overdrive voltage | Based on Figure 9 | 3.5 | $V_{BB}-2.5$ | 15.75 | V | | V <sub>CPP</sub> –<br>V <sub>CPN</sub> | VCP | Chargepump pumping voltage | | 3.5 | V <sub>BB</sub> – 2.5 | 15.75 | ٧ | | C <sub>pump</sub> | 1 | External pump capacitor | See also C <sub>2</sub> Figure 9 | | 220 | | nF | | C <sub>buffer</sub> | CPP CPN | External buffer capacitor | See also C <sub>3</sub> Figure 9 | | 220 | | nF | # **Table 4. DC PARAMETERS** The DC parameters are given for $V_{BB}$ and temperature in their operating ranges unless otherwise specified. Convention: currents flowing in the circuit are defined as positive. | Symbol | Pin(s) | Parameter | Min | Тур | Max | Unit | | |-------------------|----------|--------------------------------------------|--------------------------------------------|-----|------|------|-----| | PACKAGE T | HERMAL R | ESISTANCE VALUE | | | | | | | Dth | | Thermal Resistance | Simulated Conform<br>JEDEC JESD-51, (2S2P) | | 30 | | K/W | | Rth <sub>ja</sub> | | Junction-to-Ambient | Simulated Conform<br>JEDEC JESD-51, (1S0P) | | 60 | | K/W | | Rth <sub>jp</sub> | | Thermal Resistance Junction-to-Exposed Pad | | | 0.95 | | K/W | **Table 5. AC PARAMETER** The AC parameters are given for $V_{BB}$ and temperature in their operating ranges unless otherwise specified. | Symbol | Pin(s) | Parameter | Remark/Test Conditions | Min | Тур | Max | Unit | |--------------------------|-----------|---------------------------------------------|-----------------------------------------------|------|-----|--------|------| | INTERNAL ( | OSCILLATO | DR . | | | | | | | f <sub>osc</sub> | | Frequency of internal oscillator | | 6.4 | 8 | 9.6 | MHz | | POWER-UP | ) | | | | | | | | t <sub>PU</sub> | | Power-up time | C <sub>VDD</sub> = 200 nF, See Figure 4 | | | 60 | μs | | t <sub>POR</sub> | POR | Reset duration | See Figure 4 | 80 | 100 | 120 | ms | | t <sub>RF</sub> | POR | Reset filter time | See Figure 4 | 1 | | 15 | μS | | t <sub>DSPI</sub> | | SPI Delay | See Figure 4 | | | 500 | μs | | PREDRIVER | 1 | | | | | | | | f <sub>PWM</sub> | | PWM frequency | Frequency depends only on internal oscillator | 20 | 25 | 30 | kHz | | t <sub>1</sub> | | Bridge MOSFET switch on time t <sub>1</sub> | Selectable through SPI.<br>See Figure 11. | 375 | | 1250 | ns | | t <sub>2</sub> | | Bridge MOSFET switch on time t <sub>2</sub> | Selectable through SPI.<br>See Figure 11. | 1250 | | 4750 | ns | | t <sub>off</sub> | | Bridge MOSFET switch off time | Selectable through SPI.<br>See Figure 11. | 1250 | | 4750 | ns | | t <sub>switch_tol</sub> | | Bridge MOSFET switch on/off toler-<br>ance | | -20 | | +20 | % | | t <sub>open</sub> | | Open circuit time out | Selectable through SPI | 0.32 | | 163.84 | ms | | topen_acc | | Open circuit time out accuracy | | -20 | | +20 | % | | t <sub>nocross</sub> | | Non overlap time | Selectable through SPI | 0 | | 500 | ns | | t <sub>nocross_acc</sub> | | Non overlap accuracy | | -20 | | +20 | % | **Table 5. AC PARAMETER** The AC parameters are given for $V_{BB}$ and temperature in their operating ranges unless otherwise specified. | Symbol | Pin(s) | Parameter | Remark/Test Conditions | Min | Тур | Max | Unit | |-------------------------|------------------|-----------------------------------------------------------------|-----------------------------------------------------------------------------|------|-----|------|------| | DIGITAL INP | UTS | | | | | | | | t <sub>NXT_HI</sub> | | NXT Minimum, high pulse width | | 625 | | | ns | | t <sub>NXT_LO</sub> | | NXT Minimum, low pulse width | | 625 | | | ns | | t <sub>DIR_SET</sub> | | NXT set up time, following change of DIR or <dirctrl></dirctrl> | | 1.28 | | | μs | | t <sub>DIR_HOLD</sub> | | NXT hold time, before change of DIR or <dirctrl></dirctrl> | | 1.28 | | | μs | | t <sub>SLP_SET</sub> | | <slp> set up time</slp> | See Figure 6 | 300 | | | μs | | t <sub>SLP_HOLD</sub> | | <slp> hold time</slp> | | 1 | | | μs | | t <sub>MOTEN_</sub> SET | | <moten> set up time</moten> | | 1 | | | μs | | t <sub>MOTEN_HO</sub> | | <moten> hold time</moten> | | 1.28 | | | μs | | t <sub>MSP</sub> | | <msp[7:0]> update delay</msp[7:0]> | | | | 1.28 | μs | | CLEAR FUN | CTION | | | | • | • | • | | t <sub>CLR_SET</sub> | OL D | Clear set up time | See Figure 7 | 40 | | | μs | | t <sub>CLR</sub> | CLR | Clear duration time | See Figure 7 | 20 | | 90 | μs | | DIGITAL OU | TPUTS | | | | | | | | t <sub>H2L</sub> | DO, WDb,<br>ERRb | Output fall-time from V <sub>OH</sub> to V <sub>OL</sub> | Output type 2, capacitive load 400 pF and pull–up resistor of 1.5 $k\Omega$ | | | 50 | ns | | WATCHDOG | i | | | | • | 1 | • | | t <sub>WDPR</sub> | | Prohibited watchdog acknowledge time | | | | 2.5 | ms | | t <sub>WDTO</sub> | | Watchdog time out interval | | 32 | | 512 | ms | | t <sub>WDTO_acc</sub> | | Watchdog time out accuracy | | -20 | | +20 | % | | t <sub>WDRD</sub> | | Watchdog Reset Delay | | | | 500 | ns | | SERIAL PER | RIPHERAL I | NTERFACE (SPI) | | | | | | | t <sub>CLK</sub> | | SPI Clock period | | 1 | | | μs | | t <sub>CLK_HIGH</sub> | CLK | SPI Clock high time | | 100 | | | ns | | t <sub>CLK_LOW</sub> | | SPI Clock low time | | 100 | | | ns | | t <sub>DI_SET</sub> | D | SPI Data Input set up time | Can Firmer 0 | 50 | | | ns | | t <sub>DI_HOLD</sub> | DI | SPI Data Input hold time | See Figure 8 | 50 | | | ns | | tcs_ніGн | | SPI Chip Select high time | | 2.5 | | | μs | | t <sub>CS_SET</sub> | CSb | SPI Chip Select set up time | | 100 | | | ns | | tcs_HOLD | | SPI Chip Select hold time | | 100 | | | ns | | SPEED AND | LOAD AND | GLE OUTPUT | | | | | | | t <sub>SLA_DELAY</sub> | SLA | SLA output update delay | Not-transparent Mode<br>See Figure 19 | | | 60 | μs | | t <sub>MinSLA</sub> | | Minimum zero crossing time | Selectable through SPI | 40 | | 360 | μs | | t <sub>MinSLA_Acc</sub> | | Minimum zero crossing accuracy | | -20 | | +20 | % | | CHARGE PL | JMP | | | | | | | | f <sub>CP</sub> | CPN CPP | Charge pump frequency | | 160 | 200 | 240 | kHz | | t <sub>CPU</sub> | MOTxx | Start-up time of charge pump | Spec external components in Table 4 | | 250 | | μS | Figure 4. Power-On-Reset Timing Diagram #### Remarks: - -CDIRCTRL>, <SM[2:0]>, <MSP[7:0]>, <SLP>, <MOTEN> and <NXTP> are SPI bits -Timing for SPI bits starts after CS is high - -T<sub>SLP\_SET</sub> only relates to the digital inputs pins DIR and NXT Figure 6. Digital Input Timing Diagram Figure 7. CLR-pin Timing Diagram Figure 8. SPI Bus Timing Diagram # TYPICAL APPLICATION SCHEMATIC Figure 9. Typical Application Schematic AMIS-30422 Table 6. EXTERNAL COMPONENTS LIST AND DESCRIPTION | Component | Function | Typ Value | Tolerance | Unit | |---------------------------------|------------------------------------------------|--------------------------------------------------------|-----------|------| | C <sub>1</sub> | V <sub>BB</sub> buffer capacitor (Note 10) | 100 | ±20% | μF | | C <sub>2</sub> | Charge-pump pumping capacitor | 220 | ± 20% | nF | | C <sub>3</sub> | Charge-pump buffer capacitor | 220 | ±20% | nF | | C <sub>4</sub> | V <sub>BB</sub> decoupling capacitor (Note 11) | 100 | ±20% | nF | | C <sub>5</sub> , C <sub>8</sub> | V <sub>DD</sub> buffer capacitor | 100 | ±20 % | nF | | C <sub>6</sub> | Low pass filter SLA | 1 | ±20% | nF | | C <sub>7</sub> | VREGH buffer capacitor | 4.7 | ±20% | uF | | R <sub>1</sub> , R <sub>2</sub> | Sense Resistors | >25 | ±1% | mΩ | | R <sub>3</sub> , R <sub>4</sub> | Coil Current Peak Setting | Depending on desired voltage on REF-pin | | | | R <sub>6</sub> | Low pass filter SLA | 5.6 | ±1% | kΩ | | D <sub>1</sub> | Optional reverse protection diode | MBRD1045 | | | | T <sub>1</sub> T <sub>8</sub> | H-Bridge N-MOSFET | NTD4815N or<br>NTD4813N or<br>NTD40N03R or<br>NTD5807N | | | 10. ESR < 1 $\Omega$ . 11. ESR < 50 m $\Omega$ . #### **FUNCTIONAL DESCRIPTION** ### H-Bridge Pre-Drivers The H-bridge pre-drivers for external N-type MOSFETs are controlled by means of current sources for slope regulation (Figure 10). The current source value can be set through SPI (see p41 and further). During the MOSFET switch-on and switch-off phase this current source will be applied for a certain time (respectively $t_{on}$ and $t_{off}$ where $t_{on}$ is divided in $t_1$ and $t_2$ ). After this time ( $t_{on}$ or $t_{off}$ ) the gate of the MOSFET is pulled high or low by means of a switch (SW<sub>on</sub> or SW<sub>off</sub>). The timings can also be set through SPI (see p41 and further). To prevent short circuits, an additional time $t_{nocross}$ can be added between switching off one MOSFET and switching on the other MOSFET of a half H-bridge (SPI bits <NO CROSS[1:0]>). More information on the current sources and timings can be found in Table 5. A detailed description of the SPI settings for the H-bridge pre-drivers can be found at p35 and further. Figure 11 gives a detailed view on the different stages during switching of the MOSFET. Figure 10. Pre-driver Topology Figure 11. Detailed View on MOSFET Switching #### **PWM Current Control** A PWM comparator compares continuously the actual winding current (measured over the external sense resistor) with the requested current and feeds back the information to a digital regulation loop. This loop then generates a PWM signal, which turns on/off the current sources ( $I_{on}$ , $I_{off}$ ) and switches ( $SW_{on}$ , $SW_{off}$ ). The switching points of the PWM duty–cycle are synchronized to the on–chip PWM clock. The frequency of the PWM controller is fixed and will not vary with changes in the supply voltage. Also variations in motor–speed or load–conditions of the motor have no effect. There are no external components required to adjust the PWM frequency. For EMC reasons it's possible to add jitter to the PWM by means of the <PWMJ> bit. #### Step Translator and Step Mode The step translator provides the control of the motor by means of the stepmode SPI bits <SM[3:0]>, the enable SPI bit <MOTEN>, the direction SPI bit <DIRCTRL> and input pins DIR and NXT. It is translating consecutive steps in corresponding currents in both motor coils for a given step mode. One out of 9 possible stepping modes can be selected through SPI bits <SM[3:0]>. After power-up or clear (CLR-pin) the coil current translator is set to position 0. For all stepping modes except full step this means that the coil current is maximum in the Y-coil and zero in the X-coil (see Table 7). If NXT pulses are applied when the DIR-pin is pulled low, SPI bit <DIRCTRL> is zero and SPI bit <MOTEN> is one, the coil current translator will step through Table 7 from top till bottom. If DIR-pin is pulled high or SPI bit <DIRCTRL> is set to '1', the coil current translator will step in opposite direction through the table. Figures 12 up to 15 gives another view on the different stepping modes. The Y-coil current is plotted on the Y-axes, the X-coil current on the X-axes. Figure 12. Half-step Figure 13. 1/4 Microstepping Figure 14. Full-Step 1/2 Rotated Figure 15. Full-step # Remark: - Positive coil current flows from MOTXP to MOTXN and MOTYP to MOTYN. - In above figures SPI bit <DIRCTRL> is set to '0'. When set to '1', rotation will be reversed. **Table 7. CIRCULAR TRANSLATOR TABLE** | | | | | St | tepmode(< SM[3:0]>) | | | | | % of Imax | |----------|---------|---------|--------|------|---------------------|------|--------------|--------------------------|----------|------------| | 0000 | 0001 | 0010 | 0011 | 0100 | 0101 | 0110 | 0111 | 1111 | | | | 1/128 | 1/64 | 1/32 | 1/16 | 1/8 | 1/4 | 1/2 | Full<br>Step | Full Step + 1/2 rotation | Coil X | Coil Y | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | - | 0 | 0 | 100 | | 1 | - | - | - | - | - | - | - | - | 1 | 100 | | 2 | 1 | - | - | - | - | - | - | - | 2 | 100 | | 3 | - | - | - | - | - | - | - | - | 4 | 100 | | 4<br>5 | 2 | 1 - | - | - | - | - | - | - | 5<br>6 | 100<br>100 | | 6 | 3 | _ | - | - | - | - | - | - | 7 | 100 | | 7 | - | _ | - | - | - | - | - | - | 9 | 100 | | 8 | 4 | 2 | 1 | - | - | _ | - | - | 10 | 100 | | 9 | - | - | - | - | - | - | - | - | 11 | 99 | | 10 | 5 | - | - | - | - | - | - | - | 12 | 99 | | 11 | - | - | - | - | - | - | - | - | 13 | 99 | | 12<br>13 | 6 | 3 - | - | _ | - | - | - | - | 15<br>16 | 99<br>99 | | 14 | 7 | - | - | - | - | - | - | _ | 17 | 99 | | 15 | - | _ | - | - | - | _ | - | _ | 18 | 98 | | 16 | 8 | 4 | 2 | 1 | - | - | - | - | 20 | 98 | | 17 | - | - | - | - | - | - | - | - | 21 | 98 | | 18 | 9 | - | - | - | - | - | - | - | 22 | 98 | | 19 | - | _ | - | - | - | - | - | - | 23 | 97 | | 20 | 10 | 5 | - | - | - | - | - | - | 24 | 97 | | 21 | -<br>11 | _ | - | - | - | - | - | - | 25<br>27 | 97<br>96 | | 23 | - | _ | | _ | - | _ | - | _ | 28 | 96 | | 24 | 12 | 6 | 3 | _ | _ | _ | _ | _ | 29 | 96 | | 25 | - | - | - | - | - | - | - | - | 30 | 95 | | 26 | 13 | - | - | - | - | - | - | - | 31 | 95 | | 27 | - | - | - | - | - | - | - | - | 33 | 95 | | 28 | 14 | 7 | - | - | - | - | - | - | 34 | 94 | | 29 | - | - | - | - | - | - | - | - | 35 | 94 | | 30<br>31 | 15<br>- | - | - | - | - | - | - | - | 36<br>37 | 93 | | 32 | -<br>16 | - 8 | 4 | 2 | 1 | - | - | _ | 38 | 93<br>92 | | 33 | - | - | - | - | - | _ | - | _ | 39 | 92 | | 34 | 17 | - | - | - | - | - | - | - | 41 | 91 | | 35 | - | - | - | - | - | - | - | - | 42 | 91 | | 36 | 18 | 9 | - | - | - | - | - | - | 43 | 90 | | 37 | - | - | - | - | - | - | - | - | 44 | 90 | | 38<br>39 | 19 | - | - | - | - | - | - | - | 45<br>46 | 89<br>89 | | 40 | -<br>20 | -<br>10 | -<br>5 | _ | - | - | - | - | 47 | 88 | | 41 | - | - | - | _ | _ | _ | _ | _ | 48 | 88 | | 42 | 21 | - | - | - | - | - | - | - | 49 | 87 | | 43 | - | - | - | - | - | - | - | - | 50 | 86 | | 44 | 22 | 11 | - | - | - | - | - | _ | 51 | 86 | | 45 | - | - | - | - | - | - | - | - | 52 | 85 | | 46 | 23 | - | - | - | - | - | - | - | 53<br>55 | 84<br>84 | | 47<br>48 | -<br>24 | -<br>12 | - 6 | 3 | - | - | - | - | 55<br>56 | 83 | | 49 | - | - | - | - | - | _ | _ | _ | 57 | 82 | | 50 | 25 | - | - | - | - | - | - | - | 58 | 82 | | 51 | - | - | - | - | - | - | - | - | 59 | 81 | | 52 | 26 | 13 | - | - | - | - | - | - | 60 | 80 | | 53 | - | - | - | - | - | - | - | - | 61 | 80 | | 54 | 27 | - | - | - | - | - | - | - | 62 | 79 | | 55<br>56 | -<br>28 | -<br>14 | 7 | - | - | - | - | - | 62<br>63 | 78<br>77 | | 57 | - | - | - | - | - | - | - | _ | 64 | 77 | | 58 | 29 | _ | - | - | - | _ | - | _ | 65 | 76 | | 59 | - | - | - | - | - | - | - | - | 66 | 75 | | 60 | 30 | 15 | - | - | - | - | - | - | 67 | 74 | | 61 | - | _ | - | - | - | - | - | - | 68 | 73 | | 62 | 31 | - | - | - | - | - | - | - | 69 | 72 | | 63 | - | - | - | - | - | - | - | - | 70 | 72 | | 64 | 32 | 16 | 8 | 4 | 2 | 1 | 1 | - | 71 | 71 | **Table 7. CIRCULAR TRANSLATOR TABLE** | | 7. CIRCI | | | Stepmode(< SM[3:0]>) | | | | | | | | | |------------|----------|---------|---------|----------------------|--------|------|--------------|--------------------------|------------|-----------|--|--| | 0000 | 0001 | 0010 | 0011 | 0100 | 0101 | 0110 | 0111 | 1111 | | % of Imax | | | | 1/128 | 1/64 | 1/32 | 1/16 | 1/8 | 1/4 | 1/2 | Full<br>Step | Full Step + 1/2 rotation | Coil X | Coil Y | | | | 65 | - | - | - | - | - | - | - | - | 72 | 70 | | | | 66 | 33 | - | - | - | - | - | - | - | 72 | 69 | | | | 67<br>68 | -<br>34 | -<br>17 | - | - | - | | - | - | 73<br>74 | 68<br>67 | | | | 69 | - | - | _ | _ | _ | | _ | _ | 75 | 66 | | | | 70 | 35 | - | - | - | - | - | - | - | 76 | 65 | | | | 71 | - | - | - | - | - | ı | - | - | 77 | 64 | | | | 72 | 36 | 18 | 9 | - | - | - | - | - | 77 | 63 | | | | 73<br>74 | -<br>37 | - | - | - | - | - | - | - | 78<br>79 | 62<br>62 | | | | 75 | - | _ | _ | - | _ | | <del>-</del> | | 80 | 61 | | | | 76 | 38 | 19 | - | - | - | - | + | - | 80 | 60 | | | | 77 | - | - | - | - | - | - | - | - | 81 | 59 | | | | 78 | 39 | - | - | - | - | ı | - | - | 82 | 58 | | | | 79 | - | - | - | - | - | ı | - | - | 82 | 57 | | | | 80<br>81 | 40 | 20 | 10 | 5 | - | - | - | - | 83<br>84 | 56<br>55 | | | | 81<br>82 | -<br>41 | - | - | - | - | - | + - | | 84<br>84 | 53 | | | | 83 | - | _ | - | - | _ | _ | - | _ | 85 | 52 | | | | 84 | 42 | 21 | - | - | - | - | - | - | 86 | 51 | | | | 85 | - | - | - | - | - | - | - | - | 86 | 50 | | | | 86 | 43 | - | - | - | - | - | - | - | 87 | 49 | | | | 87 | - | - | - | - | - | - | - | - | 88 | 48 | | | | 88<br>89 | 44 | 22 | 11<br>- | - | - | - | - | - | 88<br>89 | 47<br>46 | | | | 90 | 45 | _ | _ | - | _ | | - | _ | 89 | 45 | | | | 91 | - | _ | _ | - | - | _ | _ | _ | 90 | 44 | | | | 92 | 46 | 23 | - | - | - | - | - | - | 90 | 43 | | | | 93 | - | - | - | - | - | - | - | - | 91 | 42 | | | | 94 | 47 | - | - | - | = | - | - | - | 91 | 41 | | | | 95 | - | - | - | - | - | - | - | - | 92 | 39 | | | | 96<br>97 | 48<br>- | 24 | 12 | 6 | 3 | | - | - | 92<br>93 | 38<br>37 | | | | 98 | 49 | _ | _ | _ | _ | _ | _ | _ | 93 | 36 | | | | 99 | - | - | - | - | - | - | - | - | 94 | 35 | | | | 100 | 50 | 25 | - | - | - | - | - | - | 94 | 34 | | | | 101 | - | - | - | - | - | - | - | - | 95 | 33 | | | | 102 | 51 | - | - | - | - | - | - | - | 95 | 31 | | | | 103<br>104 | -<br>52 | -<br>26 | -<br>13 | _ | - | | - | - | 95<br>96 | 30<br>29 | | | | 104 | - | - | - | - | - | | + - | - | 96 | 28 | | | | 106 | 53 | - | - | - | _ | - | - | - | 96 | 27 | | | | 107 | - | - | - | - | _ | _ | - | _ | 97 | 25 | | | | 108 | 54 | 27 | - | - | - | - | - | - | 97 | 24 | | | | 109 | _ | - | - | - | - | - | - | - | 97 | 23 | | | | 110 | 55 | - | - | - | - | - | - | - | 98 | 22 | | | | 111<br>112 | -<br>56 | -<br>28 | -<br>14 | 7 | - | - | - | - | 98<br>98 | 21<br>20 | | | | 113 | - | - | - | - | - | | - | | 98 | 18 | | | | 114 | 57 | - | - | - | - | - | - | _ | 99 | 17 | | | | 115 | - | - | - | - | - | - | - | - | 99 | 16 | | | | 116 | 58 | 29 | - | - | - | - | - | - | 99 | 15 | | | | 117 | - | - | - | - | - | - | - | - | 99 | 13 | | | | 118<br>119 | 59 | - | - | _ | - | - | - | - | 99<br>99 | 12<br>11 | | | | 119 | - 60 | 30 | -<br>15 | - | - | - | - | - | 100 | 10 | | | | 121 | - | - | - | _ | _ | _ | _ | _ | 100 | 9 | | | | 122 | 61 | _ | - | - | - | - | - | - | 100 | 7 | | | | 123 | - | - | - | - | - | - | - | - | 100 | 6 | | | | 124 | 62 | 31 | - | - | - | - | _ | - | 100 | 5 | | | | 125 | - | - | - | - | - | - | - | - | 100 | 4 | | | | 126 | 63 | - | - | - | | - | - | - | 100 | 2 | | | | 127 | - | - | - | - 8 | -<br>4 | 2 | - | -<br>1 | 100<br>100 | 0 | | | | 128 | 64 | 32 | 16 | | | | | | | | | | **Table 7. CIRCULAR TRANSLATOR TABLE** | | | | | SIOR IA | epmode(< SM[3:0]>) | | | | | % of Imax | |------------|---------|---------|------|---------|--------------------|------|--------------|-----------------------------|------------|------------| | 0000 | 0001 | 0010 | 0011 | 0100 | 0101 | 0110 | 0111 | 1111 | | | | 1/128 | 1/64 | 1/32 | 1/16 | 1/8 | 1/4 | 1/2 | Full<br>Step | Full Step + 1/2<br>rotation | Coil X | Coil Y | | 130 | 65 | - | - | - | - | _ | - | - | 100 | -2 | | 131 | - | - | - | - | - | - | - | - | 100 | -4 | | 132<br>133 | 66<br>- | 33 | - | - | - | - | - | - | 100<br>100 | -5<br>-6 | | 134 | 67 | _ | _ | _ | - | | - | - | 100 | -0<br>-7 | | 135 | - | - | _ | - | - | - | - | - | 100 | -9 | | 136 | 68 | 34 | 17 | - | - | - | - | - | 100 | -10 | | 137 | - | - | - | - | - | - | - | - | 99 | -11 | | 138 | 69 | - | - | - | - | - | - | - | 99 | -12 | | 139<br>140 | -<br>70 | -<br>35 | - | - | - | - | - | - | 99<br>99 | -13<br>-15 | | 140 | - | - | - | - | - | - | - | - | 99 | -15<br>-16 | | 142 | 71 | _ | _ | _ | _ | _ | <del>-</del> | _ | 99 | -17 | | 143 | - | - | - | - | - | - | - | - | 98 | -18 | | 144 | 72 | 36 | 18 | 9 | - | - | - | - | 98 | -20 | | 145 | - | - | - | - | _ | _ | - | - | 98 | -21 | | 146 | 73 | - | - | - | - | - | - | - | 98 | -22 | | 147 | -<br>74 | -<br>27 | - | - | - | - | - | - | 97<br>97 | -23 | | 148<br>149 | 74<br>- | 37<br>- | - | - | - | | - | - | 97<br>97 | -24<br>-25 | | 150 | -<br>75 | _ | - | - | _ | | - | _ | 96 | -27 | | 151 | - | - | - | - | - | - | - | - | 96 | -28 | | 152 | 76 | 38 | 19 | - | - | - | - | - | 96 | -29 | | 153 | - | - | - | - | _ | _ | - | - | 95 | -30 | | 154 | 77 | - | - | - | - | - | - | - | 95 | -31 | | 155 | - | - | - | - | - | - | - | - | 95 | -33 | | 156<br>157 | 78<br>- | 39 | _ | _ | - | | - | - | 94<br>94 | -34<br>-35 | | 158 | 79 | _ | | _ | _ | | _ | _ | 93 | -36 | | 159 | - | - | _ | - | - | - | - | - | 93 | -37 | | 160 | 80 | 40 | 20 | 10 | 5 | _ | - | - | 92 | -38 | | 161 | - | - | - | - | - | - | - | - | 92 | -39 | | 162 | 81 | - | - | - | - | - | - | - | 91 | -41 | | 163 | - | - | - | - | - | - | - | - | 91 | -42 | | 164<br>165 | 82 | 41 | - | - | - | - | - | - | 90<br>90 | -43<br>-44 | | 166 | 83 | _ | _ | - | _ | _ | - | _ | 89 | -45 | | 167 | - | - | - | - | - | - | - | - | 89 | -46 | | 168 | 84 | 42 | 21 | - | - | - | - | - | 88 | -47 | | 169 | - | - | - | - | - | - | - | - | 88 | -48 | | 170 | 85 | - | - | - | - | - | - | - | 87 | -49 | | 171<br>172 | -<br>86 | -<br>43 | - | - | - | - | - | - | 86<br>86 | -50<br>-51 | | 172 | - | - | _ | _ | _ | _ | - | _ | 85 | -52 | | 174 | 87 | _ | - | - | - | - | - | - | 84 | -53 | | 175 | - | - | - | - | - | - | - | - | 84 | -55 | | 176 | 88 | 44 | 22 | 11 | - | - | - | - | 83 | -56 | | 177 | - | - | - | - | - | - | - | - | 82 | -57 | | 178 | 89 | _ | - | - | - | - | - | - | 82 | -58<br>50 | | 179<br>180 | 90 | -<br>45 | - | - | - | - | - | - | 81<br>80 | -59<br>-60 | | 181 | - | - | - | _ | _ | | - | _ | 80 | -61 | | 182 | 91 | - | - | - | - | _ | - | - | 79 | -62 | | 183 | - | - | - | - | - | - | - | - | 78 | -62 | | 184 | 92 | 46 | 23 | - | = | - | - | - | 77 | -63 | | 185 | - | - | - | - | - | - | - | - | 77 | -64 | | 186<br>187 | 93 | - | - | - | - | | - | - | 76<br>75 | -65<br>-66 | | 187 | 94 | -<br>47 | - | - | - | | - | - | 75<br>74 | -67 | | 189 | - | - | - | - | _ | _ | - | _ | 73 | -68 | | 190 | 95 | - | - | - | - | - | - | - | 72 | -69 | | 191 | - | - | - | - | - | - | - | - | 72 | -70 | | 192 | 96 | 48 | 24 | 12 | 6 | 3 | 2 | - | 71 | -71 | | 193 | - | - | - | - | - | - | - | - | 70 | -72 | | 194 | 97 | - | - | - | - | - | - | - | 69 | -72 | **Table 7. CIRCULAR TRANSLATOR TABLE** | | _ | _ | | St | tepmode(< SM[3:0]>) | | | | | % of Imax | |------------|----------|---------|---------|---------|---------------------|----------|--------------|--------------------------|----------|--------------| | 0000 | 0001 | 0010 | 0011 | 0100 | 0101 | 0110 | 0111 | 1111 | | | | 1/128 | 1/64 | 1/32 | 1/16 | 1/8 | 1/4 | 1/2 | Full<br>Step | Full Step + 1/2 rotation | Coil X | Coil Y | | 195 | - | - | - | - | - | - | - | - | 68 | -73 | | 196 | 98 | 49 | - | - | - | 1 | - | - | 67 | -74<br> | | 197 | - | - | - | - | - | - | - | - | 66 | -75<br>76 | | 198<br>199 | 99 | - | - | - | - | <u> </u> | - | - | 65<br>64 | -76<br>-77 | | 200 | 100 | 50 | -<br>25 | _ | - | | - | _ | 63 | -77<br>-77 | | 201 | - | - | - | - | - | - | - | - | 62 | -78 | | 202 | 101 | - | - | - | - | - | - | - | 62 | -79 | | 203 | - | - | - | - | - | _ | - | - | 61 | -80 | | 204 | 102 | 51 | - | - | - | - | - | - | 60 | -80 | | 205 | - | - | - | - | - | - | - | _ | 59 | -81 | | 206 | 103 | - | - | - | - | - | - | - | 58 | -82 | | 207 | - | - | - | - | - | - | - | - | 57 | -82 | | 208 | 104 | 52 | 26 | 13 | - | - | - | - | 56 | -83 | | 209 | - | - | - | - | - | - | - | - | 55 | -84 | | 210<br>211 | 105 | - | - | - | - | - | - | - | 53<br>52 | -84<br>-85 | | 211 | -<br>106 | -<br>53 | - | - | - | | - | - | 52<br>51 | -85<br>-86 | | 213 | - | - | _ | - | - | | - | _ | 50 | -86 | | 214 | 107 | - | _ | _ | _ | _ | - | _ | 49 | -87 | | 215 | - | - | - | - | _ | _ | - | - | 48 | -88 | | 216 | 108 | 54 | 27 | - | - | - | - | - | 47 | -88 | | 217 | - | - | - | - | - | _ | - | - | 46 | -89 | | 218 | 109 | - | - | - | - | - | - | - | 45 | -89 | | 219 | - | - | - | - | - | - | - | - | 44 | -90 | | 220 | 110 | 55 | - | - | - | - | - | - | 43 | -90 | | 221 | - | - | - | - | - | - | - | | 42 | -91 | | 222 | 111 | - | - | - | - | - | - | - | 41 | -91 | | 223 | - | - | - | - | - | - | - | - | 39 | -92 | | 224 | 112 | 56 | 28 | 14 | 7 | - | - | - | 38 | -92 | | 225<br>226 | -<br>113 | - | - | - | - | - | - | - | 37<br>36 | -93<br>-93 | | 227 | - | - | _ | - | - | - | - | - | 35 | -94 | | 228 | 114 | 57 | _ | _ | _ | | - | _ | 34 | -94 | | 229 | - | - | - | - | _ | _ | - | _ | 33 | -95 | | 230 | 115 | - | - | - | - | - | - | - | 31 | -95 | | 231 | - | - | - | - | - | _ | - | - | 30 | -95 | | 232 | 116 | 58 | 29 | - | - | - | - | - | 29 | -96 | | 233 | - | - | - | - | - | - | - | - | 28 | -96 | | 234 | 117 | - | - | - | - | - | - | - | 27 | -96 | | 235 | - | - | - | - | - | - | - | - | 25 | -97 | | 236 | 118 | 59 | - | - | - | - | - | - | 24 | -97 | | 237 | - 110 | - | - | - | - | - | - | - | 23 | -97<br>00 | | 238 | 119 | - | - | - | - | | - | - | 22 | -98<br>09 | | 239<br>240 | 120 | 60 | 30 | -<br>15 | - | | - | | 21<br>20 | -98<br>-98 | | 241 | - | - | - | - | - | | - | | 18 | -98<br>-98 | | 242 | 121 | - | _ | - | - | _ | - | _ | 17 | -99 | | 243 | - | - | - | - | - | - | - | - | 16 | -99 | | 244 | 122 | 61 | - | - | - | - | - | - | 15 | -99 | | 245 | - | - | - | - | - | - | - | - | 13 | -99 | | 246 | 123 | - | - | - | - | - | - | - | 12 | -99 | | 247 | - | - | - | - | - | 1 | - | - | 11 | -99 | | 248 | 124 | 62 | 31 | - | - | - | - | - | 10 | -100 | | 249 | - | - | - | - | - | - | - | - | 9 | -100 | | 250 | 125 | - | - | - | - | - | - | - | 7 | -100 | | 251 | - | - | - | - | - | - | - | - | 6 | -100 | | 252 | 126 | 63 | - | - | - | - | - | - | 5 | -100<br>100 | | 253 | -<br>107 | - | - | - | - | - | - | - | 4 | -100<br>100 | | 254<br>255 | 127 | - | _ | - | - | - | - | - | 2 | -100<br>-100 | | 256 | -<br>128 | -<br>64 | 32 | -<br>16 | -<br>8 | -<br>4 | - | 2 | 0 | -100<br>-100 | | 257 | - | - | - | - | - | - | - | - | -1 | -100<br>-100 | | 258 | 129 | - | _ | - | - | | - | _ | -1 | -100<br>-100 | | 259 | - | - | _ | _ | _ | _ | - | _ | -4 | -100 | | | | | l . | 1 | l . | | 1 | 1 | | 100 | **Table 7. CIRCULAR TRANSLATOR TABLE** | | | | | S | tepmode(< SM[3:0]>) | | | | 9/ | 6 of Imax | |------------|----------|---------|------|------|---------------------|----------|--------------|-----------------------------|--------------------|------------------| | 0000 | 0001 | 0010 | 0011 | 0100 | 0101 | 0110 | 0111 | 1111 | | | | 1/128 | 1/64 | 1/32 | 1/16 | 1/8 | 1/4 | 1/2 | Full<br>Step | Full Step + 1/2<br>rotation | Coil X | Coil Y | | 260 | 130 | 65 | - | - | - | - | - | - | -5 | -100 | | 261 | - | - | - | - | - | - | - | - | -6 | -100 | | 262 | 131 | - | - | - | - | - | - | - | -7 | -100 | | 263 | - | - | - | - | - | - | - | - | -9 | -100 | | 264<br>265 | 132 | 66<br>- | 33 | - | - | | - | - | -10<br>-11 | -100<br>-99 | | 266 | 133 | - | - | - | - | | - | _ | -12 | _99<br>_99 | | 267 | - | - | - | - | _ | _ | - | _ | -13 | -99 | | 268 | 134 | 67 | - | - | - | _ | - | - | -15 | -99 | | 269 | - | - | - | - | - | _ | _ | - | -16 | -99 | | 270 | 135 | - | - | - | - | - | - | - | -17 | -99 | | 271 | - | - | - | - | - | - | - | _ | -18 | -98 | | 272 | 136 | 68 | 34 | 17 | - | - | - | - | -20 | -98 | | 273 | - | - | - | - | - | - | - | - | -21 | -98 | | 274 | 137 | - | - | - | - | - | - | - | -22 | -98 | | 275 | -<br>138 | -<br>69 | - | - | - | _ | - | - | -23 | -97<br>-97 | | 276<br>277 | 138 | - 69 | - | - | - | | - | _ | -24<br>-25 | -97<br>-97 | | 278 | 139 | - | - | _ | - | | + - | - | -25<br>-27 | -97<br>-96 | | 279 | - | - | _ | _ | - | | + - | _ | -2 <i>1</i><br>-28 | _ <del>9</del> 6 | | 280 | 140 | 70 | 35 | - | _ | _ | _ | _ | -29 | -96 | | 281 | - | - | - | - | - | - | - | | -30 | -95 | | 282 | 141 | - | - | - | - | - | - | - | -31 | -95 | | 283 | - | - | - | - | - | _ | _ | - | -33 | -95 | | 284 | 142 | 71 | - | - | - | - | - | - | -34 | -94 | | 285 | - | - | - | - | - | - | - | - | -35 | -94 | | 286 | 143 | - | - | - | - | - | - | - | -36 | -93 | | 287 | - | - | - | - | - | - | - | = | -37 | -93 | | 288 | 144 | 72 | 36 | 18 | 9 | - | - | - | -38 | -92 | | 289 | - | - | - | - | - | - | - | - | -39 | -92 | | 290 | 145 | - | - | - | - | - | - | - | -41 | -91 | | 291 | - 146 | - 70 | - | - | - | _ | - | - | -42 | -91 | | 292<br>293 | 146 | 73<br>- | - | - | - | <u>-</u> | - | - | -43<br>-44 | -90<br>-90 | | 294 | 147 | _ | _ | _ | _ | | - | _ | -44<br>-45 | -89 | | 295 | - | _ | - | _ | _ | _ | _ | _ | -46 | -89 | | 296 | 148 | 74 | 37 | - | _ | _ | _ | - | -47 | -88 | | 297 | - | - | - | - | - | - | - | - | -48 | -88 | | 298 | 149 | - | - | - | _ | - | - | - | -49 | -87 | | 299 | - | - | - | - | - | - | - | - | -50 | -86 | | 300 | 150 | 75 | - | - | - | - | - | - | -51 | -86 | | 301 | - | - | - | - | - | - | - | - | -52 | -85 | | 302 | 151 | - | - | - | - | - | - | - | -53 | -84 | | 303 | - | - | - | - | - | - | - | - | -55 | -84 | | 304 | 152 | 76 | 38 | 19 | - | _ | - | - | -56<br>57 | -83 | | 305<br>306 | -<br>153 | - | - | - | _ | | | _ | -57<br>-58 | -82<br>-82 | | 306 | 153 | - | - | - | - | <u>-</u> | - | - | -58<br>-59 | -82<br>-81 | | 308 | 154 | 77 | _ | _ | _ | | - | _ | -60 | -80 | | 309 | - | - | - | _ | _ | | _ | _ | -61 | -80 | | 310 | 155 | - | - | - | - | - | - | - | -62 | -79 | | 311 | - | - | - | - | - | _ | - | - | -62 | -78 | | 312 | 156 | 78 | 39 | - | - | - | - | - | -63 | -77 | | 313 | - | - | - | - | - | - | - | - | -64 | -77 | | 314 | 157 | - | - | - | - | - | - | - | -65 | -76 | | 315 | - | - | - | - | - | _ | - | - | -66 | -75 | | 316 | 158 | 79 | - | - | - | - | - | - | -67 | -74<br> | | 317 | - | - | - | - | - | - | - | - | -68 | -73 | | 318 | 159 | - | - | - | - | _ | - | - | -69 | -72 | | 319 | 160 | - | - 40 | - | - | - | - | - | -70<br>-71 | -72<br>-71 | | 320 | 160 | 80 | 40 | 20 | 10 | 5 | 3 | - | -71<br>70 | -71<br>-70 | | 321<br>322 | -<br>161 | - | - | - | - | | - | - | -72<br>-72 | -70<br>-69 | | 323 | - | - | - | - | - | - | - | - | -72<br>-73 | -69<br>-68 | | 324 | 162 | -<br>81 | - | - | _ | | - | _ | -73<br>-74 | -67 | **Table 7. CIRCULAR TRANSLATOR TABLE** | 0000 0001 1/128 1/64 325 - 326 163 327 - 328 164 329 - 330 165 331 - 332 166 333 - 334 167 335 - 336 168 337 - 338 169 339 - 340 170 341 - 342 171 343 - 344 172 345 - 346 173 347 - 348 174 349 - 350 175 351 - 352 176 353 - 354 177 355 - 356 178 <th>1/32 82 83 84 85 - 86 -</th> <th>1/16</th> <th>0100 1/8 </th> <th>epmode(&lt; SM[3:0]&gt;) 0101 1/4 </th> <th>0110 1/2 </th> <th>0111 Full Step</th> <th>1111 Full Step + 1/2 rotation </th> <th>Coll X -75 -76 -77 -77 -78 -79 -80 -80</th> <th>Coil Y -66 -65 -64 -63 -62 -62 -61</th> | 1/32 82 83 84 85 - 86 - | 1/16 | 0100 1/8 | epmode(< SM[3:0]>) 0101 1/4 | 0110 1/2 | 0111 Full Step | 1111 Full Step + 1/2 rotation | Coll X -75 -76 -77 -77 -78 -79 -80 -80 | Coil Y -66 -65 -64 -63 -62 -62 -61 | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-------------------------------------------------|---------------------------------------------------------------------------------------------|--------------------------------------|---------------------------------|--------------------------------|------------------------------------------------|-------------------------------------| | 325 - 326 163 327 - 328 164 329 - 330 165 331 - 332 166 333 - 336 168 337 - 338 169 339 - 340 170 341 - 342 171 343 - 344 172 345 - 346 173 347 - 348 174 349 - 350 175 351 - 352 176 353 - 354 177 355 - 356 178 357 - 358 179 359 - 360 180 | -<br>-<br>-<br>82<br>-<br>-<br>-<br>83<br>-<br>-<br>-<br>-<br>84<br>-<br>-<br>-<br>-<br>84<br>-<br>-<br>-<br>-<br>85<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>- | | -<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>21 | -<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>- | -<br>-<br>-<br>-<br>-<br>-<br>-<br>- | Step | rotation | -75<br>-76<br>-77<br>-77<br>-78<br>-79<br>-80 | -66<br>-65<br>-64<br>-63<br>-62 | | 326 163 327 - 328 164 329 - 330 165 331 - 332 166 333 - 334 167 335 - 336 168 337 - 338 169 339 - 340 170 341 - 342 171 343 - 344 172 345 - 346 173 347 - 348 174 349 - 350 175 351 - 352 176 353 - 354 177 355 - 356 178 357 - 358 179 359 - | -<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>- | | -<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>21 | -<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>- | -<br>-<br>-<br>-<br>-<br>-<br>- | -<br>-<br>-<br>-<br>-<br>-<br>- | -<br>-<br>-<br>-<br>-<br>- | -76<br>-77<br>-77<br>-78<br>-79<br>-80 | -65<br>-64<br>-63<br>-62<br>-62 | | 327 - 328 164 329 - 330 165 331 - 332 166 333 - 336 168 337 - 338 169 339 - 340 170 341 - 342 171 343 - 344 172 345 - 346 173 347 - 348 174 349 - 350 175 351 - 352 176 353 - 354 177 355 - 356 178 357 - 358 179 359 - 360 180 361 - 362 181 | - 82<br>83<br>84<br>85<br>86 | - 2 41 | -<br>-<br>-<br>-<br>-<br>-<br>-<br>21 | -<br>-<br>-<br>-<br>-<br>-<br>-<br>-<br>- | -<br>-<br>-<br>-<br>-<br>- | -<br>-<br>-<br>-<br>- | -<br>-<br>-<br>-<br>- | -77<br>-77<br>-78<br>-79<br>-80 | -64<br>-63<br>-62<br>-62 | | 328 164 329 - 330 165 331 - 332 166 333 - 334 167 335 - 336 168 337 - 338 169 339 - 340 170 341 - 342 171 343 - 344 172 345 - 346 173 347 - 348 174 349 - 350 175 351 - 352 176 353 - 354 177 355 - 356 178 357 - 358 179 359 - 360 180 361 - | 82 83 84 85 86 | 2 41 | -<br>-<br>-<br>-<br>-<br>-<br>-<br>21 | -<br>-<br>-<br>-<br>-<br>-<br>-<br>- | -<br>-<br>-<br>-<br>- | -<br>-<br>-<br>- | -<br>-<br>-<br>- | -77<br>-78<br>-79<br>-80 | -63<br>-62<br>-62 | | 329 - 330 165 331 - 332 166 333 - 334 167 335 - 336 168 337 - 338 169 339 - 340 170 341 - 342 171 343 - 344 172 345 - 346 173 347 - 348 174 349 - 350 175 351 - 352 176 353 - 354 177 355 - 356 178 357 - 358 179 359 - 360 180 361 - 362 181 | -<br>-<br>-<br>83<br>-<br>-<br>-<br>84<br>-<br>-<br>-<br>85<br>-<br>-<br>-<br>85 | | -<br>-<br>-<br>-<br>-<br>-<br>-<br>21 | -<br>-<br>-<br>-<br>-<br>-<br>- | -<br>-<br>-<br>- | -<br>-<br>-<br>- | -<br>-<br>- | -78<br>-79<br>-80 | -62<br>-62 | | 330 | -<br>-<br>-<br>83<br>-<br>-<br>-<br>84<br>-<br>-<br>-<br>85<br>-<br>-<br>85<br>-<br>- | | -<br>-<br>-<br>-<br>-<br>21<br>- | -<br>-<br>-<br>-<br>-<br>- | -<br>-<br>-<br>- | -<br>-<br>- | -<br>-<br>- | -79<br>-80 | -62 | | 332 166 333 - 334 167 335 - 336 168 337 - 338 169 339 - 340 170 341 - 342 171 343 - 344 172 345 - 346 173 347 - 348 174 349 - 350 175 351 - 352 176 353 - 354 177 355 - 356 178 357 - 358 179 359 - 360 180 361 - 362 181 363 - 364 182 365 - | 83<br>-<br>-<br>-<br>84<br>-<br>-<br>-<br>85<br>-<br>-<br>86 | 3 | -<br>-<br>-<br>-<br>21<br>-<br>- | -<br>-<br>-<br>- | -<br>-<br>- | - | - | | _61 | | 333 - 334 167 335 - 336 168 337 - 338 169 339 - 340 170 341 - 342 171 343 - 344 172 345 - 346 173 347 - 348 174 349 - 350 175 351 - 352 176 353 - 354 177 355 - 356 178 357 - 358 179 359 - 360 180 361 - 362 181 363 - 364 182 365 - 366 183 | -<br>-<br>-<br>84<br>-<br>-<br>-<br>85<br>-<br>-<br>-<br>86 | | -<br>-<br>-<br>21<br>-<br>- | -<br>-<br>- | - | - | | -80 | -01 | | 334 167 335 - 336 168 337 - 338 169 339 - 340 170 341 - 342 171 343 - 344 172 345 - 346 173 347 - 348 174 349 - 350 175 351 - 352 176 353 - 354 177 355 - 356 178 357 - 358 179 359 - 360 180 361 - 362 181 363 - 364 182 365 - 366 183 367 - 368 184 369 - 370 185 371 - 372 186 373 - 374 187 | -<br>84<br>-<br>-<br>-<br>85<br>-<br>-<br>-<br>86 | | -<br>21<br>-<br>- | -<br>-<br>- | - | | | | -60 | | 335 - 336 168 337 - 338 169 339 - 340 170 341 - 342 171 343 - 344 172 345 - 346 173 347 - 348 174 349 - 350 175 351 - 352 176 353 - 354 177 355 - 356 178 357 - 358 179 359 - 360 180 361 - 362 181 363 - 364 182 365 - 366 183 367 - 368 184 | -<br>84<br>-<br>-<br>-<br>85<br>-<br>-<br>-<br>86 | - 4 42 | -<br>21<br>-<br>- | - | | | - | -81 | -59 | | 336 | 84<br>-<br>-<br>85<br>-<br>-<br>-<br>86 | 4 42 | 21<br>-<br>- | - | | - | | -82<br>-82 | -58<br>-57 | | 337 - 338 169 339 - 340 170 341 - 342 171 343 - 344 172 345 - 346 173 347 - 348 174 349 - 350 175 351 - 352 176 353 - 354 177 355 - 356 178 357 - 358 179 359 - 360 180 361 - 362 181 363 - 364 182 365 - 366 183 367 - 368 184 369 - 370 185 | -<br>-<br>-<br>85<br>-<br>-<br>-<br>86 | | -<br>-<br>- | | - | - | - | -82<br>-83 | -57<br>-56 | | 338 169 339 - 340 170 341 - 342 171 343 - 344 172 345 - 346 173 347 - 348 174 349 - 350 175 351 - 352 176 353 - 354 177 355 - 356 178 357 - 358 179 359 - 360 180 361 - 362 181 363 - 364 182 365 - 366 183 367 - 368 184 369 - 370 185 371 - | -<br>85<br>-<br>-<br>-<br>-<br>86 | 5 - | - | | | <del> </del> | _ | -84 | -55 | | 340 170 341 - 342 171 343 - 344 172 345 - 346 173 347 - 348 174 349 - 350 175 351 - 352 176 353 - 354 177 355 - 356 178 357 - 358 179 359 - 360 180 361 - 362 181 363 - 364 182 365 - 366 183 367 - 368 184 369 - 370 185 371 - 372 186 373 - <td>85<br/>-<br/>-<br/>-<br/>-<br/>86</td> <td>5 –<br/>- –</td> <td></td> <td>-</td> <td>_</td> <td>-</td> <td>-</td> <td>-84</td> <td>-53</td> | 85<br>-<br>-<br>-<br>-<br>86 | 5 –<br>- – | | - | _ | - | - | -84 | -53 | | 341 - 342 171 343 - 344 172 345 - 346 173 347 - 348 174 349 - 350 175 351 - 352 176 353 - 354 177 355 - 356 178 357 - 358 179 359 - 360 180 361 - 362 181 363 - 364 182 365 - 366 183 367 - 368 184 369 - 370 185 371 - 372 186 373 - 374 187 <td>-<br/>-<br/>-<br/>86</td> <td></td> <td></td> <td>-</td> <td>_</td> <td>-</td> <td>-</td> <td>-85</td> <td>-52</td> | -<br>-<br>-<br>86 | | | - | _ | - | - | -85 | -52 | | 342 171 343 - 344 172 345 - 346 173 347 - 348 174 349 - 350 175 351 - 352 176 353 - 354 177 355 - 356 178 357 - 358 179 359 - 360 180 361 - 362 181 363 - 364 182 365 - 366 183 367 - 368 184 369 - 370 185 371 - 372 186 373 - 374 187 | -<br>-<br>86 | - | - | - | - | - | - | -86 | -51 | | 343 - 344 172 345 - 346 173 347 - 348 174 349 - 350 175 351 - 352 176 353 - 354 177 355 - 356 178 357 - 358 179 359 - 360 180 361 - 362 181 363 - 364 182 365 - 366 183 367 - 368 184 369 - 370 185 371 - 372 186 373 - 374 187 | -<br>86 | | - | - | - | - | - | -86 | -50 | | 344 172 345 - 346 173 347 - 348 174 349 - 350 175 351 - 352 176 353 - 354 177 355 - 358 178 357 - 358 179 359 - 360 180 361 - 362 181 363 - 364 182 365 - 366 183 367 - 368 184 369 - 370 185 371 - 372 186 373 - 374 187 | 86 | | - | - | - | - | - | -87 | -49 | | 345 - 346 173 347 - 348 174 349 - 350 175 351 - 352 176 353 - 354 177 355 - 356 178 357 - 358 179 359 - 360 180 361 - 362 181 363 - 364 182 365 - 366 183 367 - 368 184 369 - 370 185 371 - 372 186 373 - 374 187 | | | - | - | - | - | | -88 | -48 | | 346 173 347 - 348 174 349 - 350 175 351 - 352 176 353 - 354 177 355 - 356 178 357 - 358 179 359 - 360 180 361 - 362 181 363 - 364 182 365 - 366 183 367 - 368 184 369 - 370 185 371 - 372 186 373 - 374 187 | | | - | - | <u>-</u><br>- | - | - | -88<br>-89 | -47<br>-46 | | 347 - 348 174 349 - 350 175 351 - 352 176 353 - 354 177 355 - 356 178 357 - 358 179 359 - 360 180 361 - 362 181 363 - 364 182 365 - 366 183 367 - 368 184 369 - 370 185 371 - 372 186 373 - 374 187 | - | | _ | _ | | - | - | -89 | -45<br>-45 | | 349 | _ | | - | _ | _ | - | _ | -90 | -44 | | 350 175 351 - 352 176 353 - 354 177 355 - 356 178 357 - 358 179 359 - 360 180 361 - 362 181 363 - 364 182 365 - 366 183 367 - 368 184 369 - 370 185 371 - 372 186 373 - 374 187 | 87 | 7 – | - | - | - | - | - | -90 | -43 | | 351 | - | - | - | - | - | - | - | -91 | -42 | | 352 176 353 - 354 177 355 - 356 178 357 - 358 179 359 - 360 180 361 - 362 181 363 - 364 182 365 - 366 183 367 - 368 184 369 - 370 185 371 - 372 186 373 - 374 187 | - | - | - | _ | - | - | - | -91 | -41 | | 353 - 354 177 355 - 356 178 357 - 358 179 359 - 360 180 361 - 362 181 363 - 364 182 365 - 366 183 367 - 368 184 369 - 370 185 371 - 372 186 373 - 374 187 | - | | - | - | - | - | - | -92 | -39 | | 354 177 355 - 356 178 357 - 358 179 359 - 360 180 361 - 362 181 363 - 364 182 365 - 366 183 367 - 368 184 369 - 370 185 371 - 372 186 373 - 374 187 | 88 | | 22 | 11 | | - | - | -92 | -38 | | 355 | - | | - | - | _ | - | - | -93<br>-93 | -37<br>-36 | | 356 178 357 - 358 179 359 - 360 180 361 - 362 181 363 - 364 182 365 - 366 183 367 - 368 184 369 - 370 185 371 - 372 186 373 - 374 187 | | | - | - | - | - | - | -94 | -35 | | 358 179 359 - 360 180 361 - 362 181 363 - 364 182 365 - 366 183 367 - 368 184 369 - 370 185 371 - 372 186 373 - 374 187 | 89 | | - | - | _ | - | - | -94 | -34 | | 359 | - | - | - | - | - | - | - | -95 | -33 | | 360 180 361 - 362 181 363 - 364 182 365 - 366 183 367 - 368 184 369 - 370 185 371 - 372 186 373 - 374 187 | - | - | - | - | - | - | - | -95 | -31 | | 361 - 362 181 363 - 364 182 365 - 366 183 367 - 368 184 369 - 370 185 371 - 372 186 373 - 374 187 | - | | - | - | - | - | - | -95 | -30 | | 362 181<br>363 -<br>364 182<br>365 -<br>366 183<br>367 -<br>368 184<br>369 -<br>370 185<br>371 -<br>372 186<br>373 -<br>374 187 | 90 | | - | - | - | - | - | -96 | -29 | | 363 - 364 182 365 - 366 183 367 - 368 184 369 - 370 185 371 - 372 186 373 - 374 187 | - | | - | - | - | - | - | -96<br>-96 | -28 | | 364 182 365 - 366 183 367 - 368 184 369 - 370 185 371 - 372 186 373 - 374 187 | _ | | - | - | - | - | - | -96<br>-97 | -27<br>-25 | | 365 - 366 183 367 - 368 184 369 - 370 185 371 - 372 186 373 - 374 187 | 91 | | _ | _ | _ | <del>-</del> | _ | -97 | -24 | | 367 - 368 184 369 - 370 185 371 - 372 186 373 - 374 187 | - | | - | - | - | - | - | -97 | -23 | | 368 184<br>369 -<br>370 185<br>371 -<br>372 186<br>373 -<br>374 187 | - | - | - | - | - | - | - | -98 | -22 | | 369 -<br>370 185<br>371 -<br>372 186<br>373 -<br>374 187 | - | - | - | - | - | - | - | -98 | -21 | | 370 185<br>371 -<br>372 186<br>373 -<br>374 187 | 92 | | 23 | - | - | - | - | -98 | -20 | | 371 -<br>372 186<br>373 -<br>374 187 | - | | - | - | - | - | - | -98<br>00 | -18 | | 372 186<br>373 –<br>374 187 | - | | _ | - | - | - | - | -99<br>-99 | -17<br>-16 | | 373 –<br>374 187 | 93 | | _ | _ | | - | - | -99<br>-99 | -16<br>-15 | | 374 187 | - | | - | - | | - | - | -99 | -13 | | 375 – | - | | - | - | _ | - | - | -99 | -12 | | | - | - | - | - | - | - | - | -99 | -11 | | 376 188 | 94 | 4 47 | - | _ | - | - | - | -100 | -10 | | 377 – | - | | - | - | - | - | - | -100 | -9 | | 378 189 | | | - | - | - | - | - | -100<br>100 | -7<br>6 | | 379 –<br>380 190 | - | | _ | - | - | - | - | -100<br>-100 | -6<br>-5 | | 380 190 | - | | _ | - | | +- | - | -100 | -5<br>-4 | | 382 191 | -<br>-<br>95 | | _ | _ | | _ | _ | -100 | -2 | | 383 - | - | | - | - | _ | - | - | -100 | -1 | | 384 192 | -<br>-<br>95<br>- | 6 48 | 24 | 12 | 6 | - | 3 | -100 | 0 | | 385 – | -<br>-<br>95<br>-<br>- | - | - | - | - | - | - | -100 | 1 | | 386 193 | -<br>95<br>-<br>- | - | - | - | - | - | - | -100 | 2 | | 387 - | 95<br>-<br>-<br>-<br>-<br>96 | | - | - | - | - | - | -100 | 4 | | 388 194<br>389 – | -<br>95<br>-<br>-<br>-<br>-<br>96 | - | - | - | - | - | - | -100<br>-100 | 5<br>6 | **Table 7. CIRCULAR TRANSLATOR TABLE** | | | JLAR II | | % of Imax | | | | | | | |------------|----------|----------|---------|-----------|-----------------------------|----------|--------------|-----------------------------|--------------|----------| | 0000 | 0001 | 0010 | 0011 | 0100 | tepmode(< SM[3:0]>)<br>0101 | 0110 | 0111 | 1111 | | | | 1/128 | 1/64 | 1/32 | 1/16 | 1/8 | 1/4 | 1/2 | Full<br>Step | Full Step + 1/2<br>rotation | Coil X | Coil Y | | 390 | 195 | - | - | - | - | - | - | - | -100 | 7 | | 391<br>392 | -<br>196 | -<br>98 | -<br>49 | - | - | <u> </u> | - | - | -100<br>-100 | 9 | | 393 | - | - | - | _ | _ | | _ | _ | -99 | 11 | | 394 | 197 | - | - | - | - | - | - | - | -99 | 12 | | 395 | - | - | - | - | - | - | - | - | -99 | 13 | | 396 | 198 | 99 | - | - | - | - | - | - | -99 | 15 | | 397<br>398 | -<br>199 | - | - | - | - | | - | - | -99<br>-99 | 16<br>17 | | 399 | - | _ | - | - | - | | - | _ | -98 | 18 | | 400 | 200 | 100 | 50 | 25 | - | - | - | - | -98 | 20 | | 401 | - | - | - | - | - | - | - | - | -98 | 21 | | 402 | 201 | - | - | - | - | - | - | - | -98 | 22 | | 403 | 202 | - | - | - | - | - | - | - | -97<br>07 | 23 | | 404<br>405 | - | 101 | - | - | - | | - | - | -97<br>-97 | 24<br>25 | | 406 | 203 | _ | _ | - | - | _ | _ | _ | -96 | 27 | | 407 | - | - | - | - | - | - | - | - | -96 | 28 | | 408 | 204 | 102 | 51 | - | - | - | - | - | -96 | 29 | | 409 | - | - | - | - | - | - | - | - | -95<br>05 | 30 | | 410 | 205 | - | - | - | - | - | - | - | -95<br>05 | 31 | | 411<br>412 | 206 | -<br>103 | _ | _ | - | | - | - | -95<br>-94 | 33<br>34 | | 413 | - | - | _ | - | _ | _ | - | _ | -94 | 35 | | 414 | 207 | - | - | - | - | - | - | - | -93 | 36 | | 415 | - | - | - | - | - | - | - | - | -93 | 37 | | 416 | 208 | 104 | 52 | 26 | 13 | - | - | - | -92 | 38 | | 417 | - | - | - | - | - | - | - | - | -92 | 39 | | 418<br>419 | 209 | _ | - | - | <u>-</u> | <u> </u> | - | - | -91<br>-91 | 41<br>42 | | 420 | 210 | 105 | _ | _ | _ | | _ | _ | -90 | 43 | | 421 | - | - | - | - | - | - | - | - | -90 | 44 | | 422 | 211 | - | - | - | - | _ | - | _ | -89 | 45 | | 423 | - | - | - | - | - | 1 | - | - | -89 | 46 | | 424 | 212 | 106 | 53 | - | - | - | - | - | -88<br>-88 | 47<br>48 | | 425<br>426 | -<br>213 | - | - | - | - | <u> </u> | - | - | -88<br>-87 | 48 | | 427 | - | _ | _ | - | - | _ | _ | - | -86 | 50 | | 428 | 214 | 107 | - | - | - | - | - | - | -86 | 51 | | 429 | - | - | - | - | - | - | - | - | -85 | 52 | | 430 | 215 | - | - | - | - | - | - | - | -84 | 53 | | 431 | - 016 | - | -<br>E4 | - 27 | - | - | - | - | -84<br>93 | 55 | | 432<br>433 | 216 | 108 | 54<br>- | 27<br>- | - | <u> </u> | - | - | -83<br>-82 | 56<br>57 | | 434 | 217 | _ | _ | - | _ | _ | - | - | -82<br>-82 | 58 | | 435 | - | - | - | - | - | - | - | - | -81 | 59 | | 436 | 218 | 109 | - | - | - | - | - | _ | -80 | 60 | | 437 | - | _ | - | - | - | - | - | - | -80 | 61 | | 438 | 219 | _ | - | - | - | _ | - | - | -79<br>79 | 62 | | 439<br>440 | 220 | -<br>110 | -<br>55 | - | - | | - | - | -78<br>-77 | 62<br>63 | | 441 | - | - | - | - | _ | _ | _ | _ | -77<br>-77 | 64 | | 442 | 221 | - | - | - | - | - | - | - | -76 | 65 | | 443 | - | - | - | - | - | - | - | - | -75 | 66 | | 444 | 222 | 111 | - | - | - | - | - | - | -74 | 67 | | 445 | - | - | - | - | - | - | - | - | -73<br>72 | 68 | | 446<br>447 | 223 | - | - | - | - | _ | - | - | -72<br>-72 | 69<br>70 | | 447 | 224 | 112 | -<br>56 | 28 | -<br>14 | 7 | 0 | - | -72<br>-71 | 71 | | 449 | - | - | - | - | - | - | - | - | -70 | 72 | | 450 | 225 | - | - | - | - | - | - | - | -69 | 72 | | 451 | - | - | - | - | - | - | - | - | -68 | 73 | | 452 | 226 | 113 | - | - | - | - | - | - | -67 | 74 | | 453 | - | - | - | - | - | - | - | - | -66 | 75<br>76 | | 454 | 227 | - | - | - | - | - | - | - | -65 | 76 | **Table 7. CIRCULAR TRANSLATOR TABLE** | | | | % of Imax | | | | | | | | |------------|----------|----------|-----------|---------|------|------|--------------|-----------------------------|------------|----------| | 0000 | 0001 | 0010 | 0011 | 0100 | 0101 | 0110 | 0111 | 1111 | | | | 1/128 | 1/64 | 1/32 | 1/16 | 1/8 | 1/4 | 1/2 | Full<br>Step | Full Step + 1/2<br>rotation | Coil X | Coil Y | | 455 | - | - | - | - | - | - | - | - | -64 | 77 | | 456 | 228 | 114 | 57 | - | - | - | - | - | -63 | 77 | | 457 | - | - | - | _ | - | - | - | - | -62 | 78 | | 458 | 229 | - | - | - | - | - | - | - | -62 | 79 | | 459 | - | - | - | - | - | - | - | - | -61 | 80 | | 460 | 230 | 115 | - | - | - | - | - | - | -60 | 80 | | 461 | - | - | - | - | - | - | - | - | -59 | 81 | | 462<br>463 | 231 | - | - | - | - | - | - | - | -58<br>-57 | 82<br>82 | | 464 | 232 | 116 | -<br>58 | -<br>29 | | - | _ | _ | -57<br>-56 | 83 | | 465 | - | - | - | - | | - | _ | _ | -55 | 84 | | 466 | 233 | _ | _ | _ | _ | _ | _ | _ | -53 | 84 | | 467 | _ | _ | - | _ | _ | _ | - | _ | -52 | 85 | | 468 | 234 | 117 | - | _ | _ | _ | - | - | -51 | 86 | | 469 | - | - | - | - | _ | - | - | - | -50 | 86 | | 470 | 235 | - | - | - | - | - | - | - | -49 | 87 | | 471 | - | - | - | - | - | - | - | - | -48 | 88 | | 472 | 236 | 118 | 59 | - | - | - | - | - | -47 | 88 | | 473 | - | - | - | - | - | _ | - | _ | -46 | 89 | | 474 | 237 | - | - | - | - | - | - | - | -45 | 89 | | 475 | - | - | - | - | - | - | - | - | -44 | 90 | | 476 | 238 | 119 | - | - | - | - | - | - | -43 | 90 | | 477 | - | - | - | - | - | - | - | - | -42 | 91 | | 478 | 239 | - | - | - | - | - | - | - | -41 | 91 | | 479 | _ | - | - | - | - | - | - | - | -39 | 92 | | 480 | 240 | 120 | 60 | 30 | 15 | - | - | - | -38 | 92 | | 481 | - | - | - | - | - | - | - | _ | -37 | 93 | | 482 | 241 | - | - | - | - | - | - | - | -36 | 93 | | 483 | - | - | - | - | - | - | - | - | -35 | 94 | | 484 | 242 | 121 | - | - | - | - | - | - | -34 | 94 | | 485 | - 040 | - | - | - | - | - | - | - | -33 | 95 | | 486<br>487 | 243 | - | - | - | - | - | - | - | -31<br>-30 | 95<br>95 | | 488 | -<br>244 | -<br>122 | -<br>61 | _ | - | - | - | - | -30<br>-29 | 96 | | 489 | - | - | - | | _ | _ | _ | _ | -28 | 96 | | 490 | 245 | _ | _ | _ | _ | _ | _ | _ | -27 | 96 | | 491 | _ | _ | _ | _ | _ | _ | _ | _ | -25 | 97 | | 492 | 246 | 123 | - | - | _ | _ | - | _ | -24 | 97 | | 493 | - | - | - | - | - | - | - | - | -23 | 97 | | 494 | 247 | - | - | - | - | - | - | - | -22 | 98 | | 495 | - | - | - | - | _ | _ | - | _ | -21 | 98 | | 496 | 248 | 124 | 62 | 31 | - | - | - | _ | -20 | 98 | | 497 | - | - | - | - | - | - | - | - | -18 | 98 | | 498 | 249 | - | - | - | - | - | - | - | -17 | 99 | | 499 | - | - | - | - | - | - | - | - | -16 | 99 | | 500 | 250 | 125 | - | - | - | _ | - | _ | -15 | 99 | | 501 | - | - | - | - | - | - | - | - | -13 | 99 | | 502 | 251 | - | - | - | - | - | - | - | -12 | 99 | | 503 | - | - | - | - | - | - | - | - | -11 | 99 | | 504 | 252 | 126 | 63 | - | - | - | - | - | -10 | 100 | | 505 | - | - | - | - | - | - | - | - | -9 | 100 | | 506 | 253 | - | - | - | - | - | - | - | -7 | 100 | | 507 | -<br>0F4 | - | - | - | - | - | - | - | -6 | 100 | | 508 | 254 | 127 | - | - | - | - | - | - | -5 | 100 | | 509 | - | - | - | - | - | - | - | - | -4 | 100 | | 510 | 255<br>_ | - | - | - | - | - | - | - | -2<br>1 | 100 | | 511 | - | - | - | - | - | - | - | - | -1 | 100 | # Remarks: • Positive coil current conducts from MOTXP to MOTXN or MOTYP to MOTYN. #### Direction The direction of rotation can be changed by means of the DIR-pin and the SPI bit <DIRCTRL>. See also Figure 12 up to Figure 15. Setup and hold times need to be respected when changing direction (see Figure 6). #### **NXT Input** Every rising or falling edge on the NXT-pin (selectable through SPI bit <NXTP>) will move the coil current one step up or down (dependant on the DIR-pin and <DIRCTRL> bit) in the translator table (see Table 7). The motor current will be updated at the next PWM cycle. #### **Enable** The enable SPI bit <MOTEN> is used to enable the PWM regulator and drive coil current through the stepper motor coils. When '1' the motor driver is enabled and coil current will be conducted. If '0' (zero), the H-bridge drivers are disabled. movement of the stepper motor. It's not allowed to apply pulses on the NXT-pin when the motor driver is disabled. Certain errors (see Error Output p28) will automatically disable the motor driver (<MOTEN> = 0). The errors first need to be cleared before one is able to enable the motor driver again. Setup and hold times need to be respected (see Figure 6). # **Microstep Position** To be able to track the position in the current translator table (Table 7), the microstep position SPI byte can be used (<MSP[8:0]>). This byte gives the position within the current translator table in units of 1/128 microsteps. This means that when working in 1/4<sup>th</sup> microstepping the read out microstep positions will be 0, 32, 64, ... The microstep position can be used to track/verify the real position of the stepper motor. Keep in mind that <MSP[8:0]> will only be update 1 μs after the NXT pulse was applied. Figure 16. Translator Table Update # Microstep <SM[3:0]> is used to set the microstep stepping mode. Changing to another microstep stepping mode can be done but the setup and hold timings need to be respected (see Figure 6). Changing to another stepping mode can be done in any (microstep) position. When changing to a lower stepping mode this could lead to a change in coil current (= movement of rotor) even if no NXT pulses are applied. This will only be the case if the microstep position is not shared between the old and new stepping mode (see also Table 7 and Figure 17). This is done to avoid unwanted phase shifts in the coil current. Step 2 of 1/4th stepping mode is equal to Step 1 of half step stepping mode (see Table 7). No change of coil current during change of stepping mode. Step 1 of 1/4th stepping mode is NOT shared with a step in half step stepping mode (see Table 7). Change of coil current will occur during change of stepping mode (to avoid a coil current phase shift). Figure 17. NXT-Step Mode Synchronization #### **Programmable Peak-Current** The amplitude of the current waveform in the motor coils $(I_{max})$ can be programmed through SPI bits <CUR[2:0]>. The coil current can be calculated as next: $$I_{max} = \langle CUR[2:0] \rangle / R_{SENSE}$$ R<sub>SENSE</sub> is resistor R<sub>1</sub> and R<sub>2</sub> as given in Figure 9, <CUR[2:0]> is dependant on the REF-pin voltage. This makes it possible to set the coil current by means of SPI commands or by adjusting the REF-pin voltage. See also page 35. A change in the coil current (<CUR[2:0]>) will be updated at the next PWM cycle. # **Hold Current Setting** A second coil current value can be programmed which is called the Hold Current (<HOLD\_CUR[2:0]>). By enabling this functionality (<EN\_HOLD> = 1), AMIS-30422 will automatically change the coil current to the programmed Hold Current value when no NXT pulse is detected for a time longer than the specified <HOLD\_TIME[1:0]>. From the moment a NXT pulse is detected, AMIS-30422 will automatically set the coil current back to <CUR[2:0]>. This functionality makes it easy to add Run and Hold Current capability to your application. The HOLDCUR-pin can be used if one wants to select Run or Hold Current manually. To use this pin, <EN\_HOLD> must be set to 0 (zero). When pulling the HOLDCUR-pin high, the coil current will be defined by the <HOLD\_CUR[2:0]> value. When pulled low, the coil current will be defined by the <CUR[2:0]> value. When <EN\_HOLD> is set to 0 (zero) <HOLD\_TIME[1:0]> will have no meaning. Switching between the two coil current values can be done at any time (= independent of the NXT frequency). By this the HOLDCUR-pin can also be used to switch between two coil current values in an easy way (even when the motor is rotating). The Hold Current (<HOLD\_CUR[2:0]>) is calculated in the same way as the Run Current (<CUR[2:0]>). #### Clear Logic 0 on the CLR-pin allows normal operation of the chip. To clear the complete digital inside AMIS-30422, the CLR-pin needs to be pulled to logic 1 for a minimum time of $t_{\rm CLR}$ (Table 5). Clearing the motor driver can not be done during Sleep Mode. During a clear the charge pump remains active. The voltage regulator remains functional during and after the clear action and the WDb-pin is not activated. After a clear, NXT pulses can be applied after $t_{CLR\_SET}$ (see Figure 7). #### Speed and Load Angle Output The SLA-pin provides an output voltage that indicates the level of the BEMF (Back Electro Magnetic Force) voltage of the motor. This BEMF voltage is sampled during every so-called "coil current zero crossing". Per coil, two zero-current positions exist per electrical period, yielding in a total of four zero-current observation points per electrical period. Because of the relatively high recirculation currents in the coil during current decay, the coil voltage $V_{COIL}$ shows a transient behavior. This transient behavior (which is not the BEMF) can be made visible or invisible on the SLA-pin by means of SPI bit <SLAT>. When set to transparent (<SLAT> = '1'), the coil voltage is sampled every PWM cycle and updated on the SLA-pin (see Figure 18). When set to not-transparent (<SLAT> = '0'), only the last sample (taken right before leaving the "coil current zero crossing") will be copied to the SLA-pin (see Figure 19). When working in not-transparent mode (<SLAT> = '0') keep in mind that there is a delay between applying the NXT pulse (to leave the "coil current zero crossing") and the updated voltage on the SLA-pin (see t<sub>SLA\_DELAY</sub> in Figure 19 and Table 5). Figure 18. Principle of BEMF Measurement in Transparent Mode The relationship between the voltage measured on the SLA-pin and the coil voltage is: $V_{SLA}$ = 0.6 + (0.6 x <SLA\_OFFS>) + ( $V_{coil}$ x <SLAG>) SPI bit <SLA\_OFFS> can be used to add an additional offset of 0.6 V. Five different SLA gain values can be set by means of SPI bits <SLAG[2:0]>. AMIS-30422 has the ability to stretch the "coil current zero crossing". If NXT pulses are applied too fast it's possible that the "coil current zero crossing" is too short making it impossible to measure the real BEMF (see Figure 19. Principle of BEMF Measurement in Not-Transparent Mode Figure 20). By using SPI bits <MIN\_SLA\_TIME[1:0]> one can stretch the "coil current zero crossing" without changing the speed of the motor (see Figure 20). AMIS-30422 will ignore but keep track of the NXT pulses applied during the "stretched coil current zero crossing" and compensate the ignored pulses when leaving the "coil current zero crossing". More information on using the SLA-pin can be found in application note AND8399. Although this application note refers to AMIS-305xx, it is also valid for AMIS-30422. Figure 20. BEMF sampling without (left) and with (right) zero crossing stretching #### Sleep Mode AMIS-30422 can be placed in Sleep Mode by means of SPI bit <SLP>. This mode allows reduction of current-consumption when the motor is not in operation. The effect of sleep mode is as follows: - The drivers are put in HiZ - All analog circuits are disabled and in low-power mode - All SPI registers maintain their logic content - SPI communication is still possible (slightly current increase during SPI communication). - Status Registers can not be cleared by reading out - NXT and DIR inputs are forbidden - Oscillator and digital clocks are silent - Motor driver can not be cleared by means of the CLR-pin The voltage regulator remains active but with reduced current-output capability ( $I_{LOAD\ PD}$ ). When Sleep Mode is left a start—up time is needed for the charge pump to stabilize. After this time (t<sub>SLP\_SET</sub>) NXT commands can be issued (see also Figure 6). Enabling the motor when the charge pump is not stable can result in overcurrent errors (see section *Over-Current Detection*). Because of this it's advised to keep the motor disabled during the stabilization time (t<sub>SLP</sub> <sub>SET</sub>). The IO-pins of AMIS-30422 have internal pull-down or pull-up resistors (see Figure 3). Keep this in mind when entering Sleep Mode. In Sleep Mode $V_{DD}$ can drop to 2.1 V minimum (see $V_{DD\_SLEEP}$ in Table 4). Keep in mind that in this case it's not allowed to pull the input pins above 2.1 V! # WARNING, ERROR DETECTION AND DIAGNOSTICS FEEDBACK ### **Thermal Warning and Shutdown** AMIS–30422 has 4 thermal ranges which can be read out through SPI bits <TR[1:0]> and <TSD>. Thermal Range 1 goes from –40°C up to $T_1$ . Thermal Range 2 goes from $T_1$ to $T_2$ and Thermal Range 3 goes from $T_2$ up to $T_3$ ( $T_1$ , $T_2$ and $T_3$ can be found in Table 4). Once above $T_3$ the 4<sup>th</sup> thermal level is reached which is the thermal warning range. When junction temperature rises above $T_{TW}$ (= $T_3$ ), the ERRb-pin will be activated. If junction temperature increases above thermal shutdown level ( $T_{TSD}$ ), then the circuit goes in Thermal Shutdown Mode and all driver transistors are disabled (high impedance). The condition to get out of the Thermal Shutdown Mode is to be at a temperature lower than $T_{TW}$ and by clearing the <TSD> SPI bit. Figure 21. Thermal Ranges #### **Over-Current Detection** The over-current detection circuit monitors the load current in each activated output stage. If the load current exceeds the over-current detection threshold, the ERRb-pin will be activated and the drivers are switched off (motor driver disabled) to reduce the power dissipation and to protect the H-bridge. Each driver has an individual detection bit (see Status Register 1 and 2). The error condition is latched and the microcontroller needs to read out the error to reset the error and to be able to re-enable the motor driver again. Note: Successive resetting the motor driver in case of a short circuit condition may damage the drivers. # **Open Coil/Current Not Reached Detection** Open coil detection is based on the observation of 100% duty cycle of the PWM regulator. If in a coil 100% duty cycle is detected for a certain time, an open coil will be latched (see Status Register 1 and 2) and the ERRb-pin will be activated (drivers are disabled). The time this 100% duty cycle needs to be present is adjustable with SPI bits <OPEN\_COIL[1:0]>. A short time will result in fast detection of an open-coil but could also trigger unwanted open-coil errors. Increase the timing if this is the case. When the resistance of a motor coil is very large and the supply voltage is low, it can happen that the motor driver is not able to deliver the requested current to the motor. Under these conditions the PWM controller duty cycle will be 100% and the ERRb-pin will flag this situation. This feature can be used to test if the operating conditions (supply voltage, motor coil resistance) still allow reaching the requested coil-current or else the coil current should be reduced. Note: A short circuit could trigger an open coil. #### Charge Pump Failure The charge pump is an important circuit that guarantees low $R_{DS(on)}$ for all external MOSFET's, especially for low supply voltages. If supply voltage is too low or external components are not properly connected to guarantee a low $R_{DS(on)}$ of the drivers, a charge pump failure is latched (<CPFAIL>), the ERRb-pin is activated and the driver is disabled (<MOTEN> = '0'). One needs to read Status Register 1 to clear the charge pump failure. After power on reset (POR) the charge pump voltage will need some time to exceed the required threshold. During that time the ERRb-pin will be active but not latched for 250 $\mu$ s. If the slope of the power supply $V_{BB}$ is slow during power up (charge pump not started after 250 $\mu$ s), a charge pump failure will be latched and the ERRb-pin is activated (see also Figure 22). Figure 22. Charge Pump Failure #### Watchdog When $V_{BB}$ is applied, the WDb-pin is kept low for $t_{por}$ (Table 5). This can for instance be used to reset an external microcontroller at power up. The WDb-pin also has a second function, a Watchdog function. When the watchdog is enabled (<WDEN> = '1'), a timer will start counting up. When the counter reaches a certain value (<WDT[3:0]>), the <WD> SPI bit will be set and the WDb-pin will be pulled low for a time equal to $t_{POR}$ to reset the external microcontroller. To avoid that the microcontroller gets reset, the microcontroller needs to re-enable the watchdog before the count value is reached (= write '1' to <WDEN> before <WDT[3:0]> is reached). This functionality can be used to reset a "stuck" microcontroller. The SPI bit <WD> can be used to detect a cold or warm boot. When powering the application (cold boot), <WD> will be zero. If the microcontroller has been reset by the WDb-pin (warm boot), <WD> bit will be '1'. The microcontroller can use this information to detect a cold or warm boot. It's forbidden to re-enable the watchdog too fast (minimum time between re-enabling must be above two two (see Figure 4)). One may also not enable the watchdog too fast after power up (see to specific figure 4). A small analogue filter avoids resetting due to spikes or noise on the VDD supply $(t_{rf})$ . During and after power up the WDb-pin is an open drain output. One can change this to a push-pull output by using SPI bit <IO OT>. #### **Error Output** The error output (ERRb-pin) will be activated if an error is reported. Next errors will be reported: - Thermal Warning - Thermal Shutdown - Overcurrent - Open Coil - Charge Pump Failure - All errors except a Thermal Warning will disable the H-bridge drivers to protect the motor driver (<MOTEN> = '0'). To reset the error one needs to read out the error. Only when all errors are reset it will be possible to re-enable the motor driver (<MOTEN> = '1'). Keep in mind that during power up a charge pump failure will be reported during the first 250us but will not be latched (see also *Charge Pump Failure*). During and after power up the ERRb-pin is an open drain output. One can change this to a push-pull output with SPI bit <IO OT>. #### POWER SUPPLY AND THERMAL CALCULATION ### **Logic Supply Regulator** AMIS-30422 has an on-chip 3.3 V low-drop regulator to supply the digital part of the chip itself, some low-voltage analog blocks and external circuitry. See Table 4 for the limitations. #### Undervoltage AMIS-30422 has undervoltage detection. If $V_{BB}$ drops below $V_{BBUL}$ , the drivers are disabled. To be able to enable the drivers again the $V_{BB}$ voltage needs to rise above $V_{BBUH}$ . See also Figure 5. # Start-Up Behavior Figure 4 gives the start–up of AMIS–30422. After $V_{BB}$ is applied and after a certain power up time ( $t_{PU}$ ), the internal voltage regulator $V_{DD}$ will start–up. When $V_{DD}$ gets above $V_{DDH}$ , the internal POR will be released and the digital will start–up. The WDb–pin will be kept low for an additional 100ms ( $t_{POR}$ ). After the WDb–pin is deactivated and after a time $t_{DSPI}$ , SPI communication can be initiated. #### **Junction Temperature Calculation** To calculate the junction temperature of AMIS-30422 the thermal resistance junction-to-ambient must be known. When only a PCB heat sink is used, a typical value is 30°C/W (see Table 4). There are three modes the junction temperature can be calculated for. - In Sleep Mode (<SLP> = '1') the V<sub>BAT</sub> consumption is maximum 150 μA making T<sub>i</sub> = T<sub>amb</sub>. - In Normal Mode when the driver is disabled (<MOTEN> = '0'), the V<sub>BAT</sub> consumption is maximum 20 mA (no external load on VDD-pin). The junction temperature can be calculated as next: $$T_J = T_A + (V_{BAT} \times I_{BAT} \times Rth_{JA})$$ For an 18 V application operating at an ambient temperature of 125°C this would give: $$T_{.1} = 125^{\circ} C + (18 V \times 20 \text{ mA} \times 30^{\circ} C/W)$$ $$T_{.1} = 135.8^{\circ} C$$ In Normal Mode with the driver enabled (<MOTEN> = '1') the gate charge current needs to be included in the calculations. $$I_{BAT} = 20 \text{ mA} + (6 \times V_{REGH} \times C_{ISS} \times f_{PWM})$$ For an 18 V application driving external MOSFET's with an input capacitance of 1 nF this would result in: $$I_{BAT} = 20 \text{ mA} + (6 \times 12.8 \text{ V} \times 1 \text{ nF} \times 30 \text{ kHz})$$ $$I_{BAT} = 22.3 \text{ mA}$$ Operating at 125°C ambient temperature this result in a junction temperature of: $$T_J = 125^{\circ}C + (18 V \times 22.3 \text{ mA} \times 30^{\circ}C/W)$$ $$T_1 = 137^{\circ} C$$ #### **SPI INTERFACE** The serial peripheral interface (SPI) allows an external microcontroller (Master) to communicate with AMIS-30422. The implemented SPI block is designed to interface directly with numerous microcontrollers from several manufacturers. AMIS-30422 acts always as a Slave and can't initiate any transmission. The operation of the device is configured and controlled by means of SPI registers which are observable for read and/or write from the Master. ### **SPI Transfer Format and Pin Signals** During a SPI transfer, data is simultaneously transmitted (shifted out serially) and received (shifted in serially). A serial clock line (CLK) synchronizes shifting and sampling of the information on the two serial data lines (DO and DI). DO signal is the output from the Slave (AMIS-30422), and DI signal is the output from the Master. A chip select line (CSb) allows individual selection of a Slave SPI device in a multiple-slave system. The CSb line is active low. If AMIS-30422 is not selected, DO is in HiZ and does not interfere with SPI bus activity. The output type of DO can be set in SPI (<IO\_OT>). Since AMIS-30422 operates as a Slave in MODE 0 (CPOL = 0; CPHA = 0) it always clocks data out on the falling edge and samples data in on rising edge of clock. The Master SPI port must be configured in MODE 0 too, to match this operation. The diagram below is both a Master and a Slave timing diagram since CLK, DO and DI pins are directly connected between the Master and the Slave. Figure 23. Timing Diagram of a SPI Transfer #### **Transfer Packet** Serial data transfer is assumed to follow MSB first rule. The transfer packet contains one or more bytes. Byte 1 contains the Command and the SPI Register Address and indicates to AMIS-30422 the chosen type of operation and addressed register. Byte 2 contains data, or sent from the Master in a WRITE operation, or received from AMIS-30422 in a READ operation. Two command types can be distinguished in the communication between master and AMIS-30422: - CMD2 = '0': READ from SPI Register with address ADDR[4:0] - CMD2 = '1': WRITE to SPI Register with address ADDR[4:0] Figure 24. SPI Transfer Packet ### **READ Operation** If the Master wants to read data from a Status or Control Register, it initiates the communication by sending a READ command. This READ command contains the address of the SPI register to be read out. At the falling edge of the eight clock pulse the data—out shift register is updated with the content of the corresponding internal SPI register. In the next 8—bit clock pulse train this data is shifted out via DO pin. At the same time the data shifted in from DI (Master) should be interpreted as the following successive command or dummy data. Status Register 0, 1 and 2 (see SPI Registers) contain 7 data bits and a parity check bit. The most significant bit (D7) represents a parity of D[6:0]. If the number of logical ones in D[6:0] is odd, the parity bit D7 equals '1'. If the number of logical ones in D[6:0] is even then the parity bit D7 equals '0'. This simple mechanism protects against noise and increases the consistency of the transmitted data. If a parity check error occurs it is recommended to initiate an additional READ command to obtain the status again. The CSb-pin is active low and may remain low between successive READ commands as illustrated in Figure 27. There is one exception. In case an error condition occurs the root cause of the problem can be determined by reading out the Status Registers. However, if the error occurs at the moment CSb is low, one first needs to pull CSb high to update the Status Registers properly. Only then the Status Registers can be read out to determine the error. For this reason it is also recommended to keep CSb high when the SPI bus is idle. Figure 25. Single READ Operation Where Data from SPI Register is Read by the Master #### **WRITE Operation** If the Master wants to write data to a Control Register it initiates the communication by sending a WRITE command. This contains the address of the SPI register to write to. The command is followed with a data byte. This incoming data will be stored in the corresponding Control Register after CSb goes from low to high. It is important that the writing action to the Control Register is exactly 16 bits long and that CSb goes high after these 16 bits. If more or less bits are transmitted the complete transfer packet is ignored. A WRITE command executed for a read-only register (e.g. Status Registers) will not affect the addressed register and the device operation. AMIS-30422 responds on every incoming byte by shifting out via DO the data stored in the last received address. Because after a power-on-reset the initial address is unknown the data shifted out via DO is not valid. Figure 26. Single WRITE Operation Where Data from the Master is Written in SPI Register ### **Examples of READ and WRITE Operations** In the following examples successive READ and/or WRITE operations are combined. In Figure 27 the Master first reads the status from Register at Addr1 and at Addr2 followed by writing a control byte in Control Register at Addr3. Note that during the WRITE command the old data of the pointed register is returned at the moment the new data is shifted in. Figure 27. 2 Successive READ Commands Followed by a WRITE Command After a WRITE operation the Master could initiate a READ command in order to verify the data correctly written as illustrated in Figure 28. During reception of the READ command the old data is returned for a second time. Only after receiving the READ command the new data is transmitted. This rule also applies when the master device wants to initiate an SPI transfer to read the Status Registers. Because the internal system clock updates the Status Registers only when CSb line is high, the first read out byte might represent old status information (Figure 29). Figure 28. WRITE Operation Followed by a READ operation to verify Figure 29. 3 READ Operations in a Row # **Bad Examples of READ and WRITE Operations** The following example demonstrates a bad WRITE operation. After a WRITE operation a read operation is done before CSb is made high. The data will not be written in the Register. Figure 31 demonstrates how it should be done (see also Figure 28). The second example (Figure 32) demonstrates an incorrect way of reading errors. After a WRITE operation the ERRb-pin toggles indication an error. Without toggling CSb the 3 Status Registers are read out to determine the error. Because CSb was not high after the error was detected, the Status Registers will not be updated and the error can not be determined. A second problem with Figure 32 is that the data written to Addr9 will not be stored because CSb was not toggled after the write operation. Figure 34 gives the correct way of reading out errors. When the error is detected (toggling of ERRb-pin), CSb is made high to make sure the Status Registers are updated. Then the Status Registers are read out. Notice that ERRb toggles after Status Register 1 is read out (Addr 0x05). This indicates that the error was an overcurrent in the X-coil, a charge pump failure or an open X-coil. Also notice that because CSb is made high after the write operation, the write operation will now be done correctly. Figure 30. Bad Example of Write Operation Figure 31. Good Write Operation Figure 32. Bad Example of Error Read Out Figure 33. Correct Read Out of Error # **SPI Register Description** Below table gives an overview of all SPI Registers that can be used. **Table 8. SPI REGISTER OVERVIEW** | SPI Register | Address | Access | Abbreviation | |--------------------|---------|--------|--------------| | Watchdog Register | 0x00 | R/W | WR | | Control Register 0 | 0x01 | R/W | CR0 | | Control Register 1 | 0x02 | R/W | CR1 | | Control Register 2 | 0x03 | R/W | CR2 | | Control Register 3 | 0x04 | R/W | CR3 | | Status Register 0 | 0x05 | R | SR0 | | Status Register 1 | 0x06 | R | SR1 | | Status Register 2 | 0x07 | R | SR2 | | Status Register 3 | 0x08 | R | SR3 | **Table 8. SPI REGISTER OVERVIEW** | SPI Register | Address | Access | Abbreviation | |----------------------|---------|--------|--------------| | Status Register 4 | 0x09 | R | SR4 | | Predriver Register 0 | 0x0A | R/W | PDRV0 | | Predriver Register 1 | 0x0B | R/W | PDRV1 | | Predriver Register 2 | 0x0C | R/W | PDRV2 | | Predriver Register 3 | 0x0D | R/W | PDRV3 | Where: R/W = read and write access, R = read access only # Watchdog Register (WR) The Watchdog Register is located at address 0x00 and can be used to enable the watchdog and set the watchdog time-out. It can also be used to set the short circuit and open coil detection time-out. **Table 9. WATCHDOG REGISTER** | | Watchdog Register (WR) | | | | | | | | | | | |---------|------------------------|-------|-------|-------|-------|-------|--------|----------|-------|--|--| | Address | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | | | Access | R/W | | | 0x00 | Reset | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | | | | Data | WDEN | | WDT | [3:0] | | OPEN_C | OIL[1:0] | - | | | **Table 10. WATCHDOG REGISTER PARAMETERS** | Parameter | Value | Value | Description | Info | | | | |------------------|-------|-----------|---------------------------------------------------------------------------------------------------------------------|-------------|--|--|--| | WDEN | 0 | Disable | Enables the watchdog | p28 | | | | | VVDEN | 1 | Enable | Enables the watchdog | μ26 | | | | | | 0000 | 32 ms | | | | | | | | 0001 | 64 ms | ] | | | | | | | 0010 | 96 ms | | | | | | | | 0011 | 128 ms | | | | | | | | 0100 | 160 ms | | | | | | | | 0101 | 192 ms | | | | | | | | 0110 | 224 ms | | | | | | | WDT[3:0] | 0111 | 256 ms | Defines the watchdog time-out period. The watchdog needs to be re-enabled (WDEN) within this time or WDb-pin is ac- | p28 | | | | | VVD1[3.0] | 1000 | 288 ms | tivated for t <sub>POR</sub> . | | | | | | | 1001 | 320 ms | ] | | | | | | | 1010 | 352 ms | | | | | | | | 1011 | 384 ms | ] | | | | | | | 1100 | 416 ms | ] | | | | | | | 1101 | 448 ms | | | | | | | | 1110 | 480 ms | | | | | | | | 1111 | 512 ms | | | | | | | | 00 | 2.56 ms | Defines the open coil detection time-out. If an open coil is | | | | | | OPEN_COIL[1:0] | 01 | 0.32 ms | detected for a time longer than OpenTimeOut[1:0], an open | p27 | | | | | OF LIN_COIL[1.0] | 10 | 20.48 ms | coil (OPEN_X and/or OPEN_Y) will be reported. Note: Short circuit could trigger open coil detection. | <i>με ι</i> | | | | | | 11 | 163.84 ms | 140to. Offort direalt could trigger open con detection. | | | | | Remark: Bit 0 of Watchdog Register should always be '0' (zero)! # Control Register 0 (CR0) Control Register 0 is located at address 0x01 and is used to set the maximum coil current and stepping mode. **Table 11. CONTROL REGISTER 0** | | Control Register 0 (CR0) | | | | | | | | | | | |---------|--------------------------|-------|-------|-------|-------|-------|-------|----------|-------|--|--| | Address | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | | | Access | R/W | | | 0x01 | Reset | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | | | | | Data | | SM | [3:0] | | - | | CUR[2:0] | | | | **Table 12. CONTROL REGISTER 0 PARAMETERS** | Parameter | Value | Value | Description | Info | |-----------|-------|---------------------------|--------------------------------------------------------------------------------------------------|------| | | 0000 | 128 <sup>th</sup> | | | | | 0001 | 64 <sup>th</sup> | | | | | 0010 | 32 <sup>nd</sup> | | | | | 0011 | 16 <sup>th</sup> | | | | ONATO OI | 0100 | 8 <sup>th</sup> | Defense the Code of the DAMA and later | - 00 | | SM[3:0] | 0101 | 4 <sup>th</sup> | Defines the 8 stepping modes for the PWM regulator. | p23 | | | 0110 | Half step | | | | | 0111 | Full Step | | | | | 1111 | Full Step + 1/2 rotation | | | | | Other | Reserved | | | | | 000 | V <sub>REF</sub> / 40 | | | | | 001 | V <sub>REF</sub> / 20 | | | | | 010 | 3 x V <sub>REF</sub> / 40 | Defines the maximum voltage over the coil current sense | | | CLIDIO.01 | 011 | V <sub>REF</sub> / 10 | resistor which defines the maximum coil current. The maximum coil current is calculated as next: | 04 | | CUR[2:0] | 100 | V <sub>REF</sub> / 8 | I <sub>coil</sub> = CUR[2:0] / R <sub>sense</sub> | p24 | | | 101 | 3 x V <sub>REF</sub> / 20 | V <sub>REF</sub> = voltage on REF-pin (with a maximum of 2 V) | | | | 110 | 7 x V <sub>REF</sub> / 40 | | | | | 111 | V <sub>REF</sub> / 5 | | | # Control Register 1 (CR1) Control Register 1 is located at address 0x02 and can used to set the direction, NXT-pin polarity, output configuration of WDb- and ERRb- pin and to enable PWM jitter. It can also be used to set the coil current zero-crossing. **Table 13. CONTROL REGISTER 1** | | Control Register 1 (CR1) | | | | | | | | | | | | | |---------|--------------------------|---------|-------|-------|--------|---------|-------|---------|----------|--|--|--|--| | Address | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | | | | | Access | R/W | | | | | 0x02 | Reset | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | | | | | | | Data | DIRCTRL | NXTP | - | WDb_OD | ERRb_OD | PWMJ | MINSLAT | TME[1:0] | | | | | **Table 14. CONTROL REGISTER 1 PARAMETERS** | Parameter | Value | Value | Description | Info | |-------------------|-------------------------------------------------------|-------------------------------------|------------------------------------------------------------------------------------------------|------| | DIRCTRL | 0 | CW | Defines the direction of rotation. Remark: CW and CCW is relative. Direction of rotation will | p23 | | DINOTHE | 1 | CCW | be defined by the status of the DIR-pin and connection of the stepper motor! | p20 | | NXTP | 0 | Positive Edge | Defines the active edge on the NXT-pin. | 200 | | NATE | 1 | Negative Edge | Defines the active edge on the NAT-pin. | p23 | | WDb OD | 0 Push Pull Db OD Defines the output type of WDb-pin | Defines the cutout time of W/Dh nin | <b>~00</b> | | | WDb_OD | 1 | Open Drain | Defines the output type of WDb-pin | p28 | | | 0 | Push Pull | Defines the sustaint time of EDDs win | 00 | | ERRb_OD | 1 | Open Drain | Defines the output type of ERRb-pin | p28 | | DVA/AA I | 0 | Disabled | Cashlas as disables DWM illus | -14 | | PWMJ | 1 | Enabled | Enables or disables PWM jitter | p14 | | | 00 | 40 μs | | | | MINIOLATIME (4:0) | 01 | 120 μs | Defines the time sail surrent was excessing out a size time. | n01 | | MINSLATIME[1:0] | 10 | 200 μs | Defines the time coil current zero–crossing extension time. | p21 | | | 11 | 360 μs | | | Remark: Bit 5 of Control Register 1 should always be '0' (zero)! # Control Register 2 (CR2) Control Register 2 is located at address 0x03 and can be used to enable the motor driver and to put the motor driver in sleep mode. It also has some parameters that can be used to set the SLA. **Table 15. CONTROL REGISTER 2** | | Control Register 2 (CR2) | | | | | | | | | | |---------|--------------------------|-------|-------|-------|-------|-------|-----------|-------|----------|--| | Address | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | | Access | R/W | | 0x03 | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | Data | MOTEN | SLP | - | SLAT | | SLAG[2:0] | | SLA_OFFS | | Table 16. CONTROL REGISTER 2 PARAMETERS | Parameter | Value | Value | Value Description | | | | |-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------------------------------------------|-----|--|--| | MOTEN | MOTEN 0 Disabled Enables the PWM regulator. Remark: the regulator is automatically disabled if one of the second | | | -00 | | | | MOTEN | 1 | Enabled | bits in Status Register 1 or 2 is set. | p23 | | | | SLP | 0 | Normal Mode | Enables the clean made (newer down made) | p26 | | | | SLF | 1 | Sleep Mode | Enables the sleep mode (power down mode) | | | | | SLAT | 0 | Not Transparent | Defines the time of QLA consuling | p24 | | | | SLAI | 1 | Transparent | Defines the type of SLA sampling. | | | | **Table 16. CONTROL REGISTER 2 PARAMETERS** | Parameter | Value | Value | Description | Info | | |-----------|-------|----------------------------|------------------------------------------------------------|-------------|--| | | 000 1 | | | | | | | 001 | 0.5 | | | | | | 010 | 0.25 | | | | | [0.0] | 011 | 0.125 | Defines the motor terminal voltage division factor for the | <b>~</b> 04 | | | SLAG[2:0] | 100 | 0.0625 | SLA-pin. | p24 | | | | 101 | 0.0625 | | | | | | 110 | 0.0625 | | | | | | 111 | 0.0625 | | | | | | 0 | No additional offset | | | | | SLA_OFFS | 1 | Additional offset of 0.6 V | To enable an additional offset on the SLA-pin of 0.6V. | p24 | | Remark: Bit 5 of Control Register 2 should always be '0' (zero)! # **Control Register 3 (CR3)** Control Register 3 is located at address 0x04 and is used to set the hold coil current functionality. **Table 17. CONTROL REGISTER 3** | Control Register 3 (CR3) | | | | | | | | | | |--------------------------|--------|---------|-------|--------|----------|-------|-------|----------|-------| | Address | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | Access | R/W | 0x04 | Reset | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 1 | | | Data | EN_HOLD | - | HOLD_T | IME[1:0] | - | HC | LD_CUR[2 | 2:0] | **Table 18. CONTROL REGISTER 3 PARAMETERS** | Parameter | Value | Value | Description | Info | |-----------------|-------|---------------------------|----------------------------------------------------------------------------------------------------------------------|-------------| | EN HOLD | 0 | Disable | Enable or disable the automatic switching from CUR[2:0] to | <b>~</b> 04 | | EN_HOLD | 1 | Enable | HOLD_CUR[2:0] | p24 | | | 00 | 128 ms | | | | LIOLD TIME[1:0] | 01 | 256 ms | If EN_HOLD is set to 1 and no NXT pulses are detected for a time minimum to the HOLD TIME[1:0], coil current will be | <b>~</b> 04 | | HOLD_TIME[1:0] | 10 | 512 ms | set to HOLD_CUR[2:0] | p24 | | | 11 | 1024 ms | | | | | 000 | V <sub>REF</sub> / 40 | | | | | 001 | V <sub>REF</sub> / 20 | | | | | 010 | 3 x V <sub>REF</sub> / 40 | Defines the maximum voltage over the coil current sense | | | LIOLD CLIDIO O | 011 | V <sub>REF</sub> / 10 | resistor which defines the maximum coil current. The maximum coil current is calculated as next: | <b>~</b> 04 | | HOLD_CUR[2:0] | 100 | V <sub>REF</sub> / 8 | I <sub>coil</sub> = HOLD CUR[2:0] / R <sub>sense</sub> | p24 | | | 101 | 3 x V <sub>REF</sub> / 20 | V <sub>REF</sub> = voltage on REF-pin (with a maximum of 2 V) | | | | 110 | 7 x V <sub>REF</sub> / 40 | | | | | 111 | V <sub>REF</sub> / 5 | | | Remark: Bit 3 and 6 should always be '0'+ (zero)! # Status Register 0 (SR0) Status Register 0 is located at address 0x05 and can only be read. Status Register 0 is a non-latched register meaning that the value of the register can change without the need of reading out the register. The register can be used to retrieve the temperature range or to verify a watchdog event. Notice that bit 7 is the parity bit (see READ operation p30). **Table 19. STATUS REGISTER 0** | | Status Register 0 (SR0) | | | | | | | | | |---------|-------------------------|-------|-------|-------|-------|-------|-------|-------|-------| | Address | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | Access | R | R | R | R | R | R | R | R | | 0x05 | Reset | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | | Data | PAR | TR[ | 1:0] | WD | - | - | - | = | **Table 20. STATUS REGISTER 0 PARAMETERS** | Parameter | Value | Value | Description | Info | |-----------|-------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | | 00 | -40°C to 15°C | Motor driver thermal range. | | | TR[1:0] | 01 | 15°C to 72°C | Remark:<br>TR[1:0] = 11 and TSD = 0 => Thermal Warning | | | | 10 | 73°C to 150°C | TR[1:0] = 11 and TSD = 1 => Thermal Shutdown TSD is located in Status Register 2 | p27 | | | 11 | TSD = 0: 150°C to 170°C | Ç | | | | | TSD = 1: >170°C | | | | WD | 0 | No watchdog event | If WDEN = 1 and watchdog not acknowledged before the Watchdog Time-out (WDT[3:0]), WDb-pin will be pulled low for 100ms to reset an external microcontroller and WD | p28 | | WD | 1 | Watchdog event occurred | bit will be set to '1' to indicate this event. The external microcontroller can use this bit to verify a cold (WD = 0) or warm boot (WD = 1). | <b>μ2</b> 0 | # Status Register 1 (SR1) Status Register 1 is located at address 0x06 and can only be read. Status Register 1 is a latched register. If an error occurs the bit will be set and can only be cleared by reading out this bit<sup>1</sup>. The register is used to report an overcurrent or open coil in the X-coil, or to report a charge pump failure. Notice that bit 7 is the parity bit (see READ operation p30). **Table 21. STATUS REGISTER 1** | | Status Register 1 (SR1) | | | | | | | | | |---------|-------------------------|-------|--------|--------|--------|--------|--------|--------|-------| | Address | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | Access | R | R | R | R | R | R | R | R | | 0x06 | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Data | PAR | OVCXPT | OVCXPB | OVCXNT | OVCXNB | CPFAIL | OPEN_X | - | 1. In Sleep mode the register can be read out but will not be cleared! **Table 22. STATUS REGISTER 1 PARAMETERS** | Parameter | Value | Value | Description | Info | |-----------|-------|-----------------------------------------------------------------------|--------------------------------------------------------|------| | OVCXPT | 0 | No overcurrent | Overcurrent detection in top transistor XP-terminal | 207 | | OVCAPI | 1 | Overcurrent | Overcurrent detection in top transistor AF-terminal | p27 | | OVCXPB | 0 | No overcurrent Overcurrent detection in bottom transistor XP-terminal | | 207 | | OVCAPB | 1 | Overcurrent | Overcurrent detection in pottom transistor AF-terminar | p27 | | OVCYNT | 0 | No overcurrent | Oversurrent detection in ten transister VNI terminal | p27 | | OVCXNT | 1 | Overcurrent | Overcurrent detection in top transistor XN-terminal | ρ21 | | OVCYND | 0 | No overcurrent | Occurrent detection in bottom translator VNI torrainal | 207 | | OVCXNB | 1 | Overcurrent | Overcurrent detection in bottom transistor XN-terminal | p27 | | CPFAIL | 0 | No charge pump failure | Channe and failure data sting | - 07 | | OPFAIL | 1 | Charge pump failure | Charge pump failure detection | p27 | | ODEN V | 0 | No open coil detected | Open coil detection for X-coil | 207 | | OPEN_X | 1 | Open coil detected | Note: a short circuit could trigger an open coil | p27 | # Status Register 2 (SR2) Status Register 2 is located at address 0x07 and can only be read. Status Register 2 is a latched register. If an error occurs the bit will be set and can only be cleared by reading out this bit<sup>2</sup>. The register is used to report an overcurrent or open coil in the Y-coil, or to report a thermal shutdown. Notice that bit 7 is the parity bit (see READ operation p30). **Table 23. STATUS REGISTER 2** | | Status Register 2 (SR2) | | | | | | | | | |---------|-------------------------|-------|--------|--------|--------|--------|-------|--------|-------| | Address | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | Access | R | R | R | R | R | R | R | R | | 0x07 | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | Data | PAR | OVCYPT | OVCYPB | OVCYNT | OVCYNB | TSD | OPEN_Y | - | **Table 24. STATUS REGISTER 2 PARAMETERS** | Parameter | Value | Value | Description | Info | |-----------|-------|-----------------------|---------------------------------------------------------|-------------| | OVCYPT | 0 | No overcurrent | Oversument detection in ten transister VD terminal | <b>~</b> 07 | | OVCYPT | 1 | Overcurrent | Overcurrent detection in top transistor YP-terminal | p27 | | OVCYPB | 0 | No overcurrent | Overcurrent detection in bottom transistor YP-terminal | <b>~</b> 07 | | UVCTPB | 1 | Overcurrent | Overcurrent detection in bottom transistor 17-terminal | p27 | | OVCYNT | 0 | No overcurrent | Oversument detection in ten transister VM terminal | <b>207</b> | | OVCTNI | 1 | Overcurrent | Overcurrent detection in top transistor YN-terminal | p27 | | OVCYNB | 0 | No overcurrent | Overcurrent detection in bottom transistor YN-terminal | - 07 | | OVCYND | 1 | Overcurrent | Overcurrent detection in bottom transistor fiv-terminal | p27 | | TSD | 0 | No thermal shutdown | Thermal Shutdown detection | 207 | | 190 | 1 | Thermal shutdown | Thermal Shuldown detection | p27 | | ODEN V | 0 | No open coil detected | Open coil detection for X-coil | 207 | | OPEN_Y | 1 | Open coil detected | Note: a short circuit could trigger an open coil | p27 | 2. In Sleep mode the register can be read out but will not be cleared! ### Status Register 3 (SR3) Status Register 3 is located at address 0x08 and can only be read. Status Register 3 contains the highest 8 bits of the microstepping position and can be used to retrieve the position in the translator table (see Table 7). It is a non-latched register meaning that the microstepping position can be updated by the motor driver at any moment. Status Register 3 does not contain a parity bit. #### **Table 25. STATUS REGISTER 3** | | Status Register 3 (SR3) | | | | | | | | | | | | | |---------|-------------------------|-------|-------|-------|-------|-------|-------|-------|-------|--|--|--|--| | Address | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | | | | 0x08 | Access | R | R | R | R | R | R | R | R | | | | | | | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | Data | | | | MSP | [8:1] | | | | | | | | #### **Table 26. STATUS REGISTER 3 PARAMETERS** | Parameter | Value | Value | Description | Info | |-----------|-----------|------------------------|----------------------------------------------------|------| | MSP[8:1] | XXXX XXXX | Microstepping position | Indicates the position within the translator table | p23 | #### Status Register 4 (SR4) Status Register 4 is located at address 0x09 and can only be read. Status Register 4 contains the lowest 8 bits of the microstepping position and can be used to retrieve the position in the translator table (see Table 7). It is a non-latched register meaning that the microstepping position can be updated by the motor driver at any moment. Status Register 4 does not contain a parity bit. #### **Table 27. STATUS REGISTER 4** | | Status Register 4 (SR4) | | | | | | | | | | | | |---------|-------------------------|-------|-------|-------|-------|-------|-------|-------|-------|--|--|--| | Address | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | | | | Access | R | R | R | R | R | R | R | R | | | | | 0x09 | Reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | Data | | | | MSP | [7:0] | | | | | | | ### **Table 28. STATUS REGISTER 4 PARAMETERS** | Parameter | Value | Value | Description | Info | |-----------|-----------|------------------------|----------------------------------------------------|------| | MSP[7:0] | XXXX XXXX | Microstepping position | Indicates the position within the translator table | p23 | # Predriver Register 0 (PDRV0) Predriver Register 0 is located at address 0x0A and can be used to set the current source for the gate charge and discharge (see Figure 11). ### Table 29. PREDRIVER REGISTER 0 | | Predriver Register 0 (PDRV0) | | | | | | | | | | | | |---------|------------------------------|-------|-------|-------|-------|-----------|-------|-------|-------|--|--|--| | Address | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | | | | Access | R/W | | | | 0x0A | Reset | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | | | | | | Data | | ION | [3:0] | | IOFF[3:0] | | | | | | | # **Table 30. PREDRIVER REGISTER 0 PARAMETERS** | Parameter | Value | Value | Description | Info | |-----------|-------|----------------------|-----------------------------------------------------------------------------------------------------------------------------|------| | ION[3:0] | xxxx | Current course value | Defines the current source for charging and discharging of the external MOSFET's. Current source can be calculated as next: | p13 | | IOFF[3:0] | xxxx | Current source value | 3 mA + (ION[3:0] x 2 mA) and 3 mA + (IOFF[3:0] x 2 mA) | μισ | # Predriver Register 1 (PDRV1) Predriver Register 1 is located at address 0x0B and can be used to set the non-overlap time as well as t<sub>2</sub> (see Figure 11). # **Table 31. PREDRIVER REGISTER 1** | | Predriver Register 1 (PDRV1) | | | | | | | | | | | | |---------|-------------------------------------------------------------------------|--------|----------|-------------|-----|-----|-------------|-----|-----|--|--|--| | Address | Address Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 | | | | | | | | | | | | | | Access | R/W | | | | 0x0B | Reset | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | Data | NO_CRO | DSS[1:0] | TOP_t2[2:0] | | | BOT_t2[2:0] | | | | | | ### **Table 32. PREDRIVER REGISTER 1 PARAMETERS** | Parameter | Value | Value | Description | Info | | | | |---------------|-------|---------|------------------------------------------------------------------------|------|--|--|--| | | 00 | 0 | | | | | | | NO CDOSCIONI | 01 | 40 μs | Defines time between switching off one transistor and switching on the | n10 | | | | | NO_CROSS[2:0] | 10 | 80 μs | next. | p13 | | | | | | 11 | 160 μs | | | | | | | | 000 | 1.25 μs | | | | | | | | 001 | 1.75 μs | | | | | | | | 010 | 2.25 μs | | | | | | | TOD +0[0:0] | 011 | 2.75 μs | Defines the switch on duration to for the external top MOSFET's. | 212 | | | | | TOP_t2[2:0] | 100 | 3.25 μs | Defines the switch on duration to for the external top MOSFET'S. | p13 | | | | | | 101 | 3.75 μs | | | | | | | | 110 | 4.25 μs | | | | | | | | 111 | 4.75 μs | | | | | | **Table 32. PREDRIVER REGISTER 1 PARAMETERS** | Parameter | Value | Value | Description | Info | | | | | |--------------|-------|---------|---------------------------------------------------------------------------------|------|--|--|--|--| | | 000 | 1.25 μs | | | | | | | | | 001 | 1.75 μs | | | | | | | | | 010 | 2.25 μs | | | | | | | | DOT 40[0 .0] | 011 | 2.75 μs | Defendition the end of the following MODEST: | -10 | | | | | | BOT_t2[2 :0] | 100 | 3.25 μs | Defines the switch on duration t <sub>2</sub> for the external bottom MOSFET's. | p13 | | | | | | | 101 | 3.75 μs | 1 | | | | | | | | 110 | 4.25 μs | 7 | | | | | | | | 111 | 4.75 μs | 1 | | | | | | Predriver Register 2 (PDRV2) Predriver Register 2 is located at address 0x0C and can be used to set $t_{off}$ (see Figure 11). Table 33. PREDRIVER REGISTER 2 | | Predriver Register 2 (PDRV2) | | | | | | | | | | | | | |---------|------------------------------|-------|-------|---------------|-------|-------|---------------|-------|-------|--|--|--|--| | Address | | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | | | | | Access | R/W | | | | | 0x0C | Reset | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | | | | | | | Data | - | | TOP_toff[2:0] | | - | BOT_toff[2:0] | | | | | | | Table 34. PREDRIVER REGISTER 2 PARAMETERS | Parameter | Value | Value | Description | Info | | | |----------------|-------|---------|------------------------------------------------------------------------------------|------|--|--| | | 000 | 1.25 μs | | | | | | | 001 | 1.75 μs | | | | | | | 010 | 2.25 μs | | | | | | TOD +-#[0.0] | 011 | 2.75 μs | | | | | | TOP_toff[2:0] | 100 | 3.25 μs | Defines the switch off duration t <sub>off</sub> for the external top MOSFET's. | p13 | | | | | 101 | 3.75 μs | | | | | | | 110 | 4.25 μs | | | | | | | 111 | 4.75 μs | | | | | | | 000 | 1.25 μs | | | | | | | 001 | 1.75 μs | | | | | | | 010 | 2.25 μs | | | | | | DOT +o#[0.0] | 011 | 2.75 μs | Defines the quiteb off direction to fee the enternal bettern MOCFFT's | n10 | | | | BOT_toff[2 :0] | 100 | 3.25 μs | Defines the switch off duration t <sub>off</sub> for the external bottom MOSFET's. | p13 | | | | | 101 | 3.75 μs | 1 | | | | | | 110 | 4.25 μs | | | | | | | 111 | 4.75 μs | | | | | # **Predriver Register 3 (PDRV3)** Predriver Register 3 is located at address 0x0D and can be used to set t<sub>1</sub> (see Figure 11). # Table 35. PREDRIVER REGISTER 3 | | Predriver Register 3 (PDRV3) | | | | | | | | | | | | | |---------|-------------------------------------------------------------------------------------------------------------------------|-----|-----|-------------|-----|-----|-------------|-----|-----|--|--|--|--| | Address | Address Bit 7 Bit 6 Bit 5 Bit 4 Bit 3 Bit 2 Bit 1 Bit 0 | | | | | | | | | | | | | | | Access | R/W | | | | | 0x0D | Reset | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | | | | | | | Data | - | | TOP_t1[2:0] | | - | BOT_t1[2:0] | | | | | | | # **Table 36. PREDRIVER REGISTER 3 PARAMETERS** | Parameter | Value | Value | Description | | |--------------|-------|---------|---------------------------------------------------------------------------------|-----| | TOP_t1[2:0] | 000 | 375 ns | | | | | 001 | 500 ns | | | | | 010 | 625 ns | | | | | 011 | 750 ns | Defines the suitable of distribution to facility suitable MOCELL's | p13 | | | 100 | 825 ns | Defines the switch on duration t <sub>1</sub> for the external top MOSFET's. | | | | 101 | 1000 ns | | | | | 110 | 1125 ns | | | | | 111 | 1250 ns | | | | BOT_t1[2 :0] | 000 | 375 ns | | | | | 001 | 500 ns | | | | | 010 | 625 ns | | | | | 011 | 750 ns | Defines the suitebase distribute for the subsect better MOCFET's | p13 | | | 100 | 825 ns | Defines the switch on duration t <sub>1</sub> for the external bottom MOSFET's. | | | | 101 | 1000 ns | | | | | 110 | 1125 ns | | | | | 111 | 1250 ns | | | #### PACKAGE THERMAL CHARACTERISTICS The AMIS-30422 is available in a NQFP48 package. For cooling optimizations, the NQFP has an exposed thermal pad which has to be soldered to the PCB ground plane. The ground plane needs thermal vias to conduct the heat to the bottom layer. Figure 34 gives an example of good heat transfer. The exposed thermal pad is soldered directly on the top ground layer (left picture of Figure 34). It's advised to make the top ground layer as large as possible (see arrows Figure 34). To improve the heat transfer even more, the exposed thermal pad is connected to a bottom ground layer by using thermal vias (see right picture of Figure 34). It's advised to make this bottom ground layer as large as possible and with as less as possible interruptions. For precise thermal cooling calculations the major thermal resistances of the device are given (Table 4). The thermal media to which the power of the devices has to be given are: - Static environmental air (via the case) - PCB board copper area (via the exposed pad) The major thermal resistances of the device are the Rth from the junction to the ambient ( $Rth_{ja}$ ) and the overall Rth from the junction to exposed pad ( $Rth_{jp}$ ). In Table 4 one can find the values for the $Rth_{ja}$ and $Rth_{jp}$ , simulated according to JESD-51. The $Rth_{ja}$ for 2S2P is simulated conform JEDEC JESD-51 as follows: - A 4-layer printed circuit board with inner power planes and outer (top and bottom) signal layers is used - Board thickness is 1,46mm (FR4 PCB material) - The 2 signal layers: 70 um thick copper with an area of 5500 mm<sup>2</sup> copper and 20% conductivity - The 2 power internal planes: 36 µm thick copper with an area of 5500 mm<sup>2</sup> copper and 90% conductivity The Rth<sub>ja</sub> for 1S0P is simulated conform to JEDEC JESD-51 as follows: - A 1-layer printed circuit board with only 1 layer - Board thickness is 1.46 mm (FR4 PCB material) - The layer has a thickness of 70 μm copper with an area of 5500 mm<sup>2</sup> copper and 20% conductivity Figure 34. PCB Ground Plane Layout Condition (left picture displays the top ground layer, right picture displays the bottom ground layer) #### **ORDERING INFORMATION** | Part No. | Peak Current | Temperature Range | Package | Shipping <sup>†</sup> | |--------------------|--------------|-------------------|--------------------|-----------------------| | AMIS30422C422G | NA | -40°C to +170°C | NQFP-48 (7 x 7 mm) | Units / Tube | | AMIS30422C422MNTWG | | | (Pb-Free) | Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. #### PACKAGE DIMENSIONS ON Semiconductor and are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all ap #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative