

# SBS 1.1-COMPLIANT GAS GAUGE and PROTECTION with CEDV

Check for Samples: bq3060

#### **FEATURES**

- Advanced CEDV (Compensated End-of-Discharge Voltage) Gauging
- Fully Integrated 2, 3, and 4 Series Li-lon or Li-Polymer Cell Battery Pack Manager
- 8-Bit RISC CPU With Ultra-Low Power Modes
- Full Array of Programmable Protection Features
  - Voltage, Current, and Temperature
- SHA-1 Authentication
- Flexible Memory Architecture With Integrated Flash Memory
- Supports Two-Wire SMBus v1.1 Interface With High-speed 400kHz Programming Option
- P-CH High Side Protection FET Drive
- Low Power Consumption Sleep Mode: < 69 μA</li>
- High-Accuracy Analog Front End With Two Independent ADCs
  - High-Resolution, 15~22-bit Integrator for Coulomb Counting
  - 16-Bit Delta-Sigma ADC With a 16-Channel Multiplexer for Voltage, Current, and Temperature
- Ultra Compact Package: 24-Pin TSSOP PW

#### **APPLICATIONS**

- Netbook/Notebook PCs
- Medical and Test Equipment
- Portable Instruments

### DESCRIPTION

The Texas Instruments bq3060 Battery Manager is a fully integrated, single-chip, pack-based solution that provides a rich array of features for gas gauging, protection, and authentication for 2, 3, or 4 series cell Li-lon battery packs. With a footprint of merely 7.8mmx6.4mm in a compact 24-pin TSSOP package, the bq3060 maximizes functionality and safety while dramatically cutting the solution cost and size for smart batteries.

Using its integrated high-performance analog peripherals, the bq3060 measures and maintains an accurate record of available capacity, voltage, current, temperature, and other critical parameters in Li-Ion or Li-Polymer batteries, and reports the information to the system host controller over an SMBus 1.1 compatible interface.

The bq3060 provides software-1st level and 2nd level safety protection on overvoltage, undervoltage, overtemperature, and overcharge, as well as hardware-overcurrent in discharge, short circuit in charge and discharge protection.

Table 1. ORDERING INFORMATION

| AVAILABLE OPTIONS | PACKAGE TSSOP<br>(PW)   |
|-------------------|-------------------------|
| Standard          | bq3060PW <sup>(1)</sup> |

(1) The bq3060 can be ordered in tape and reel by adding the suffix R to the orderable part number, i.e., bq3060PWR.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### SYSTEM PARTITIONING DIAGRAM



## **ABSOLUTE MAXIMUM RATINGS**

Over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                   |                        |                           | VALUE                                                                    | UNIT |
|-------------------|------------------------|---------------------------|--------------------------------------------------------------------------|------|
| $V_{MAX}$         | Supply voltage range   | PACK w.r.t. Vss           | -0.3 to 34                                                               | V    |
|                   |                        | VC1, BAT                  | V <sub>VC2</sub> –0.3 to V <sub>VC2</sub> +8.5 or 34, whichever is lower | V    |
|                   |                        | VC2                       | V <sub>VC3</sub> -0.3 to V <sub>VC3</sub> +8.5                           | V    |
|                   |                        | VC3                       | V <sub>VC4</sub> -0.3 to V <sub>VC4</sub> +8.5                           | V    |
| $V_{IN}$          | Input voltage range    | VC4                       | V <sub>SRP</sub> -0.3 to V <sub>SRP</sub> +8.5                           | V    |
|                   |                        | SRP, SRN                  | −0.3 to V <sub>REG27</sub>                                               | V    |
|                   |                        | SMBD, SMBC                | -0.3 to 6.0                                                              | V    |
|                   |                        | TS1, TS2, /PRES           | -0.3 to V <sub>REG27</sub> + 0.3                                         | V    |
|                   | Outrot valtage reces   | CHG, DSG, ZVCHG, FUSE     | -0.3 to BAT                                                              | V    |
| Vo                | Output voltage range   | RBI, REG27                | -0.3 to 2.75                                                             | V    |
| I <sub>SS</sub>   | Maximum combined si    | nk current for input pins | 50                                                                       | mA   |
| T <sub>FUNC</sub> | Functional temperature | 9                         | -40 to 110                                                               | °C   |
| T <sub>STG</sub>  | Storage temperature ra | ange                      | -65 to 150                                                               | °C   |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute—maximum—rated conditions for extended periods may affect device reliability.



# RECOMMENDED OPERATING CONDITIONS

over operating free-air temperature range (unless otherwise noted)

|                       |                             |                                    | MIN              | TYP | MAX                 | UNIT |
|-----------------------|-----------------------------|------------------------------------|------------------|-----|---------------------|------|
|                       | Cumply valtage              | PACK                               |                  |     | 25                  | V    |
|                       | Supply voltage              | BAT                                | 3.8              |     | V <sub>VC2</sub> +5 | V    |
| V <sub>STARTUP</sub>  |                             | Start up voltage at PACK           |                  | 5.2 | 5.5                 | V    |
| V <sub>shutdown</sub> |                             | VPACK or VBAT, whichever is higher | 3                | 3.2 | 3.3                 | ٧    |
|                       |                             | VC1, BAT                           | V <sub>VC2</sub> |     | V <sub>VC2</sub> +5 | V    |
|                       |                             | VC2                                | V <sub>VC3</sub> |     | V <sub>VC3</sub> +5 |      |
|                       |                             | VC3                                | $V_{VC4}$        |     | V <sub>VC4</sub> +5 |      |
| V <sub>IN</sub>       | Input voltage range         | VC4                                | $V_{SRP}$        |     | V <sub>SRP</sub> +5 |      |
|                       |                             | VCn - VC(n+1), (n=1, 2, 3, 4)      | 0                |     | 5                   |      |
|                       |                             | PACK                               |                  |     | 25                  |      |
|                       |                             | SRP to SRN                         | -0.3             |     | 1                   | V    |
| C <sub>REG27</sub>    | External 2.7V REG capacitor |                                    | 1                |     |                     | μF   |
| T <sub>OPR</sub>      | Operating temperature       |                                    | -40              |     | 85                  | °C   |



# **PIN DETAILS**

# TSSOP (PW) (TOP VIEW)



Table 2. Pin Functions

| I     | PIN |        |                                                                                                                                                                          |
|-------|-----|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME  | NO. | I/O    | DESCRIPTION                                                                                                                                                              |
| BAT   | 1   | Р      | Power input from battery                                                                                                                                                 |
| DSG   | 2   | 0      | P-CH FET Drive controlling discharge                                                                                                                                     |
| VC1   | 3   | IA     | Sense voltage input terminal and external cell balancing drive output for most positive cell, and battery stack measurement input.                                       |
| VC2   | 4   | IA     | Sense voltage input terminal and external cell balancing drive output for second most positive cell.                                                                     |
| VC3   | 5   | IA     | Sense voltage input terminal and external cell balancing drive output for third most positive cell.                                                                      |
| VC4   | 6   | IA     | Sense voltage input terminal and external cell balancing drive output for least positive cell.                                                                           |
| SRP   | 7   | IA     | Analog input pin connected to the internal coulomb-counter peripheral for integrating a small voltage between SRP and SRN where SRP is the top of the sense resistor.    |
| SRN   | 8   | IA     | Analog input pin connected to the internal coulomb-counter peripheral for integrating a small voltage between SRP and SRN where SRN is the bottom of the sense resistor. |
| TS1   | 9   | I/O,IA | Thermistor input TS1                                                                                                                                                     |
| TS2   | 10  | I/O,IA | Thermistor input TS2                                                                                                                                                     |
| NC    | 11  | -      | Keep this pin floating                                                                                                                                                   |
| NC    | 12  | -      | Keep this pin floating                                                                                                                                                   |
| NC    | 13  | -      | Keep this pin floating                                                                                                                                                   |
| SMBD  | 14  | I/OD   | SMBus data pin                                                                                                                                                           |
| NC    | 15  | -      | Keep this pin floating                                                                                                                                                   |
| SMBC  | 16  | I/OD   | SMBus clock pin                                                                                                                                                          |
| PRES  | 17  | I/OD   | Active low input to sense system insertion and typically requires additional ESD protection                                                                              |
| RBI   | 18  | Р      | RAM backup pin to provide backup potential to the internal DATA RAM if power is momentarily lost by using a capacitor attached between RBI and VSS                       |
| VSS   | 19  | Р      | Device ground                                                                                                                                                            |
| REG27 | 20  | Р      | Internal power supply 2.7V bias output                                                                                                                                   |
| FUSE  | 21  | I/OD   | Push-pull fuse drive and secondary protector activation input sensing                                                                                                    |
| ZVCHG | 22  | 0      | P-CH precharge FET Drive controlling pre-charge and zero-volt charge                                                                                                     |
| CHG   | 23  | 0      | P-CH FET Drive controlling charge                                                                                                                                        |
| PACK  | 24  | Р      | PACK positive terminal and alternative power source                                                                                                                      |



# **ELECTRICAL SPECIFICATIONS**

# **GENERAL PURPOSE I/O**

Typical values stated where  $T_A = 25^{\circ}\text{C}$  and VBAT=VPACK= 14.4V, Min/Max values stated where  $T_A = -40^{\circ}\text{C}$  to 85°C and VBAT=VPACK= 3.8V to 25V (unless otherwise noted)

|                       | PARAMETER                 | TEST CONDITION                                                  | MIN                     | TYP                   | MAX  | UNIT |
|-----------------------|---------------------------|-----------------------------------------------------------------|-------------------------|-----------------------|------|------|
| V <sub>IH</sub>       | High-level input voltage  | /PRES, SMBD, SMBC, TS1, TS2                                     | 2                       |                       |      | V    |
| $V_{IL}$              | Low-level input voltage   | /PRES, SMBD, SMBC, TS1, TS2                                     |                         |                       | 8.0  | V    |
| V <sub>OH</sub>       | Output voltage high       | /PRES, SMBD, SMBC, TS1, TS2, $I_L = -0.5$ mA                    | V <sub>REG27</sub> -0.5 |                       |      | V    |
| \/                    | High lovel fues output    | $V_{BAT} = 3.8 \text{ V to 9 V, } C_{L} = 1 \text{ nF}$         | 3                       | V <sub>BAT</sub> -0.3 | 8.6  | V    |
| V <sub>OH(FUSE)</sub> | High level fuse output    | $V_{BAT} = 9 \text{ V to } 25 \text{ V}, C_L = 1 \text{nF}$     | 7.5                     | 8                     | 9    |      |
| t <sub>R(FUSE)</sub>  | FUSE output rise time     | $C_L = 1 \text{ nF},$<br>$V_{OH(FUSE)} = 0 \text{ V to 5 V}$    |                         |                       | 10   | μs   |
| Z <sub>O(FUSE)</sub>  | FUSE output impedance     |                                                                 |                         | 2                     | 6    | kΩ   |
| V <sub>FUSE_DET</sub> | FUSE detect input voltage |                                                                 | 0.8                     | 2                     | 3.2  | V    |
| V <sub>OL</sub>       | Low-level output voltage  | /PRES, SMBD, SMBC, TS1, TS2, I <sub>L</sub> = 7 mA              |                         |                       | 0.4  | V    |
| C <sub>IN</sub>       | Input capacitance         |                                                                 |                         | 5                     |      | pF   |
| I <sub>lkg</sub>      | Input leakage current     | /PRES, SMBD, SMBC, TS1, TS2<br>SMBD and SMBC pull-down disabled |                         |                       | 1    | μΑ   |
| R <sub>PD(SMBx)</sub> | SMBD and SMBC pull-down   | $T_A = -40$ °C to 100°C                                         | 600                     | 950                   | 1300 | kΩ   |
| R <sub>PAD</sub>      | Pad resistance            | TS1, TS2                                                        |                         | 87                    | 110  | Ω    |

# **SUPPLY CURRENT**

| PARAMETER             |               | TEST CONDITION                                                 |  | TYP | MAX | UNIT |
|-----------------------|---------------|----------------------------------------------------------------|--|-----|-----|------|
| I <sub>CC</sub>       | Normal mode   | Firmware running, no flash writes                              |  | 441 |     | μΑ   |
| I <sub>SLEEP</sub>    | Sleep mode    | Discharge FET ON, Charge FET ON ([NR]=1, [NRCHG]=1)            |  | 69  |     | μΑ   |
|                       |               | Discharge FET ON, Charge FET OFF ([NR]=1, [NRCHG]=0)           |  | 66  |     | μΑ   |
|                       |               | Discharge FET OFF, Charge FET OFF ([NR]=0, System not present) |  | 61  |     | μΑ   |
| I <sub>SHUTDOWN</sub> | Shutdown mode | $T_A = -40^{\circ}\text{C to } 110^{\circ}\text{C}$            |  | 0.5 | 1   | μΑ   |

# **REG27 POWER ON RESET**

| PARAMETER              |                              | TEST CONDITIONS | MIN  | TYP  | MAX  | UNIT |
|------------------------|------------------------------|-----------------|------|------|------|------|
| V <sub>REG27IT</sub> - | Negative-going voltage input | At REG27        | 2.22 | 2.35 | 2.34 | V    |
| V <sub>REG27IT+</sub>  | Positive-going voltage input | At REG27        | 2.25 | 2.5  | 2.6  | V    |



# **INTERNAL LDO**

| PARAMETER              |                                          | TEST CONDITIONS                 |                                              | MIN | TYP   | MAX  | UNIT |
|------------------------|------------------------------------------|---------------------------------|----------------------------------------------|-----|-------|------|------|
| $V_{REG}$              | Regulator output voltage                 | I <sub>REG27</sub> = 10 mA      | $T_A = -40$ °C to 85°C                       | 2.5 | 2.7   | 2.75 | V    |
| $\Delta V_{(REGTEMP)}$ | Regulator output change with temperature | I <sub>REG</sub> = 10 mA        | $T_A = -40^{\circ}C \text{ to } 85^{\circ}C$ |     | ±0.5% |      |      |
| $\Delta V_{(REGLINE)}$ | Line regulation                          | I <sub>REG</sub> = 10 mA        |                                              |     | ±2    | ±4   | mV   |
| $\Delta V_{(REGLOAD)}$ | Load regulation                          | I <sub>REG</sub> = 0.2 to 10 mA |                                              |     | ±20   | ±40  | mV   |
| I <sub>(REGMAX)</sub>  | Current limit                            |                                 |                                              | 25  |       | 50   | mA   |

# **SRx WAKE FROM SLEEP**

| PARAMETER             |                                                     | TEST CONDITION              | MIN | TYP | MAX | UNIT |
|-----------------------|-----------------------------------------------------|-----------------------------|-----|-----|-----|------|
| .,                    |                                                     | $V_{WAKE} = 1.2 \text{ mV}$ | 0.2 | 1.2 | 2   | mV   |
|                       | Accuracy of V                                       | $V_{WAKE} = 2.4 \text{ mV}$ | 0.4 | 2.4 | 3.6 |      |
| V <sub>WAKE_ACR</sub> | Accuracy of V <sub>WAKE</sub>                       | V <sub>WAKE</sub> = 5 mV    | 2   | 5   | 6.8 |      |
|                       |                                                     | V <sub>WAKE</sub> = 10 mV   | 5.3 | 10  | 13  |      |
| V <sub>WAKE_TCO</sub> | Temperature drift of VWAKE accuracy                 |                             |     | 0.5 |     | %/°C |
| t <sub>WAKE</sub>     | Time from application of current and wake of bq3060 |                             |     | 0.2 | 1   | ms   |

## **COULOMB COUNTER**

| PARAMETER                       | TEST CONDITION                                     | MIN   | TYP    | MAX    | UNIT   |
|---------------------------------|----------------------------------------------------|-------|--------|--------|--------|
| Input voltage range             |                                                    | -0.20 |        | 0.25   | V      |
| Conversion time                 | Single conversion                                  |       | 250    |        | ms     |
| Effective resolution            | Single conversion                                  | 15    |        |        | Bits   |
| Integral nonlinearity           | $T_A = -25^{\circ}\text{C to } 85^{\circ}\text{C}$ |       | ±0.007 | ±0.034 | %FSR   |
| Offset error <sup>(1)</sup>     | $T_A = -25^{\circ}\text{C to } 85^{\circ}\text{C}$ |       | 10     |        | μV     |
| Offset error drift              |                                                    |       | 0.3    | 0.5    | μV/°C  |
| Full-scale error <sup>(2)</sup> |                                                    | -0.8% | 0.2%   | 0.8%   |        |
| Full-scale error drift          |                                                    |       |        | 150    | PPM/°C |
| Effective input resistance      |                                                    | 2.5   |        |        | ΜΩ     |

# **ADC**

| PARAMETER                     | TEST CONDITION        | MIN   | TYP   | MAX                    | UNIT   |
|-------------------------------|-----------------------|-------|-------|------------------------|--------|
| Input voltage range           |                       | -0.2  |       | 0.8×V <sub>REG27</sub> | V      |
| Conversion time               |                       |       | 31.5  |                        | ms     |
| Resolution (no missing codes) |                       | 16    |       |                        | Bits   |
| Effective resolution          |                       | 14    | 15    |                        | Bits   |
| Integral nonlinearity         |                       |       |       | ±0.020                 | %FSR   |
| Offset error (1)              |                       |       | 70    | 160                    | μV     |
| Offset error drift            |                       |       | 1     |                        | μV/°C  |
| Full-scale error              | V <sub>IN</sub> = 1 V | -0.8% | ±0.2% | 0.4%                   |        |
| Full –scale error drift       |                       |       |       | 150                    | PPM/°C |
| Effective input resistance    |                       | 8     |       |                        | МΩ     |

(1) Channel to channel offset

Post Calibration Performance Uncalibrated performance. This gain error can be eliminated with external calibration.



#### **EXTERNAL CELL BALANCE DRIVE**

|                        | PARAMETER                                                     | TEST CONDITIONS                                          | MIN | TYP  | MAX | UNIT |
|------------------------|---------------------------------------------------------------|----------------------------------------------------------|-----|------|-----|------|
|                        | Internal pull-down<br>resistance for external<br>cell balance | Cell balance ON for VC1, VCi-VCi+1 = 4V, where i = 1~4   |     | 5.7  |     |      |
| D                      |                                                               | Cell balance ON for VC2, VCi-VCi+1 = 4V, where = i = 1~4 |     | 3.7  |     | kΩ   |
| R <sub>BAL_drive</sub> |                                                               | Cell balance ON for VC3, VCi-VCi+1 = 4V, where = i = 1~4 |     | 1.75 |     | K12  |
|                        |                                                               | Cell balance ON for VC4, VCi-VCi+1 = 4V, where = i = 1~4 |     | 0.85 |     |      |

## **CELL VOLTAGE MONITOR**

| PARAMETER                                        | TEST CONDITIONS                       | MIN | TYP | MAX | UNIT |
|--------------------------------------------------|---------------------------------------|-----|-----|-----|------|
| CELL Voltage Measurement Accuracy <sup>(1)</sup> | $T_A = -10^{\circ}C$ to $60^{\circ}C$ |     | ±10 | ±20 | mV   |
|                                                  | $T_A = -40$ °C to 85°C                |     | ±10 | ±35 |      |

<sup>(1)</sup> This is the performance expected for non-calibrated device.

#### INTERNAL TEMPERATURE SENSOR

|                     | PARAMETER                   | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|---------------------|-----------------------------|-----------------|-----|-----|-----|------|
| T <sub>(TEMP)</sub> | Temperature sensor accuracy |                 |     | ±3% |     | °C   |

#### THERMISTOR MEASUREMENT SUPPORT

|                  | PARAMETER               | TEST CONDITIONS | MIN | TYP  | MAX | UNIT   |
|------------------|-------------------------|-----------------|-----|------|-----|--------|
| R <sub>ERR</sub> | Internal resistor drift |                 |     | -230 |     | ppm/°C |
| R                | Internal resistor       | TS1, TS2        |     | 17   | 20  | kΩ     |

#### INTERNAL THERMAL SHUTDOWN

|                      | PARAMETER <sup>(1)</sup>        | TEST CONDITIONS | MIN | TYP | MAX | UNIT |
|----------------------|---------------------------------|-----------------|-----|-----|-----|------|
| T <sub>MAX</sub>     | Maximum REG27 temperature       |                 | 125 |     | 175 | °C   |
| T <sub>RECOVER</sub> | Recovery hysteresis temperature |                 |     | 10  |     | °C   |

<sup>(1)</sup> Parameters assured by design. Not production tested.

# HIGH FREQUENCY OSCILLATOR

|                    | PARAMETER                        | TEST CONDITIONS        | MIN | TYP    | MAX | UNIT |
|--------------------|----------------------------------|------------------------|-----|--------|-----|------|
| f <sub>(OSC)</sub> | Operating frequency of CPU clock |                        |     | 2.097  |     | MHz  |
| f <sub>(EIO)</sub> | <b>5</b> (1)                     | $T_A = -20$ °C to 70°C | -2% | ±0.25% | 2%  |      |
|                    | Frequency error <sup>(1)</sup>   | $T_A = -40$ °C to 85°C | -3% | ±0.25% | 3%  |      |
| t <sub>(SXO)</sub> | Start-up time <sup>(2)</sup>     | $T_A = -25$ °C to 85°C |     | 3      | 6   | ms   |

<sup>(1)</sup> The frequency drift is included and measured from the trimmed frequency at VBAT = VPACK = 14.4 V,  $T_A = 25^{\circ}\text{C}$ 

#### LOW FREQUENCY OSCILLATOR

|                     | PARAMETER                      | TEST CONDITIONS        | MIN   | TYP    | MAX  | UNIT |
|---------------------|--------------------------------|------------------------|-------|--------|------|------|
| f <sub>(LOSC)</sub> | Operating frequency            |                        |       | 32.768 |      | MHz  |
| f <sub>(LEIO)</sub> | Fraguenay arrar(1)             | $T_A = -20$ °C to 70°C | -1.5% | ±0.25% | 1.5% |      |
|                     | Frequency error <sup>(1)</sup> | $T_A = -40$ °C to 85°C | -2.5% | ±0.25% | 2.5% |      |
| t <sub>(LSXO)</sub> | Start-up time <sup>(2)</sup>   | $T_A = -25$ °C to 85°C |       |        | 100  | ms   |

<sup>(1)</sup> The frequency drift is included and measured from the trimmed frequency at VBAT = VPACK = 14.4 V, T<sub>A</sub> = 25°C.

<sup>(2)</sup> The startup time is defined as the time it takes for the oscillator output frequency to be ±3% when the device is already powered.

<sup>(2)</sup> The startup time is defined as the time it takes for the oscillator output frequency to be  $\pm 3\%$ .



# **FLASH**

|                          | PARAMETER <sup>(1)</sup>       | TEST CONDITIONS      | MIN | TYP | MAX | UNIT   |
|--------------------------|--------------------------------|----------------------|-----|-----|-----|--------|
|                          | Data retention                 |                      | 10  |     |     | Years  |
|                          | Flash programming write-cycles |                      | 20k |     |     | Cycles |
| t <sub>(ROWPROG)</sub>   | Row programming time           |                      |     |     | 2   | ms     |
| t <sub>(MASSERASE)</sub> | Mass-erase time                |                      |     |     | 250 | ms     |
| t <sub>(PAGEERASE)</sub> | Page-erase time                |                      |     |     | 25  | ms     |
| I <sub>CC(PROG)</sub>    | Flash-write supply current     |                      |     | 4   | 6   | mA     |
|                          | Flash-erase supply current     | TA = -40°C to 0°C    |     | 8   | 22  | mΛ     |
| CC(ERASE)                |                                | $T_A = 0$ °C to 85°C |     | 3   | 15  | mA     |

<sup>(1)</sup> Specified by design. Not production tested

# **RAM BACKUP**

| PARAMETER          |                                  | TEST CONDITIONS                                                                                | MIN | TYP | MAX  | UNIT |
|--------------------|----------------------------------|------------------------------------------------------------------------------------------------|-----|-----|------|------|
| I <sub>(RBI)</sub> | RBI data-retention input current | $V_{RBI} > V_{(RBI)MIN}$ , $V_{REG27} < V_{REG27IT}$ , $T_A = 70$ °C to 110°C                  |     | 20  | 1500 | nA   |
|                    |                                  | $V_{RBI} > V_{(RBI)MIN}$ , $V_{REG27} < V_{REG27IT}$ , $T_A = -40^{\circ}$ C to $70^{\circ}$ C |     |     | 500  |      |
| V <sub>(RBI)</sub> | RBI data-retention voltage (1)   |                                                                                                | 1   |     |      | V    |

<sup>(1)</sup> Specified by design. Not production tested.

# **CURRENT PROTECTION THRESHOLDS**

|                          | PARAMETER                                        | TEST C   | CONDITIONS         | MIN  | TYP | MAX  | UNIT |  |
|--------------------------|--------------------------------------------------|----------|--------------------|------|-----|------|------|--|
| M                        | OCD data ation throughold walter as more trained | RSNS = 0 |                    | 50   |     | 200  | \/   |  |
| $V_{(OCD)}$              | OCD detection threshold voltage range, typical   | RSNS = 1 |                    | 25   |     | 100  | mV   |  |
| ۸۱/                      | OCD detection threshold voltage program stop     | RSNS = 0 |                    |      | 10  |      | mV   |  |
| $\Delta V_{(OCDT)}$      | OCD detection threshold voltage program step     | RSNS = 1 |                    |      | 5   |      | mv   |  |
| V                        | CCC detection throughold voltage range tunical   | RSNS = 0 |                    | -100 |     | -300 | mV   |  |
| V <sub>(SCCT)</sub>      | SCC detection threshold voltage range, typical   | RSNS = 1 | RSNS is set in     | -50  |     | -225 | IIIV |  |
| A)/                      | SCC detection threshold voltage program step     | RSNS = 0 | STATE_CTL register |      | -50 |      | mV   |  |
| $\Delta V_{(SCCT)}$      |                                                  | RSNS = 1 |                    |      | -25 |      | 1117 |  |
| V                        | CCD detection throughold voltage range tunical   | RSNS = 0 |                    | 100  |     | 450  | m)/  |  |
| V <sub>(SCDT)</sub>      | SCD detection threshold voltage range, typical   | RSNS = 1 |                    | 50   |     | 225  | mV   |  |
| A) /                     |                                                  | RSNS = 0 |                    |      | 50  |      | \/   |  |
| $\Delta V_{(SCDT)}$      | SCD detection threshold voltage program step     | RSNS = 1 |                    |      | 25  |      | mV   |  |
| V <sub>(OFFSET)</sub>    | SCD, SCC and OCD offset                          |          |                    | -10  |     | 10   |      |  |
| V <sub>(Scale_Err)</sub> | SCD, SCC and OCD scale error                     |          |                    | -10% |     | 10%  | mV   |  |



# **CURRENT PROTECTION TIMING**

|                          | PARAMETER                        | TEST CONDITIONS                                                                                     | MIN  | TYP | MAX  | UNIT |
|--------------------------|----------------------------------|-----------------------------------------------------------------------------------------------------|------|-----|------|------|
| t <sub>(OCDD)</sub>      | Overcurrent in discharge delay   |                                                                                                     | 1    |     | 31   | ms   |
| t <sub>(OCDD_STEP)</sub> | OCDD step options                |                                                                                                     |      | 2   |      | ms   |
|                          | Short circuit in discharge delay | AFE.STATE_CNTL[SCDDx2] = 0                                                                          | 0    |     | 915  |      |
| t(SCDD)                  |                                  | AFE.STATE_CNTL[SCDDx2] = 1                                                                          | 0    |     | 1830 | μs   |
| t(SCDD_STEP)             | SCDD step options                | AFE.STATE_CNTL[SCDDx2] = 0                                                                          |      | 61  |      |      |
|                          |                                  | AFE.STATE_CNTL[SCDDx2] = 1                                                                          |      | 122 |      | μs   |
| t <sub>(SCCD)</sub>      | Short circuit in charge delay    |                                                                                                     | 0    |     | 915  | μs   |
| t(SCCD_STEP)             | SCCD step options                |                                                                                                     |      | 61  |      | μs   |
| t <sub>(DETECT)</sub>    | Current fault detect time        | $V_{SRP-SRN} = V_{THRESH} + 12.5 \text{ mV},$<br>$T_A = -40^{\circ}\text{C to } 85^{\circ}\text{C}$ |      | 35  | 160  | μs   |
|                          | Overcurrent and short circuit    | Accuracy of typical delay time with WDI active                                                      | -20% |     | 20%  |      |
| t <sub>ACC</sub>         | delay time accuracy              | Accuracy of typical delay time with no WDI input                                                    | -50% |     | 50%  |      |

# P-CH FFT DRIVE

|                          | PARAMETER              | TEST                                                               | CONDITIONS                                                                                                                                                              | MIN | TYP | MAX | UNIT |
|--------------------------|------------------------|--------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| V                        | Output voltage, charge | $V_{O(FETONDSG)} = V_{(BAT)}$<br>$T_A = -40$ °C to 110°C, I        | $-V_{(DSG)}$ , $R_{GS} = 1M\Omega$ , $BAT = 20 V^{(1)}$                                                                                                                 | 12  | 15  | 18  | V    |
| V <sub>O(FETON)</sub> an | and discharge FETs on  | $V_{O(FETONCHG)} = V_{(PACK)}$<br>$T_A = -40^{\circ}C$ to 110°C, I | $\begin{aligned} &V_{O(FETONCHG)} = V_{(PACK)} - V_{(CHG)},  R_{GS} = 1 M \Omega, \\ &T_A = -40^{\circ} C \text{ to } 110^{\circ} C,  PACK = 20  V^{(1)} \end{aligned}$ |     | 15  | 18  |      |
|                          | Output voltage, charge | $V_{O(FETOFFDSG)} = V_{(BAT)}$<br>$T_A = -40^{\circ}C$ to 110°C, I | -V <sub>(DSG)</sub> ,<br>BAT = 16 V                                                                                                                                     |     |     | 0.2 | V    |
| V <sub>O(FETOFF)</sub>   | and discharge FETs off | $V_{O(FETOFFCHG)} = V_{(PAC)}$<br>$T_A = -40^{\circ}C$ to 110°C, I | C) <sup>-V</sup> (CHG),<br>PACK = 16 V                                                                                                                                  |     |     | 0.2 |      |
|                          | Rise time              | C 4700 pF                                                          | V <sub>DSG</sub> : 10% to 90%                                                                                                                                           |     | 70  | 200 |      |
| l <sub>r</sub>           | Rise ume               | $C_L = 4700 \text{ pF}$                                            | V <sub>CHG</sub> : 10% to 90%                                                                                                                                           |     | 70  | 200 | μs   |
| t <sub>f</sub>           | Fall time              | O 4700 - F                                                         | V <sub>DSG</sub> : 90% to 10%                                                                                                                                           |     | 70  | 200 |      |
|                          | Fall time              | $C_L = 4700 \text{ pF}$ $V_{CHG}$ : 90% to 10%                     |                                                                                                                                                                         |     | 70  | 200 | μs   |

<sup>(1)</sup> For a VBAT or VPACK input range of 3.8 V to 25 V, MIN  $V_{O(FETON)}$  voltage is 12V or  $V_{(BAT)}$ -1V, whichever is less.

# PRE-CHARGE/ZVCHG FET DRIVE

|                          | PARAMETER                                                                         | TEST CONDITIONS                                                                     | N   | MIN | TYP | MAX      | UNIT |
|--------------------------|-----------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|-----|-----|-----|----------|------|
| V <sub>(PreCHGON)</sub>  | $V_{O(PreCHGON)} = V_{(PACK)} - V_{(ZVCHG)},$<br>pre-charge FET on <sup>(1)</sup> | $R_{GS} = 1 \text{ M}\Omega$ , $T_A = -40^{\circ}\text{C}$ to $110^{\circ}\text{C}$ |     | 12  | 15  | 18       | V    |
| V <sub>(PreCHGOFF)</sub> | Output voltage, pre-charge FET off <sup>(1)</sup>                                 | $R_{GS} = 1 \text{ M}\Omega$ , $T_A = -40^{\circ}\text{C}$ to $110^{\circ}\text{C}$ |     |     |     | VBAT-0.5 | V    |
| t <sub>r</sub>           | Rise time                                                                         | $C_L = 4700 \text{ pF},  R_G = 5.1 \text{ k}\Omega$ $V_{ZVCHG}$ : 10% to 9          | 90% |     | 80  | 200      | μs   |
| t <sub>f</sub>           | Fall time                                                                         | $C_L = 4700 \text{ pF}, \\ R_G = 5.1 \text{ k}\Omega$ $V_{ZVCHG}$ : 90% to          | 10% |     | 1.7 |          | ms   |

(1) For a VBAT or VPACK input range of 3.8 V to 25 V, MIN  $V_{(PreCHGON)}$  voltage is 12 V or  $V_{(BAT)}$ -1V, whichever is less.



#### **SMBus**

|                       | PARAMETER                               | TEST CONDITIONS                        | MIN | TYP  | MAX  | UNIT |
|-----------------------|-----------------------------------------|----------------------------------------|-----|------|------|------|
| f <sub>SMB</sub>      | SMBus operating frequency               | Slave mode, SMBC 50% duty cycle        | 10  |      | 100  | kHz  |
| f <sub>MAS</sub>      | SMBus master clock frequency            | Master mode, no clock low slave extend | ·   | 51.2 |      | kHz  |
| t <sub>BUF</sub>      | Bus free time between start and stop    |                                        | 4.7 |      |      | μs   |
| t <sub>HD:STA</sub>   | Hold time after (repeated) start        |                                        | 4.0 |      |      | μs   |
| t <sub>SU:STA</sub>   | Repeated start setup time               |                                        | 4.7 |      |      | μs   |
| t <sub>SU:STO</sub>   | Stop setup time                         |                                        | 4.0 |      |      | μs   |
| t <sub>HD:DAT</sub>   | Data hald time                          | Receive mode                           | 0   |      |      |      |
|                       | Data hold time                          | Transmit mode                          | 300 |      |      | ns   |
| t <sub>SU:DAT</sub>   | Data setup time                         |                                        | 250 |      |      | ns   |
| t <sub>TIMEOUT</sub>  | Error signal/detect                     | See (1)                                | 25  |      | 35   | ms   |
| $t_{LOW}$             | Clock low period                        |                                        | 4.7 |      |      | μs   |
| t <sub>HIGH</sub>     | Clock high period                       | See (2)                                | 4.0 |      | 50   | μs   |
| t <sub>LOW:SEXT</sub> | Cumulative clock low slave extend time  | See (3)                                | ·   |      | 25   | ms   |
| t <sub>LOW:MEXT</sub> | Cumulative clock low master extend time | See <sup>(4)</sup>                     |     |      | 10   | ms   |
| t <sub>F</sub>        | Clock/data fall time                    | See (5)                                |     |      | 300  | ns   |
| t <sub>R</sub>        | Clock/data rise time                    | See (6)                                |     |      | 1000 | ns   |

- (1) The bq3060 times out when any clock low exceeds  $t_{TIMEOUT}$  (2)  $t_{HIGH}$ , Max, is the minimum bus idle time. SMBC = SMBD = 1 for t > 50  $\mu$ s causes reset of any transaction involving bq3060 that is in progress. This specification is valid when the NC\_SMB control bit remains in the default cleared state (CLK[0]=0). If NC\_SMB is set then the timeout is disabled.
- t<sub>LOW:SEXT</sub> is the cumulative time a slave device is allowed to extend the clock cycles in one message from initial start to the stop.
- t<sub>LOW:MEXT</sub> is the cumulative time a master device is allowed to extend the clock cycles in one message from initial start to the stop.
- (5) Rise time  $t_R = V_{ILMAX} - 0.15$ ) to  $(V_{IHMIN} + 0.15)$
- Fall time  $t_F = 0.9V_{DD}$  to  $(V_{ILMAX} 0.15)$

# **Timing Measurement Intervals**



#### t<sub>TIMEOUT</sub> Measurement Intervals



(1) SCLK<sub>ACK</sub> is the acknowledge-related clock pulse generated by the master.

#### www.ti.com

# **SMBus XL**

|                      | PARAMETER                            | TEST CONDITIONS    | MIN | TYP | MAX | UNIT |
|----------------------|--------------------------------------|--------------------|-----|-----|-----|------|
| f <sub>SMBXL</sub>   | SMBus XL operating frequency         | Slave mode         | 40  |     | 400 | kHz  |
| t <sub>BUF</sub>     | Bus free time between start and stop |                    | 4.7 |     |     | μs   |
| t <sub>HD:STA</sub>  | Hold time after (repeated) start     |                    | 4   |     |     | μs   |
| t <sub>SU:STA</sub>  | Repeated start setup time            |                    | 4.7 |     |     | μs   |
| t <sub>SU:STO</sub>  | Stop setup time                      |                    | 4   |     |     | μs   |
| t <sub>TIMEOUT</sub> | Error signal/detect                  | See <sup>(1)</sup> | 25  |     | 35  | ms   |
| t <sub>LOW</sub>     | Clock low period                     |                    | 1   |     | 1   | μs   |
| t <sub>HIGH</sub>    | Clock high period                    | See (2)            | 1   |     | 2   | μs   |

Product Folder Link(s): bq3060

 <sup>(1)</sup> The bq3060 times out when any clock low exceeds t<sub>TIMEOUT</sub>
 (2) t<sub>HIGH</sub>, Max, is the minimum bus idle time. SMBC = SMBD = 1 for t > 50 μs causes reset of any transaction involving bq3060 that is in progress. This specification is valid when the NC\_SMB control bit remains in the default cleared state (CLK[0]=0). If NC\_SMB is set then the timeout is disabled.



#### **FEATURE SET**

# **Primary (1st Level) Safety Features**

The bq3060 supports a wide range of battery and system protection features that can easily be configured. The primary safety features include:

- Cell over/undervoltage protection
- · Charge and discharge overcurrent
- Short circuit
- Charge and discharge overtemperature
- AFE Watchdog

# Secondary (2nd Level) Safety Features

The secondary safety features of the bq3060 can be used to indicate more serious faults via the FUSE (pin 21). This pin can be used to blow an in-line fuse to permanently disable the battery pack from charging and discharging. This pin is also used as an input to sense the state of the fuse. The secondary safety protection features include:

- Safety overvoltage
- Safety overcurrent in charge and discharge
- Safety overtemperature in charge and discharge
- Charge FET and Zero-Volt Charge FET fault
- · Discharge FET fault
- Cell imbalance detection
- Fuse blow by a secondary voltage protection IC
- AFE register integrity fault (AFE\_P)
- AFE communication fault (AFE\_C)

### **Charge Control Features**

The bq3060 charge control features include:

- Supports JEITA temperature ranges. Reports charging voltage and charging current according to the active temperature range.
- Handles more complex charging profiles. Allows for splitting the standard temperature range into 2 sub-ranges and allows for varying the charging current according to the cell voltage.
- Reports the appropriate charging current needed for constant current charging and the appropriate charging voltage needed for constant voltage charging to a smart charger using SMBus broadcasts.
- Reduce the charge difference of the battery cells in fully charged state of the battery pack gradually using a
  voltage-based cell balancing algorithm during charging. A voltage threshold can be set up for cell balancing to
  be active. This prevents fully charged cells from overcharging and causing excessive degradation and also
  increases the usable pack energy by preventing premature charge termination
- Supports pre-charging/zero-volt charging
- Supports charge inhibit and charge suspend if battery pack temperature is out of temperature range
- Reports charging fault and also indicate charge status via charge and discharge alarms.

#### **Gas Gauging**

The bq3060 uses advanced CEDV (Compensated End-of-Discharge Voltage) technology to measure and calculate the available capacity in battery cells. The bq3060 accumulates a measure of charge and discharge currents and compensates the charge current measurement for temperature and state-of-charge of the battery. The bq3060 estimates self-discharge of the battery and also adjusts the self-discharge estimation based on temperature.

See bq3060 Technical Reference(SLUU319) for further details.

2 Submit Documentation Feedback



# Lifetime Data Logging Features

The bq3060 offers limited lifetime data logging for the following critical battery parameters for analysis purposes:

- Lifetime maximum temperature
- Lifetime minimum temperature
- · Lifetime maximum battery cell voltage
- · Lifetime minimum battery cell voltage

#### Authentication

The bq3060 supports authentication by the host using SHA-1.

#### **Power Modes**

The bq3060 supports 3 different power modes to reduce power consumption:

- In Normal Mode, the bq3060 performs measurements, calculations, protection decisions and data updates in 1 second intervals. Between these intervals, the bq3060 is in a reduced power stage.
- In Sleep Mode, the bq3060 performs measurements, calculations, protection decisions and data update in adjustable time intervals. Between these intervals, the bq3060 is in a reduced power stage. The bq3060 has a wake function that enables exit from Sleep mode, when current flow or failure is detected.
- In Shutdown Mode the bq3060 is completely disabled.

## Configuration

#### **Oscillator Function**

The bq3060 fully integrates the system oscillators. Therefore the bq3060 requires no external components for this feature.

#### **System Present Operation**

The bq3060 checks the PRES pin periodically (1 second). If PRES input is pulled to ground by external system, the bq3060 detects the presence of the system.

### 2-, 3-, or 4-Cell Configuration

In a 2-cell configuration, VC1 is shorted to VC2 and VC3. In a 3-cell configuration, VC1 is shorted to VC2.

#### **Cell Balance Control**

If cell balancing is required, the bq3060 cell balance control allows a weak, internal pull-down for each VCx pin. The purpose of this weak pull-down is to enable an external FET for current bypass. Series resistors placed between the input VCx pins and the positive battery cell terminals control the VGS of the external FET. See bq3060 Cell balancing using external MOSFET (SLUA509) for more details.

### **Battery Parameter Measurements**

The bq3060 uses an integrating delta-sigma analog-to-digital converter (ADC) for current measurement, and a second delta-sigma ADC for individual cell and battery voltage, and temperature measurement.

### **Charge and Discharge Counting**

The integrating delta-sigma ADC measures the charge/discharge flow of the battery by measuring the voltage drop across a small-value sense resistor between the SR1 and SR2 pins. The integrating ADC measures bipolar signals from -0.20 V to 0.25 V. The bq3060 detects charge activity when  $V_{SR} = V_{(SRP)}$ -  $V_{(SRN)}$  is positive, and discharge activity when  $V_{SR} = V_{(SRP)}$  -  $V_{(SRN)}$  is negative. The bq3060 continuously integrates the signal over time, using an internal counter. The fundamental rate of the counter is 0.65 nVh.



## Voltage

The bq3060 updates the individual series cell voltages at one second intervals. The internal ADC of the bq3060 measures the voltage, scales, and offsets, and calibrates it appropriately. To ensure an accurate differential voltage sensing, the IC ground should be connected directly to the most negative terminal of the battery stack, not to the positive side of the sense resistor. This minimizes the voltage drop across the PCB trace.

## Voltage Calibration and Accuracy

The bq3060 is calibrated for voltage prior to shipping from TI. The bq3060 voltage measurement signal chain (ADC, high voltage translation, circuit interconnect) will be calibrated for each cell. The external filter resistors, connected from each cell to the VCx input of the bq3060, are required to be  $1k\Omega$ . The accuracy of the factory-calibrated devices is +/- 10mV per cell at room temperature at 4V cell voltage. Without any customer voltage calibration, this is the level of accuracy expected as long as the filter resistor value is  $1k\Omega$ . If better voltage accuracy is desired, customer voltage calibration is required. An application note on calibrating and programming the bq3060 is available in the product web folder. See *Data Flash Programming and Calibrating the bq3060 Gas Gauge*(SLUA502) for more details.

#### Current

The bq3060 uses the SRP and SRN inputs to measure and calculate the battery charge and discharge current using a 5 m $\Omega$  to 20 m $\Omega$  typ. sense resistor.

## **Auto Calibration**

The bq3060 can automatically calibrate its offset between the A to D converter and the output of the high voltage translation circuit. Also, the bq3060 provides an auto-calibration for the coulomb counter to cancel the voltage offset error across SRN and SRP for maximum charge measurement accuracy. The bq3060 performs auto-calibration when the SMBus lines stay low continuously for a minimum of 5 s.

#### **Temperature**

The bq3060 has an internal temperature sensor and inputs for 2 external temperature sensor inputs TS1 and TS2 used in conjunction with two identical NTC thermistors (default is Semitec 103AT) to sense the battery cell temperature. The bq3060 can be configured to use internal or up to 2 external temperature sensors.

# **Communications**

The bq3060 uses SMBus v1.1 with Master Mode and package error checking (PEC) options per the SBS specification.

#### **SMBus On and Off State**

The bq3060 detects an SMBus off state when SMBC and SMBD are logic-low for ≥ 2 seconds. Clearing this state requires either SMBC or SMBD to transition high. Within 1 ms, the communication bus is available.

#### **SBS Commands**

See bg3060 Technical Reference(SLUU319) for further details.

#### **REVISION HISTORY**

#### Changes from Original (March 2009) to Revision A

**Page** 

Submit Documentation Feedback

### PACKAGE OPTION ADDENDUM

www.ti.com 21-Dec-2009

#### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins F | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|--------|----------------|---------------------------|------------------|------------------------------|
| BQ3060PW         | ACTIVE                | TSSOP           | PW                 | 24     | 60             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| BQ3060PWR        | ACTIVE                | TSSOP           | PW                 | 24     | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND**: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

**Green (RoHS & no Sb/Br):** TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 14-Jul-2012

# TAPE AND REEL INFORMATION

## **REEL DIMENSIONS**



## **TAPE DIMENSIONS**



| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

# TAPE AND REEL INFORMATION

# \*All dimensions are nominal

| Device    | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| BQ3060PWR | TSSOP           | PW                 | 24 | 2000 | 330.0                    | 16.4                     | 6.95       | 8.3        | 1.6        | 8.0        | 16.0      | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 14-Jul-2012



#### \*All dimensions are nominal

| ĺ | Device    | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---|-----------|--------------|-----------------|------|------|-------------|------------|-------------|
|   | BQ3060PWR | TSSOP        | PW              | 24   | 2000 | 367.0       | 367.0      | 38.0        |

PW (R-PDSO-G24)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



# PW (R-PDSO-G24)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate design.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46C and to discontinue any product or service per JESD48B. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have not been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components which meet ISO/TS16949 requirements, mainly for automotive use. Components which have not been so designated are neither designed nor intended for automotive use; and TI will not be responsible for any failure of such components to meet such requirements.

| Applications |
|--------------|

**Products** Audio www.ti.com/audio **Amplifiers** amplifier.ti.com **Data Converters** dataconverter.ti.com **DLP® Products** www.dlp.com DSP dsp.ti.com Clocks and Timers www.ti.com/clocks Interface interface.ti.com Logic logic.ti.com Power Mgmt power.ti.com Microcontrollers microcontroller.ti.com

www.ti-rfid.com **OMAP Mobile Processors** www.ti.com/omap

Wireless Connectivity www.ti.com/wirelessconnectivity Automotive and Transportation www.ti.com/automotive www.ti.com/communications Communications and Telecom Computers and Peripherals www.ti.com/computers Consumer Electronics www.ti.com/consumer-apps **Energy and Lighting** www.ti.com/energy Industrial www.ti.com/industrial Medical www.ti.com/medical Security www.ti.com/security

Space, Avionics and Defense www.ti.com/space-avionics-defense Video and Imaging www.ti.com/video

e2e.ti.com

**TI E2E Community**