# Clock generator for PC BU2279F

BU2279F is an IC that generates multiple clocks from the built-in PLL by inputting standard clocks from outside. This IC is suitable for digital appliances.

54 MHz for video and 33.333MHz of digital system clock for CPU can be generated from widely used 13.5 MHz clock.

## Applications

DVD recorder, PC

## Features

- 1) Clock signals are generated by crystal oscillator.
- 2) SOP16 package.
- 3) Single power supply 3.3V.
- 4) No external components for PLL



# ●Absolute maximum rating (Ta=25°C)

| Parameter                 | Symbol | Limits         | Unit |
|---------------------------|--------|----------------|------|
| Impressed voltage         | Vdd    | -0.5 ~ 7.0     | V    |
| Input voltage             | Vin    | -0.5 ~ Vdd+0.5 | V    |
| Storage temperature range | Pd     | 500 *          | mW   |
| Power dissipation         | Tstg   | -30 ~ 125      | °C   |

\* Ratio above does not guarantee the operation.

\* When the condition is over Ta=25°C, dissipatioin is decreased 5mWper 1°C.

\* Radiation resistance design is not used.

\* Power dissipation is.

# •Recommended operational conditions (Ta=25°C)

| Parameter                   | Symbol | Min.   | Тур. | Max.   | Unit |
|-----------------------------|--------|--------|------|--------|------|
| Power supply voltage        | Vdd    | 3.0    | -    | 3.6    | V    |
| Voltage range of "H" input  | Vін    | 0.8Vdd | -    | Vdd    | V    |
| Voltage range of "L" input  | Vil    | 0      | -    | 0.2Vdd | V    |
| Operation temperature range | Topr   | -5     | -    | 70     | °C   |
| Maximum output load         | CL     | -      | Ι    | 15     | pF   |



# **Multimedia ICs**

| Parameter           | Symbol | Min. | Тур.   | Max. | Unit | Conditions         |
|---------------------|--------|------|--------|------|------|--------------------|
| Output "L" voltage  | Vol    | -    | _      | 0.4  | V    | lo∟=4.0mA          |
| Output "H" voltage  | Vон    | 24   | -      | _    | V    | Іон=-4.0mA         |
| Operation current   | loo    | -    | 30     | 60   | mA   | No load            |
| VCLK                | VCLK   | -    | 54.00  | _    | MHz  | Xtal ×160 ÷20 ÷2   |
| SCLK                | SCLK   | -    | 33.333 | _    | MHz  | Xtal×400÷27÷6      |
| Design assurances   |        |      |        |      |      |                    |
| VCLK Duty           | Duty V | 45   | 50     | 55   | %    | Measured at 1/2VDD |
| SCLK Duty           | Duty S | 48   | 53     | 58   | %    | Measured at 1/2VDD |
| Jitter1             | Jstd1  | -    | 80     | _    | psec | Jitter 1σ          |
| Jitter2             | Jstd2  | -    | 400    | _    | psec | Jitter MIN=MAX     |
| Rise time           | tr     | -    | 2.5    | _    | nsec |                    |
| Fall time           | tr     | -    | 2.5    | _    | nsec |                    |
| LOCK time of output | tLOCK  | -    | -      | 1    | msec | *                  |

#### •Electric Characteristics (Unless any specification, Vcc=3.3V, Ta=25°C, Crystal frequency=13.500MHz)

Remarks ) The output frequency is calculated from the input frequency of XTALIN. The value of output frequency above is the case of input frequency is 13.5MHz. The values of Jitter above are the center value of 10000 sampling by time interval analyzer.

\*) The time for output frequency to be stabled after the power supply become 3.0V.



## Application circuit

Remarks) The IC is basically needed to be on the board. (Unless it is on the board, the characteristics are not guaranteed.) Decoupling capacitance(0.1μF) is needed to be placed between 13PIN(AVDD) and 4PIN(AGND).Decoupling capacitance(0.1μF)is needed to be placed between 16PIN(DVDD) 10PIN(DVDD), 12PIN(DVDD) and 5PIN(DOND) each. To adjust the frequency of crystal, place a certain value of capacitance(pF) between 7 or 8PIN and DGND. 2pin and 4pin are needed to be fixed to "OPEN" through the operation.

ROHM