# PLL frequency sythesizers

# PLL frequency synthesizer for tuners BU2614 / BU2614FS

BU2614 PLL frequency synthesizers work up through the FM band. Featuring low radiation noise, low power consumption, and highly sensitive built-in RF amps, they support an IF count function.

#### Applications

Tuners (Mini components, radio cassette players, radio equipment, etc.)

### Features

- Built-in high-speed prescaler can divide 130MHzVCO.
- 2) Basic oscillation of 75kHz keeps unnecessary radiation noise to a low level.
- 3) Low power-consumption (during operation : 4mA PLL OFF 100  $\mu$ A)
- In addition to the standard FM and AM, also offers the following 7 frequencies: 25kHz, 12.5kHz, 6.25kHz, 3.125kHz, 5kHz, 3kHz, and 1kHz.
- Counter for measurement of intermediate frequencies.
- 6) Unlock detection
- Three output ports (open drain).
   The BU2615, with seven output ports, is also available.
- 8) Serial data input (CE.CK.DA)

#### Block diagram



ROHM

143

# Terminal configuration



# Pin description

| Pin No. | Symbol           | Terminal name       | Function                                                                                                                                | I/O            |  |
|---------|------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------|----------------|--|
| 1       | XOUT             | Crystal oscillation | For generation of standard frequency and internal clock.                                                                                | OUT            |  |
| 2       | XIN              | terminal            | Connected to 75 kHz crystal oscillator.                                                                                                 | IN             |  |
| 3       | CE               | Chip enable         | When CE is H, DA is synchronous with the rise of CK and read                                                                            |                |  |
| 4       | СК               | Serial data         | to the internal shift register. DA is then latched at the timing of<br>the fall of CE. Also, output data is output from the CD terminal | IN             |  |
| 5       | DA               | Clock signal        | synchronous to the rise of CK.                                                                                                          |                |  |
| 6       | CD               | Count data          | Frequency data and unlock data are output.                                                                                              |                |  |
| 7       | P0               | 0.444               | Controlled on the book of involved and                                                                                                  | Nch open drain |  |
| 8       | P1               | Output port         | Controlled on the basis of input data.                                                                                                  |                |  |
| 9       | IFIN             | IF input            | Input for frequency measurement.                                                                                                        | IN             |  |
| 10      | P2               | Output port         | Controlled on the basis of input data.                                                                                                  | Nch open drain |  |
| 11      | AMIN             | AM input            | Local input for AM                                                                                                                      | IN             |  |
| 12      | FMIN             | FM input            | Local input for FM                                                                                                                      | IN             |  |
| 13      | V <sub>DD2</sub> | Power supply 2      | 4.0V to 6.0V applied for high-speed circuit power supply.                                                                               |                |  |
| 14      | $V_{DD1}$        | Power supply 1      | Power supply for logic. 2.7V to 6.0V                                                                                                    |                |  |
|         |                  | Phase comparison    | High level when value obtained by dividing local output is higher                                                                       | •              |  |
| 15      | PD1              | output              | than standard frequency. Low level when value is lower. High                                                                            | 3-state        |  |
| 16      | Vss GROUND       |                     | impedance when value is same.                                                                                                           |                |  |

# ●Absolute maximum ratings (Ta = 25°C)

| Para           | ameter                 | Symbol       | Limits         | Unit | Conditions                          |
|----------------|------------------------|--------------|----------------|------|-------------------------------------|
| Supply voltage | ge                     | Voc −0.3~7.0 |                | ٧    | V <sub>DD1</sub> , V <sub>DD2</sub> |
| Maximum in     | put voltage 1          | VIN1         | −0.3~7.0       | ٧    | CE,CK,DA                            |
| Maximum in     | put voltage 2          | VIN2         | -0.3~Voo0.3 V  |      | XIN,FMIN,AMIN,IFIN                  |
| Maximum ou     | tput voltage 1         | Vout1        | -0.3~10.0      | ٧    | Po, P1, P2, CD                      |
| Maximum ou     | tput voltage 2         | VOUT2        | -0.3~Voo0.3    | ٧    | PD <sub>1</sub> , XOUT              |
| Maximum ou     | Maximum output current |              | 0~3.0          | mA   | Po, P1, P2, CD                      |
| Power          | BU2614                 | D-           | D 1000*1       |      |                                     |
| dissipation    | BU2614F/FS             | Po           | 500*²          | mW   |                                     |
| Operating te   | mperature              | Topr         | <b>−10~75</b>  | Ç    |                                     |
| Storage tem    | perature               | Tstg         | <b>−55~125</b> | r    |                                     |

- \*1 Reduced by 10mW for each increase in Ta of 1°C over 25°C.
- \*2 Reduced by 5mW for each Increase in Ta of 1°C over 25°C.

## ●Recommended operating conditions (Ta = 25°C)

| Parameter      | Symbol           | Limits  | Unit |
|----------------|------------------|---------|------|
| Cupply voltage | V <sub>DD1</sub> | 2.7~6.0 | ν.   |
| Supply voltage | V <sub>DD2</sub> | 4.0~6.0 | V    |

# ●Electrical characteristics (unless other specified, Ta = 25°C, VDD1 = VDD2 = 5.0V)

| Parameter                    | Symbol          | Min.     | Тур.    | Max. | Unit | Conditions                                            |
|------------------------------|-----------------|----------|---------|------|------|-------------------------------------------------------|
| Supply current 1             | IDD1            | _        | 5.0     | 10.0 | mA   | FMIN=130MHz, 100mVrms 13-pin current                  |
| Supply current 2             | IDD2            | _        | 100     | 150  | μΑ   | 14-pin current                                        |
| Quiescent circuit current    | IDD3            | _        | 150     | 300  | μA   | No input,, PLL=OFF 13-pin current                     |
| "H" level input voltage      | Vін             | 4.0      | _       | _    | V    | CE, CK, DA terminals                                  |
| "L" level input voltage      | Vı∟             | _        |         | 1.0  | V    | CE, CK, DA terminals                                  |
| "H" level input current 1    | lin1            | _        | _       | 1.0  | μΑ   | CE, CK, DA terminals V N=VDD                          |
| "H" level input current 2    | Інг             | _        | 0.3     | _    | μΑ   | XIN terminal VIN=VDD                                  |
| "H" level input current 3    | Іінз            | _        | 6.0     | _    | μA   | FMIN, AMIN, IFIN terminals VIN=VDD                    |
| "L" level input current 1    | lıL1            | -1.0     | _       | _    | μΑ   | CE, CK, DA terminals V <sub>IN</sub> =V <sub>SS</sub> |
| "L" level input current 2    | lı.2            | -        | -0.3    |      | μΑ   | XIN terminals Vin=Vss                                 |
| "L" level input current 3    | lus             |          | -6.0    | _    | μΑ   | FMIN, AMIN, IFIN terminals VIN=Vss                    |
| "L" level output voltage 1   | Voli            | <b>–</b> | 0.2     | 0.5  | V    | Po, P1, P2, CD lo=1.0mA                               |
| "OFF" level leak current 1   | loff1           | _        |         | 1.0  | μΑ   | Po, P1, P2, CD Vo=10V                                 |
| "L" level output voltage 2   | VOL2            | _        | 0.1     | 0.5  | V    | FMIN, AMIN, IFIN IOUT=0.1mA                           |
| "H" level output voltage     | Vон             | Vpp-1.0  | Vpp-0.3 | _    | V    | PD1 Ιουτ=-1.0mA                                       |
| "L" level output voltage     | Vol             | _        | 0.2     | 1.0  | V    | PD1 lour=1.0mA                                        |
| "OFF" level leak current 2   | loff2           | T-       | _       | 100  | nA   | PD1 Vout=Vpb                                          |
| "OFF" level leak current 3   | loff3           | -100     | _       | _    | nA   | PD1 Vout=Vss                                          |
| Internal feedback resistor 1 | R <sub>F1</sub> | _        | 10      |      | МΩ   | XIN                                                   |
| Internal feedback resistor 2 | RF2             | _        | 500     | _    | kΩ   | FMIN, ANIN, IFIN                                      |
| Input frequency 1            | FIN1            | 10       | 75      | 160  | kHz  | XIN, sine wave, C coupling                            |
| Input frequency 2            | FIN2            | 10       | _       | 130  | MHz  | FMIN, sine wave, C coupling V <sub>IN</sub> =50mVrms  |
| Input frequency 3            | FIN3            | 0.4      | _       | 30   | MHz  | AMIN1, sine wave, C coupling Vn=70mVrms               |
| Input frequency 4            | FIN4            | 0.4      | _       | 16   | MHz  | IFIN, sine wave, C coupling V N=70mVrms               |
| Maximum input amplitude      | FINMAX          | _        | _       | 1.5  | Vrms | XIN, FMIN, AMIN, IFIN, sine wave, Ccoupling           |
| Minimum pulse width          | TW              |          | 1.0     | _    | μS   | CK, DA                                                |
| Input rise time              | TR              | l – ''   |         | 500  | ns   | CE, CK, DA                                            |
| Input fall time              | TF              |          | _       | 500  | ns   | CE, CK, DA                                            |

### ●Input data format



T1/≥15 μ SEC T2, T3>1 μ SEC T4>0 μ SEC T6<15 μ SEC

| Do | D <sub>1</sub> | D <sub>2</sub> | Dз    | D4 | D₅ | D <sub>6</sub> | D7 | Dв | D <sub>9</sub> | D10 | D11 | D12 | Dıз | D14 | D15 |
|----|----------------|----------------|-------|----|----|----------------|----|----|----------------|-----|-----|-----|-----|-----|-----|
| lı | nput do        | ne fron        | n D₀. |    |    |                |    |    |                |     |     |     |     |     |     |
| Po | Pı             | P <sub>2</sub> | *     | *  | *  | *              | CT | Ro | R₁             | R2  | Ø   | PS  | *   | GT  | TS  |

\*: DON'T CARE

### Output data format CE output is LO.



Output data includes pullup resistance.

T1, T2>1  $\mu$  SEC

Output data format



# Data output only possible when CT = 1 or GT = 1.

#### Explanation of the data

(1) Division data: For D₀ through D₁₅ (When S = 1, use D₄ through D₁₅.)

| D0 [                   | O1 D              | 55  | Dз   | D4     | D5    | D6   | D7     | De    | D9    | D10 | D11  | D12 | D13 | D14              | D15              |
|------------------------|-------------------|-----|------|--------|-------|------|--------|-------|-------|-----|------|-----|-----|------------------|------------------|
| Example                | es:               |     |      |        |       |      |        |       |       |     |      |     |     |                  |                  |
| Divi <b>d</b> ed f     | freque            | ncy | =116 | 00(D): | ≕1100 | )÷2= | =550(l | D)=22 | 26(H) | s=  | •0、P | S=0 |     | ed val<br>le the | ue is<br>set val |
| 0<br>Divided f         | 1 1               | 1   | 0    | 0      | 1     | 0    | 0      | 0     | 1     | 0   | 0    | 0   | 0   | 0                | 0                |
| =1107 (D)              |                   |     |      | S=     | 1, PS | =1   |        |       |       |     |      |     |     |                  |                  |
| . 1                    |                   | ) ( | 0    | 1      | 0     | 1    | 0      | 0     | 0     | 1   | 0    | 0   | 0   | 0                | 0                |
| Divided f<br>=926 (D)= | requei<br>=39F (H | ncy |      | S=     | ı, PS | =0   |        |       |       |     |      |     |     |                  |                  |
| × (b)                  | χ¨,               | ζ̈́ | ×    | 0      | 1     | 1    | 1      | 1     | 0     | 0   | 1    | 1   | 1   | 0                | 0                |

- (2) CT: Frequency measurement beginning data
  - 1 : Beginning of measurement
  - 0: Internal counter is reset, IFIN is pulldown.
- (3) Output port control data: Po, P1, P2
  - 1: Open drain output ON
  - 2: Open drain output OFF
- (4) Ro, R1, R2, standard frequency data

|    | Data |     |                    |  |  |
|----|------|-----|--------------------|--|--|
| R0 | R1   | Fl2 | Standard frequency |  |  |
| 0  | 0    | 0   | 25kHz              |  |  |
| 0  | 0    | 1   | 12.5kHz            |  |  |
| 0  | 1    | 0   | 6.25kHz            |  |  |
| 0  | 1    | 1   | 5kHz               |  |  |
| 1  | 0    | 0   | 3.125kHz           |  |  |
| 1  | 0    | 1   | 3kHz               |  |  |
| 1  | 1    | 0   | 1kHz               |  |  |
| 1  | 1    | 1   | %PLL OFF           |  |  |

- \* FMIN = pulldown, AMIN = pulldown, PD = high impedance
- (5) S:switch between FMIN and AMIN 0: FMIN 1: AMIN
- (6) PS: If this bit is set to ON while AMIN is selected, swallow counter division is possible.
- (7) GT: Frequency measurement time and unlock detection ON/OFF

| СТ | GT | Frequency measurement | Unlock detection | Data output |
|----|----|-----------------------|------------------|-------------|
| 0  | 0  | OFF                   | OFF              | NG          |
| 0  | 1  | OFF                   | ON               |             |
| 1  | 0  | ON gate time 16 mSEC  | ON               | ок          |
| 1  | 1  | ON gate time 32 mSEC  | ON               |             |

(8) TS: Test data (0) is input.

#### Frequency counter

#### 1) Structure



- 2) How the frequency counter operates When control data CT equals 1, the 20-bit counter and the amp go into operation. When CT equals 0, input pulldown and the counter are reset. Measuring time (gate pulse) is selected (16mSEC/ 32mSEC) on the basis of control data GT. When control data CT equals 0, the counter is reset.
- 3) Explanation of output data D<sub>0</sub>: LSB D<sub>19</sub>: MSB

How the unlock detection circuit operates When control data GT equals 1, or CT equals 1, the unlock detection circuit goes into operation for 8mSEC. When CT equals 1, the unlock detection circuits stops operating before the frequency counter gate pulse is emitted.

When CT equals 0, or GT equals 0, the unlock detection circuit is reset.



### Explanation of output data

- ●How the frequency counter and unlock detection circuit operate
- 1) When CT = 1: Frequency count and unlock detection are carried out.



2) When CT = 0 and GT = 1 : Only unlock detection is carried out.



#### Explanation of CD terminal

When frequency measurement or unlock detection is finished, the CD terminal goes to LO to indicate that the count and unlock detection have finished.

It also synchronizes with CK to output counter data. When the next data is input, it goes to  ${\sf HI}$ .



# ●External dimensions (Unit: mm)



#### **Notes**

- The contents described in this catalogue are correct as of March 1997.
- No unauthorized transmission or reproduction of this book, either in whole or in part, is permitted.
- The contents of this book are subject to change without notice. Always verify before use that the contents are the latest specifications. If, by any chance, a defect should arise in the equipment as a result of use without verification of the specifications, ROHM CO., LTD., can bear no responsibility whatsoever.
- Application circuit diagrams and circuit constants contained in this data book are shown as examples of standard use and operation. When designing for mass production, please pay careful attention to peripheral conditions.
- Any and all data, including, but not limited to application circuit diagrams, information, and various data, described in this catalogue are intended only as illustrations of such devices and not as the specifications for such devices. ROHM CO., LTD., disclaims any warranty that any use of such device shall be free from infringement of any third party's intellectual property rights or other proprietary rights, and further, assumes absolutely no liability in the event of any such infringement, or arising from or connected with or related to the use of such devices.
- Upon the sale of any such devices; other than for the buyer's right to use such devices
  itself, resell or otherwise dispose of the same; no express or implied right or license to
  practice or commercially exploit any intellectual property rights or other proprietary rights
  owned or controlled by ROHM CO., LTD., is granted to any such buyer.
- The products in this manual are manufactured with silicon as the main material.
- The products in this manual are not of radiation resistant design.

The products listed in this catalogue are designed to be used with ordinary electronic equipment or devices (such as audio-visual equipment, office-automation equipment, communications devices, electrical appliances, and electronic toys). Should you intend to use these products with equipment or devices which require an extremely high level of reliability and the malfunction of which would directly endanger human life (such as medical instruments, transportation equipment, aerospace machinery, nuclear-reactor controllers, fuel controllers, or other safety devices) please be sure to consult with our sales representatives in advance.

#### Notes when exporting

- It is essential to obtain export permission when exporting any of the above products when it falls under the category of strategic material (or labor) as determined by foreign exchange or foreign trade control laws.
- Please be sure to consult with our sales representatives to ascertain whether any product is classified as a strategic material.