Data sheet acquired from Harris Semiconductor # CD54HC166, CD74HC166, CD54HCT166 # High-Speed CMOS Logic 8-Bit Parallel-In/Serial-Out Shift Register February 1998 - Revised October 2003 #### Features - Buffered Inputs - Fanout (Over Temperature Range) - Standard Outputs...... 10 LSTTL Loads - Bus Driver Outputs ...... 15 LSTTL Loads - Wide Operating Temperature Range . . . -55°C to 125°C - Balanced Propagation Delay and Transition Times - Significant Power Reduction Compared to LSTTL Logic ICs - HC Types - 2V to 6V Operation - High Noise Immunity: $N_{IL}$ = 30%, $N_{IH}$ = 30% of $V_{CC}$ at $V_{CC}$ = 5V - HCT Types - 4.5V to 5.5V Operation - Direct LSTTL Input Logic Compatibility, V<sub>IL</sub>= 0.8V (Max), V<sub>IH</sub> = 2V (Min) ### **Pinout** GND 8 CD54HC166, CD54HCT166 (CERDIP) ## Description The 'HC166 and 'HCT166 8-bit shift register is fabricated with silicon gate CMOS technology. It possesses the low power consumption of standard CMOS integrated circuits, and can operate at speeds comparable to the equivalent low power Schottky device. The 'HCT166 is functionally and pin compatible with the standard 'LS166. The 166 is an 8-bit shift register that has fully synchronous serial or parallel data entry selected by an active LOW Parallel Enable ( $\overline{PE}$ ) input. When the $\overline{PE}$ is LOW one setup time before the LOW-to-HIGH clock transition, parallel data is entered into the register. When $\overline{PE}$ is HIGH, data is entered into the internal bit position Q0 from Serial Data Input (DS), and the remaining bits are shifted one place to the right (Q0 $\rightarrow$ Q1 $\rightarrow$ Q2, etc.) with each positive-going clock transition. For expansion of the register in parallel to serial converters, the Q7 output is connected to the DS input of the succeeding stage. The clock input is a gated OR structure which allows one input to be used as an active LOW Clock Enable $(\overline{CE})$ input. The pin assignment for the CP and $\overline{CE}$ inputs is arbitrary and can be reversed for layout convenience. The LOW-to-HIGH transition of $\overline{CE}$ input should only take place while the CP is HIGH for predictable operation. A LOW on the Master Reset ( $\overline{\text{MR}}$ ) input overrides all other inputs and clears the register asynchronously, forcing all bit positions to a LOW state. ## Ordering Information | PART NUMBER | TEMP. RANGE (°C) | PACKAGE | |---------------|------------------|--------------| | CD54HC166F3A | -55 to 125 | 16 Ld CERDIP | | CD54HCT166F3A | -55 to 125 | 16 Ld CERDIP | | CD74HC166E | -55 to 125 | 16 Ld PDIP | | CD74HC166M | -55 to 125 | 16 Ld SOIC | | CD74HC166MT | -55 to 125 | 16 Ld SOIC | | CD74HC166M96 | -55 to 125 | 16 Ld SOIC | | CD74HCT166E | -55 to 125 | 16 Ld PDIP | | CD74HCT166M | -55 to 125 | 16 Ld SOIC | | CD74HCT166MT | -55 to 125 | 16 Ld SOIC | | CD74HCT166M96 | -55 to 125 | 16 Ld SOIC | NOTE: When ordering, use the entire part number. The suffix 96 denotes tape and reel. The suffix T denotes a small-quantity reel of 250. 9 MR # Functional Diagram #### **TRUTH TABLE** | | | INP | итѕ | | | INTE | RNAI | | |--------|----------|--------|-------|--------|----------|----------|------|--------| | MASTER | PARALLEL | CLOCK | | | PARALLEL | Q STATES | | OUTPUT | | RESET | ENABLE | ENABLE | CLOCK | SERIAL | D0 D7 | Q0 | Q1 | Q7 | | L | Х | Х | Х | Х | Х | L | L | L | | Н | Х | L | L | Х | Х | Q00 | Q10 | Q0 | | Н | L | L | 1 | Х | ah | а | b | h | | Н | Н | L | 1 | Н | Х | Н | Q0n | Q6n | | Н | Н | L | 1 | L | Х | L | Q0n | Q6n | | Н | Х | Н | 1 | Х | Х | Q00 | Q10 | Q70 | H= High Voltage Level L= Low Voltage Level X= Don't Care Q00, Q10, Q70 = The level of Q0, Q1, or Q7, respectively, before the indicated steady-state input conditions were established. Q0n, Q6n = The level of Q0 or Q6, respectively, before the most recent ↑ transition of the clock. $<sup>\</sup>uparrow$ = Transition from Low to High Level a...h = The level of steady-state input at inputs D0 thru D7, respectively. ## **Absolute Maximum Ratings** #### DC Supply Voltage, $V_{CC}$ . . . . . -0.5V to 7V DC Input Diode Current, I<sub>IK</sub> For $V_I < -0.5V$ or $V_I > V_{CC} + 0.5V$ ..... $\pm 20$ mA DC Output Diode Current, $I_{OK}$ For $V_O < -0.5V$ or $V_O > V_{CC} + 0.5V$ ......±20mA DC Drain Current, per Output, IO For $-0.5V < V_O < V_{CC} + 0.5V$ ......±25mA DC Output Source or Sink Current per Output Pin, IO DC V<sub>CC</sub> or Ground Current, I<sub>CC or</sub> I<sub>GND</sub> ......±50mA #### **Thermal Information** | Thermal Resistance (Typical, Note 1) | $\theta_{JA}$ (°C/W) | |------------------------------------------|----------------------| | E (PDIP) Package | 67 | | M (SOIC) Package | 73 | | Maximum Junction Temperature | 150 <sup>0</sup> C | | Maximum Storage Temperature Range | 65°C to 150°C | | Maximum Lead Temperature (Soldering 10s) | 300 <sup>o</sup> C | | (SOIC - Lead Tips Only) | | ### **Operating Conditions** | Temperature Range (T <sub>A</sub> )55°C to 125°C Supply Voltage Range, V <sub>CC</sub> | |----------------------------------------------------------------------------------------| | HC Types | | • • | | HCT Types | | DC Input or Output Voltage, V <sub>I</sub> , V <sub>O</sub> | | Input Rise and Fall Time | | 2V | | 4.5V 500ns (Max) | | 6V | CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. #### NOTE: 1. The package thermal impedance is calculated in accordance with JESD 51-7. ## **DC Electrical Specifications** | | | | ST<br>ITIONS | | | 25°C | | -40°C T | O 85°C | -55°C T | O 125 <sup>0</sup> C | | | |--------------------------|-----------------|---------------------------------------|---------------------|---------------------|------|------|------|---------|--------|---------|----------------------|-------|---| | PARAMETER | SYMBOL | V <sub>I</sub> (V) | I <sub>O</sub> (mA) | V <sub>CC</sub> (V) | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNITS | | | HC TYPES | | | | | | | | | | | | | | | High Level Input | V <sub>IH</sub> | - | - | 2 | 1.5 | - | - | 1.5 | - | 1.5 | - | V | | | Voltage | | | | 4.5 | 3.15 | - | - | 3.15 | - | 3.15 | - | ٧ | | | | | | | 6 | 4.2 | - | - | 4.2 | - | 4.2 | - | ٧ | | | Low Level Input | V <sub>IL</sub> | - | - | 2 | - | - | 0.5 | - | 0.5 | - | 0.5 | ٧ | | | Voltage | | | | 4.5 | - | - | 1.35 | - | 1.35 | - | 1.35 | ٧ | | | | | | | 6 | - | - | 1.8 | - | 1.8 | - | 1.8 | ٧ | | | High Level Output | V <sub>OH</sub> | V <sub>IH</sub> or<br>V <sub>IL</sub> | -0.02 | 2 | 1.9 | - | - | 1.9 | - | 1.9 | - | ٧ | | | Voltage<br>CMOS Loads | | | -0.02 | 4.5 | 4.4 | - | - | 4.4 | - | 4.4 | - | V | | | | | | -0.02 | 6 | 5.9 | - | - | 5.9 | - | 5.9 | - | V | | | High Level Output | 1 | | | | -4 | 4.5 | 3.98 | - | - | 3.84 | - | 3.7 | - | | Voltage<br>TTL Loads | | | -5.2 | 6 | 5.48 | - | - | 5.34 | - | 5.2 | - | ٧ | | | Low Level Output | V <sub>OL</sub> | V <sub>IH</sub> or | 0.02 | 2 | - | - | 0.1 | - | 0.1 | - | 0.1 | ٧ | | | Voltage<br>CMOS Loads | | $V_{IL}$ | 0.02 | 4.5 | - | - | 0.1 | - | 0.1 | - | 0.1 | ٧ | | | | | | 0.02 | 6 | - | - | 0.1 | - | 0.1 | - | 0.1 | ٧ | | | Low Level Output | | | 4 | 4.5 | - | - | 0.26 | - | 0.33 | - | 0.4 | ٧ | | | Voltage<br>TTL Loads | | | 5.2 | 6 | - | - | 0.26 | - | 0.33 | - | 0.4 | V | | | Input Leakage<br>Current | l <sub>l</sub> | V <sub>CC</sub> or<br>GND | - | 6 | - | - | ±0.1 | - | ±1 | - | ±1 | μА | | # DC Electrical Specifications (Continued) | | | COND | ST<br>ITIONS | | | 25°C | | -40°C T | O 85°C | -55°C TO 125°C | | | |----------------------------------------------------------------------|------------------------------|---------------------------------------|---------------------|---------------------|------|------|------|---------|--------|----------------|-----|-------| | PARAMETER | SYMBOL | V <sub>I</sub> (V) | I <sub>O</sub> (mA) | V <sub>CC</sub> (V) | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNITS | | Quiescent Device<br>Current | Icc | V <sub>CC</sub> or<br>GND | 0 | 6 | - | - | 8 | - | 80 | - | 160 | μА | | HCT TYPES | | | | | | | | | | | | | | High Level Input<br>Voltage | V <sub>IH</sub> | - | - | 4.5 to<br>5.5 | 2 | - | - | 2 | - | 2 | - | V | | Low Level Input<br>Voltage | V <sub>IL</sub> | - | - | 4.5 to<br>5.5 | - | - | 0.8 | - | 0.8 | - | 0.8 | V | | High Level Output<br>Voltage<br>CMOS Loads | V <sub>OH</sub> | V <sub>IH</sub> or<br>V <sub>IL</sub> | -0.02 | 4.5 | 4.4 | - | - | 4.4 | - | 4.4 | - | V | | High Level Output<br>Voltage<br>TTL Loads | | | -4 | 4.5 | 3.98 | - | - | 3.84 | - | 3.7 | - | V | | Low Level Output<br>Voltage<br>CMOS Loads | V <sub>OL</sub> | V <sub>IH</sub> or | 0.02 | 4.5 | - | - | 0.1 | - | 0.1 | - | 0.1 | V | | Low Level Output<br>Voltage<br>TTL Loads | | | 4 | 4.5 | - | - | 0.26 | - | 0.33 | - | 0.4 | V | | Input Leakage<br>Current | lį | V <sub>CC</sub> to<br>GND | 0 | 5.5 | - | - | ±0.1 | - | ±1 | - | ±1 | μА | | Quiescent Device<br>Current | Icc | V <sub>CC</sub> or<br>GND | 0 | 5.5 | ı | - | 8 | 1 | 80 | - | 160 | μА | | Additional Quiescent<br>Device Current Per<br>Input Pin: 1 Unit Load | ΔI <sub>CC</sub><br>(Note 2) | V <sub>CC</sub><br>-2.1 | - | 4.5 to<br>5.5 | - | 100 | 360 | - | 450 | - | 490 | μА | #### NOTE: ## **HCT Input Loading Table** | INPUT | UNIT LOADS | | | | | |-----------|------------|--|--|--|--| | DS, D0-D7 | 0.2 | | | | | | PE | 0.35 | | | | | | CP, CE | 0.5 | | | | | | MR | 0.2 | | | | | NOTE: Unit Load is $\Delta I_{CC}$ limit specified in DC Electrical Specifications table, e.g., 360µA max at 25°C. # **Prerequisite For Switching Specifications** | | | | 25 | °C | -40°C T | O 85°C | -55°C TO 125°C | | | |-----------------|------------------|---------------------|-----|-----|---------|--------|----------------|-----|-------| | PARAMETER | SYMBOL | V <sub>CC</sub> (V) | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | | HC TYPES | | | | | | | | | | | Clock Frequency | f <sub>MAX</sub> | 2 | 6 | - | 5 | - | 4 | - | MHz | | (Figure 1) | | 4.5 | 30 | - | 25 | - | 20 | - | MHz | | | | 6 | 35 | - | 29 | - | 23 | - | MHz | <sup>2.</sup> For dual-supply systems theoretical worst case ( $V_I$ = 2.4V, $V_{CC}$ = 5.5V) specification is 1.8mA. # Prerequisite For Switching Specifications (Continued) | | | | 25 | °C | -40°C T | O 85°C | -55°C T | O 125°C | | |-----------------------------------------------------------------|------------------|---------------------|-----|-----|---------|--------|---------|---------|-------| | PARAMETER | SYMBOL | V <sub>CC</sub> (V) | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | | MR Pulse Width | t <sub>w</sub> | 2 | 100 | - | 125 | - | 150 | - | ns | | (Figure 1) | | 4.5 | 20 | - | 25 | - | 30 | - | ns | | | | 6 | 17 | - | 21 | - | 26 | - | ns | | Clock Pulse Width | t <sub>W</sub> | 2 | 80 | - | 100 | - | 120 | - | ns | | (Figure 1) | | 4.5 | 16 | - | 20 | - | 24 | - | ns | | | | 6 | 14 | - | 17 | - | 20 | - | ns | | Set-up Time | t <sub>SU</sub> | 2 | 80 | - | 100 | - | 120 | - | ns | | Data and $\overline{\text{CE}}$ to Clock (Figure 5) | | 4.5 | 16 | - | 20 | - | 24 | - | ns | | ( 3 ) | | 6 | 14 | - | 17 | - | 20 | - | ns | | Hold Time | t <sub>H</sub> | 2 | 1 | - | 1 | - | 1 | - | ns | | Data to Clock<br>(Figure 5) | | 4.5 | 1 | - | 1 | - | 1 | - | ns | | (1.3 | | 6 | 1 | - | 1 | - | 1 | - | ns | | Removal Time | t <sub>REM</sub> | 2 | 0 | - | 0 | - | 0 | - | ns | | MR to Clock<br>(Figure 5) | | 4.5 | 0 | - | 0 | - | 0 | - | ns | | (1.3 | | 6 | 0 | - | 0 | - | 0 | - | ns | | Set-up Time | t <sub>SU</sub> | 2 | 145 | - | 180 | - | 220 | - | ns | | PE to CP<br>(Figure 5) | | 4.5 | 29 | - | 36 | - | 44 | - | ns | | (1.3 | | 6 | 25 | - | 31 | - | 38 | - | ns | | Hold Time | t <sub>H</sub> | 2 | 0 | - | 0 | - | 0 | - | ns | | PE to CP or CE<br>(Figure 5) | | 4.5 | 0 | - | 0 | - | 0 | - | ns | | (1.3 | | 6 | 0 | - | 0 | - | 0 | - | ns | | HCT TYPES | | | | | | | | | | | Clock Frequency (Figure 2) | $f_{MAX}$ | 4.5 | 25 | - | 20 | - | 16 | - | MHz | | MR Pulse Width (Figure 2) | t <sub>W</sub> | 4.5 | 35 | - | 44 | - | 53 | - | ns | | Clock Pulse Width (Figure 2) | t <sub>w</sub> | 4.5 | 20 | - | 25 | - | 30 | - | ns | | Set-up Time Data and $\overline{\text{CE}}$ to Clock (Figure 6) | tsu | 4.5 | 16 | - | 20 | - | 24 | - | ns | | Hold Time Data to Clock<br>(Figure 6) | t <sub>H</sub> | 4.5 | 0 | - | 0 | - | 0 | - | ns | | Removal Time MR to Clock (Figure 6) | <sup>t</sup> REM | 4.5 | 0 | - | 0 | - | 0 | - | ns | | Set-up Time PE to CP (Figure 6) | tsu | 4.5 | 30 | - | 38 | - | 45 | - | ns | | Hold Time $\overline{PE}$ to CP or $\overline{CE}$ (Figure 6) | t <sub>H</sub> | 4.5 | 0 | - | 0 | - | 0 | - | ns | # **Switching Specifications** Input $t_r$ , $t_f = 6ns$ | | | TEST | | 25°C | | -40°C TO 85°C | -55°C TO 125°C | | |----------------------------|-------------------------------------|-----------------------|---------------------|------|-----|---------------|----------------|-------| | PARAMETER | SYMBOL | CONDITIONS | V <sub>CC</sub> (V) | TYP | MAX | MAX | MAX | UNITS | | HC TYPES | | | | | - | | | | | Propagation Delay, | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 2 | - | 160 | 200 | 240 | ns | | Clock to Output (Figure 3) | | | 4.5 | - | 32 | 40 | 48 | ns | | | | C <sub>L</sub> = 15pF | 5 | 13 | - | - | - | ns | | | | CL = 50pF | 6 | - | 27 | 34 | 41 | ns | #### Switching Specifications Input $t_r$ , $t_f = 6ns$ (Continued) | | | TEST | | 25 | °C | -40°C TO 85°C | -55°C TO 125°C | | |-----------------------------------------------------|-------------------------------------|-----------------------|---------------------|-----|-----|---------------|----------------|-------| | PARAMETER | SYMBOL | CONDITIONS | V <sub>CC</sub> (V) | TYP | MAX | MAX | MAX | UNITS | | Output Transition Time | t <sub>TLH</sub> , t <sub>THL</sub> | C <sub>L</sub> = 50pF | 2 | - | 75 | 95 | 110 | ns | | (Figure 3) | | | 4.5 | - | 15 | 19 | 22 | ns | | | | | 6 | - | 13 | 16 | 19 | ns | | Propagation Delay | t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 2 | - | 160 | 200 | 240 | ns | | MR to Output<br>(Figure 3) | | | 4.5 | - | 32 | 40 | 48 | ns | | (Tigure 3) | | | 6 | - | 27 | 34 | 41 | ns | | Input Capacitance | Cl | - | - | - | 10 | 10 | 10 | pF | | Power Dissipation<br>Capacitance<br>(Notes 3, 4) | C <sub>PD</sub> | - | 5 | 41 | - | - | - | pF | | HCT TYPES | | | | | | | | | | Propagation Delay,<br>Clock to Output<br>(Figure 4) | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 4.5 | 1 | 40 | 50 | 60 | ns | | Output Transition Time (Figure 4) | t <sub>TLH</sub> , t <sub>THL</sub> | C <sub>L</sub> = 50pF | 4.5 | - | 15 | 19 | 22 | ns | | Propagation Delay MR to Output (Figure 4) | t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 4.5 | - | 40 | 50 | 60 | ns | | Input Capacitance | Cl | - | - | ı | 10 | 10 | 10 | pF | #### NOTES: - 3. $C_{PD}$ is used to determine the dynamic power consumption, per gate. - 4. $P_{D} = C_{PD} V_{CC}^2 f_i + \sum (C_L V_{CC}^2 + f_O)$ where $f_i$ = Input Frequency, $f_O$ = Output Frequency, $C_L$ = Output Load Capacitance, $V_{CC}$ = Supply Voltage. ## Test Circuits and Waveforms NOTE: Outputs should be switching from 10% V $_{CC}$ to 90% V $_{CC}$ in accordance with device truth table. For $f_{MAX}$ , input duty cycle = 50%. FIGURE 1. HC CLOCK PULSE RISE AND FALL TIMES AND PULSE WIDTH NOTE: Outputs should be switching from 10% $V_{CC}$ to 90% $V_{CC}$ in accordance with device truth table. For $f_{MAX}$ , input duty cycle = 50%. FIGURE 2. HCT CLOCK PULSE RISE AND FALL TIMES AND PULSE WIDTH ## Test Circuits and Waveforms (Continued) FIGURE 3. HC AND HCU TRANSITION TIMES AND PROPAGA-TION DELAY TIMES, COMBINATION LOGIC FIGURE 4. HCT TRANSITION TIMES AND PROPAGATION DELAY TIMES, COMBINATION LOGIC FIGURE 5. HC SETUP TIMES, HOLD TIMES, REMOVAL TIME, AND PROPAGATION DELAY TIMES FOR EDGE TRIGGERED SEQUENTIAL LOGIC CIRCUITS FIGURE 6. HCT SETUP TIMES, HOLD TIMES, REMOVAL TIME, AND PROPAGATION DELAY TIMES FOR EDGE TRIGGERED SEQUENTIAL LOGIC CIRCUITS www.ti.com 15-Oct-2009 ## **PACKAGING INFORMATION** | Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> | |------------------|-----------------------|-----------------|--------------------|------|----------------|----------------------------|------------------|------------------------------| | CD54HC166F3A | ACTIVE | CDIP | J | 16 | 1 | TBD | A42 | N / A for Pkg Type | | CD54HCT166F3A | ACTIVE | CDIP | J | 16 | 1 | TBD | A42 | N / A for Pkg Type | | CD74HC166E | ACTIVE | PDIP | N | 16 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | | CD74HC166EE4 | ACTIVE | PDIP | N | 16 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | | CD74HC166M | ACTIVE | SOIC | D | 16 | 40 | Green (RoHS &<br>no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD74HC166M96 | ACTIVE | SOIC | D | 16 | 2500 | Green (RoHS &<br>no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD74HC166M96E4 | ACTIVE | SOIC | D | 16 | 2500 | Green (RoHS &<br>no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD74HC166M96G4 | ACTIVE | SOIC | D | 16 | 2500 | Green (RoHS &<br>no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD74HC166ME4 | ACTIVE | SOIC | D | 16 | 40 | Green (RoHS &<br>no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD74HC166MG4 | ACTIVE | SOIC | D | 16 | 40 | Green (RoHS &<br>no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD74HC166MT | ACTIVE | SOIC | D | 16 | 250 | Green (RoHS &<br>no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD74HC166MTE4 | ACTIVE | SOIC | D | 16 | 250 | Green (RoHS &<br>no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD74HC166MTG4 | ACTIVE | SOIC | D | 16 | 250 | Green (RoHS &<br>no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD74HCT166E | ACTIVE | PDIP | N | 16 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | | CD74HCT166EE4 | ACTIVE | PDIP | N | 16 | 25 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | | CD74HCT166M | ACTIVE | SOIC | D | 16 | 40 | Green (RoHS &<br>no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD74HCT166M96 | ACTIVE | SOIC | D | 16 | 2500 | Green (RoHS &<br>no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD74HCT166M96E4 | ACTIVE | SOIC | D | 16 | 2500 | Green (RoHS &<br>no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD74HCT166M96G4 | ACTIVE | SOIC | D | 16 | 2500 | Green (RoHS &<br>no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD74HCT166ME4 | ACTIVE | SOIC | D | 16 | 40 | Green (RoHS &<br>no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD74HCT166MG4 | ACTIVE | SOIC | D | 16 | 40 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD74HCT166MT | ACTIVE | SOIC | D | 16 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD74HCT166MTE4 | ACTIVE | SOIC | D | 16 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD74HCT166MTG4 | ACTIVE | SOIC | D | 16 | 250 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD74HCT166TM96Q1 | OBSOLETE | SOIC | D | 16 | | TBD | Call TI | Call TI | <sup>(1)</sup> The marketing status values are defined as follows: #### PACKAGE OPTION ADDENDUM www.ti.com 15-Oct-2009 ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE ### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|---------|---------|---------|------------|-----------|------------------| | CD74HC166M96 | SOIC | D | 16 | 2500 | 330.0 | 16.4 | 6.5 | 10.3 | 2.1 | 8.0 | 16.0 | Q1 | | CD74HCT166M96 | SOIC | D | 16 | 2500 | 330.0 | 16.4 | 6.5 | 10.3 | 2.1 | 8.0 | 16.0 | Q1 | \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | |---------------|--------------|-----------------|------|------|-------------|------------|-------------|--| | CD74HC166M96 | SOIC | D | 16 | 2500 | 333.2 | 345.9 | 28.6 | | | CD74HCT166M96 | SOIC | D | 16 | 2500 | 333.2 | 345.9 | 28.6 | | #### 14 LEADS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package is hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only. - E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20. # N (R-PDIP-T\*\*) # PLASTIC DUAL-IN-LINE PACKAGE 16 PINS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A). - The 20 pin end lead shoulder width is a vendor option, either half or full width. # D (R-PDS0-G16) ## PLASTIC SMALL OUTLINE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AC. # D (R-PDSO-G16) # PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components which meet ISO/TS16949 requirements, mainly for automotive use. Components which have not been so designated are neither designed nor intended for automotive use; and TI will not be responsible for any failure of such components to meet such requirements. #### Products Applications Audio Automotive and Transportation www.ti.com/automotive www.ti.com/audio **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers DI P® Products Consumer Electronics www.dlp.com www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/medical Interface interface.ti.com Medical www.ti.com/security Power Mgmt <u>power.ti.com</u> Space, Avionics and Defense <u>www.ti.com/space-avionics-defense</u> Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video RFID www.ti-rfid.com OMAP Applications Processors <u>www.ti.com/omap</u> TI E2E Community <u>e2e.ti.com</u> Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>