Data sheet acquired from Harris Semiconductor SCHS163F September 1997 - Revised October 2003 # High-Speed CMOS Logic Presettable Synchronous 4-Bit Up/Down Counters #### Features - Synchronous Counting and Asynchronous Loading - . Two Outputs for N-Bit Cascading - Look-Ahead Carry for High-Speed Counting - Fanout (Over Temperature Range) - Standard Outputs......10 LSTTL Loads - Bus Driver Outputs ........... 15 LSTTL Loads - Wide Operating Temperature Range ... -55°C to 125°C - Balanced Propagation Delay and Transition Times - Significant Power Reduction Compared to LSTTL Logic ICs - HC Types - 2V to 6V Operation - High Noise Immunity: $N_{IL}$ = 30%, $N_{IH}$ = 30% of $V_{CC}$ at $V_{CC}$ = 5V - HCT Types - 4.5V to 5.5V Operation - Direct LSTTL Input Logic Compatibility, V<sub>IL</sub>= 0.8V (Max), V<sub>IH</sub> = 2V (Min) - CMOS Input Compatibility, $I_I \le 1\mu A$ at $V_{OL}$ , $V_{OH}$ ### Description The 'HC192, 'HC193 and 'HCT193 are asynchronously presettable BCD Decade and Binary Up/Down synchronous counters, respectively. #### **Pinout** CD54HC192, CD54HC193, CD54HCT193 (CERDIP) CD74HC192 (PDIP, SOP, TSSOP) CD74HC193 (PDIP, SOIC) CD74HCT193 (PDIP) TOP VIEW Presetting the counter to the number on the preset data inputs (P0-P3) is accomplished by a LOW asynchronous parallel load input (PL). The counter is incremented on the low-to-high transition of the Clock-Up input (and a high level on the Clock-Down input) and decremented on the low to high transition of the Clock-Down input (and a high level on the Clock-up input). A high level on the MR input overrides any other input to clear the counter to its zero state. The Terminal Count up (carry) goes low half a clock period before the zero count is reached and returns to a high level at the zero count. The Terminal Count Down (borrow) in the count down mode likewise goes low half a clock period before the maximum count (9 in the 192 and 15 in the 193) and returns to high at the maximum count. Cascading is effected by connecting the carry and borrow outputs of a less significant counter to the Clock-Up and Clock-Down inputs, respectively, of the next most significant counter. If a decade counter is preset to an illegal state or assumes an illegal state when power is applied, it will return to the normal sequence in one count as shown in state diagram. ### **Ordering Information** | PART NUMBER | TEMP. RANGE<br>(°C) | PACKAGE | |---------------|---------------------|--------------| | CD54HC192F3A | -55 to 125 | 16 Ld CERDIP | | CD54HC193F3A | -55 to 125 | 16 Ld CERDIP | | CD54HCT193F3A | -55 to 125 | 16 Ld CERDIP | | CD74HC192E | -55 to 125 | 16 Ld PDIP | | CD74HC192NSR | -55 to 125 | 16 Ld SOP | | CD74HC192PW | -55 to 125 | 16 Ld TSSOP | | CD74HC192PWR | -55 to 125 | 16 Ld TSSOP | | CD74HC192PWT | -55 to 125 | 16 Ld TSSOP | | CD74HC193E | -55 to 125 | 16 Ld PDIP | | CD74HC193M | -55 to 125 | 16 Ld SOIC | | CD74HC193MT | -55 to 125 | 16 Ld SOIC | | CD74HC193M96 | -55 to 125 | 16 Ld SOIC | | CD74HCT193E | -55 to 125 | 16 Ld PDIP | NOTE: When ordering, use the entire part number. The suffixes 96 and R denote tape and reel. The suffix T denotes a small-quantity reel of 250. ### Functional Diagram #### **TRUTH TABLE** | CLOCK UP | CLOCK<br>DOWN | RESET | PARALLEL<br>LOAD | FUNCTION | |----------|---------------|-------|------------------|--------------------| | 1 | Н | L | Н | Count Up | | Н | 1 | L | Н | Count Down | | Х | Х | Н | Х | Reset | | Х | Х | L | L | Load Preset Inputs | $H = High \ Voltage \ Level, \ L = Low \ Voltage \ Level, \ X = Don't \ Care, \ \uparrow = Transition \ from \ Low \ to \ High \ Level$ ### **Absolute Maximum Ratings** | DC Supply Voltage, V <sub>CC</sub> | -0.5V to 7V | |---------------------------------------------------------------------------|-------------| | DC Input Diode Current, I <sub>IK</sub> | | | For $V_1 < -0.5V$ or $V_1 > V_{CC} + 0.5V$ | ±20mA | | DC Output Diode Current, I <sub>OK</sub> | | | For $V_O < -0.5V$ or $V_O > V_{CC} + 0.5V$ | ±20mA | | DC Output Source or Sink Current per Output Pin, IO | | | For $V_O > -0.5V$ or $V_O < V_{CC} + 0.5V$ | ±25mA | | DC V <sub>CC</sub> or Ground Current, I <sub>CC or</sub> I <sub>GND</sub> | | #### **Thermal Information** | Package Thermal Impedance, θ <sub>JA</sub> (see Note 1): | |----------------------------------------------------------| | | | E (PDIP) Package | | M (SOIC) Package73°C/W | | NS (SOP) Package | | PW (TSSOP) Package 108°C/W | | Maximum Junction Temperature | | Maximum Storage Temperature Range65°C to 150°C | | Maximum Lead Temperature (Soldering 10s)300°C | | (SOIC - Lead Tips Only) | ### **Operating Conditions** | Temperature Range (T <sub>A</sub> ) | |-----------------------------------------------------------------------------------| | Supply Voltage Range, V <sub>CC</sub> | | HC Types2V to 6V | | HCT Types | | DC Input or Output Voltage, V <sub>I</sub> , V <sub>O</sub> 0V to V <sub>CC</sub> | | Input Rise and Fall Time | | 2V | | 4.5V 500ns (Max) | | 6V | CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. #### NOTE: 1. The package thermal impedance is calculated in accordance with JESD 51-7. #### **DC Electrical Specifications** | | | TEST<br>CONDITIONS | | | | 25°C | | -40°C T | O 85°C | -55°C T | | | | | |-----------------------------|-----------------|----------------------------------------------------|---------------------|---------------------|------|------|------|---------|--------|---------|------|-------|--|--| | PARAMETER | SYMBOL | V <sub>I</sub> (V) | I <sub>O</sub> (mA) | V <sub>CC</sub> (V) | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNITS | | | | HC TYPES | | | | | | | | | | | | | | | | High Level Input | V <sub>IH</sub> | - | - | 2 | 1.5 | - | - | 1.5 | - | 1.5 | - | V | | | | Voltage | | | | 4.5 | 3.15 | - | - | 3.15 | - | 3.15 | - | V | | | | | | | | 6 | 4.2 | - | - | 4.2 | - | 4.2 | - | V | | | | Low Level Input | V <sub>IL</sub> | - | - | 2 | - | - | 0.5 | - | 0.5 | - | 0.5 | V | | | | Voltage | | | | 4.5 | - | - | 1.35 | - | 1.35 | - | 1.35 | V | | | | | | | | 6 | - | - | 1.8 | - | 1.8 | - | 1.8 | V | | | | High Level Output | | V <sub>OH</sub> V <sub>IH</sub> or V <sub>IL</sub> | -0.02 | 2 | 1.9 | - | - | 1.9 | - | 1.9 | - | V | | | | Voltage<br>CMOS Loads | | | -0.02 | 4.5 | 4.4 | - | - | 4.4 | - | 4.4 | - | ٧ | | | | omee Loads | | | -0.02 | 6 | 5.9 | - | - | 5.9 | - | 5.9 | - | V | | | | High Level Output | | | -4 | 4.5 | 3.98 | - | - | 3.84 | - | 3.7 | - | V | | | | Voltage<br>TTL Loads | | | -5.2 | 6 | 5.48 | - | - | 5.34 | - | 5.2 | - | ٧ | | | | Low Level Output | V <sub>OL</sub> | V <sub>IH</sub> or | 0.02 | 2 | - | - | 0.1 | - | 0.1 | - | 0.1 | ٧ | | | | Voltage<br>CMOS Loads | | $V_{IL}$ | 0.02 | 4.5 | - | - | 0.1 | - | 0.1 | - | 0.1 | ٧ | | | | omee Loads | | | 0.02 | 6 | - | - | 0.1 | - | 0.1 | - | 0.1 | V | | | | Low Level Output | 1 | | 4 | 4.5 | - | - | 0.26 | - | 0.33 | - | 0.4 | ٧ | | | | Voltage<br>TTL Loads | | | 5.2 | 6 | ı | 1 | 0.26 | i | 0.33 | - | 0.4 | ٧ | | | | Input Leakage<br>Current | II | V <sub>CC</sub> or<br>GND | - | 6 | - | - | ±0.1 | - | ±1 | - | ±1 | μΑ | | | | Quiescent Device<br>Current | Icc | V <sub>CC</sub> or<br>GND | 0 | 6 | - | - | 8 | - | 80 | - | 160 | μА | | | ### DC Electrical Specifications (Continued) | | | С | TEST<br>ONDITION | ıs | | 25°C | | -40°C T | O 85°C | -55°C TO 125°C | | | |----------------------------------------------------------------------|------------------------------|---------------------------------------|---------------------|---------------------|------|------|------|---------|--------|----------------|-----|-------| | PARAMETER | SYMBOL | V <sub>I</sub> (V) | I <sub>O</sub> (mA) | V <sub>CC</sub> (V) | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNITS | | HCT TYPES | | | | | | | | | | | | | | High Level Input<br>Voltage | V <sub>IH</sub> | - | - | 4.5 to<br>5.5 | 2 | - | - | 2 | - | 2 | - | V | | Low Level Input<br>Voltage | V <sub>IL</sub> | - | - | 4.5 to<br>5.5 | - | - | 0.8 | - | 0.8 | - | 0.8 | V | | High Level Output<br>Voltage<br>CMOS Loads | Voн | V <sub>IH</sub> or<br>V <sub>IL</sub> | -0.02 | 4.5 | 4.4 | - | - | 4.4 | - | 4.4 | - | V | | High Level Output<br>Voltage<br>TTL Loads | | | -4 | 4.5 | 3.98 | - | - | 3.84 | - | 3.7 | - | V | | Low Level Output<br>Voltage<br>CMOS Loads | V <sub>OL</sub> | V <sub>IH</sub> or<br>V <sub>IL</sub> | 0.02 | 4.5 | - | - | 0.1 | - | 0.1 | - | 0.1 | V | | Low Level Output<br>Voltage<br>TTL Loads | | | 4 | 4.5 | - | - | 0.26 | - | 0.33 | - | 0.4 | V | | Input Leakage<br>Current | lį | V <sub>CC</sub> to<br>GND | - | 5.5 | - | - | ±0.1 | - | ±1 | - | ±1 | μА | | Quiescent Device<br>Current | Icc | V <sub>CC</sub> or<br>GND | - | 5.5 | - | - | 8 | - | 80 | - | 160 | μА | | Additional Quiescent<br>Device Current Per<br>Input Pin: 1 Unit Load | ΔI <sub>CC</sub><br>(Note 2) | V <sub>CC</sub><br>- 2.1 | - | 4.5 to<br>5.5 | - | 100 | 360 | - | 450 | - | 490 | μА | #### NOTE: ### **HCT Input Loading Table** | INPUT | UNIT LOADS | |----------|------------| | P0-P3 | 0.4 | | MR | 1.45 | | PL | 0.85 | | CPU, CPD | 1.45 | NOTE: Unit Load is $\Delta I_{CC}$ limit specified in DC Electrical Specifications table, e.g. 360 $\mu$ A max at 25 $^{\circ}$ C. <sup>2.</sup> For dual-supply systems theoretical worst case ( $V_I = 2.4V$ , $V_{CC} = 5.5V$ ) specification is 1.8mA. ### **Prerequisite For Switching Specifications** | | | | v <sub>cc</sub> | | 25°C | | -40°C 1 | O 85°C | -55°C TO 125°C | | | |-------------------|-----|------------------|-----------------|-----|------|-----|---------|--------|----------------|-----|-------| | PARAMETER | | SYMBOL | (V) | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNITS | | HC TYPES | | | | - | | | | | | | | | Pulse Width | | t <sub>W</sub> | 2 | 115 | - | - | 145 | - | 175 | - | ns | | CPU, CPD | | | 4.5 | 23 | - | - | 29 | - | 35 | - | ns | | | 192 | | 6 | 20 | - | - | 25 | - | 30 | - | ns | | | | t <sub>W</sub> | 2 | 100 | - | - | 125 | - | 150 | - | ns | | CPU, CPD | | | 4.5 | 20 | - | - | 25 | - | 30 | - | ns | | | 193 | | 6 | 17 | - | - | 21 | - | 26 | - | ns | | PL | | t <sub>W</sub> | 2 | 80 | - | - | 100 | - | 120 | - | ns | | | | | 4.5 | 16 | - | - | 20 | - | 24 | - | ns | | | | | 6 | 14 | - | - | 17 | - | 20 | - | ns | | MR | | t <sub>W</sub> | 2 | 100 | - | - | 125 | - | 150 | - | ns | | | | | 4.5 | 20 | - | - | 25 | - | 30 | - | ns | | | | | 6 | 17 | - | - | 21 | - | 26 | - | ns | | Set-up Time | | tsu | 2 | 80 | - | - | 100 | - | 120 | - | ns | | Pn to PL | | | 4.5 | 16 | - | - | 20 | - | 24 | - | ns | | | | | 6 | 14 | - | - | 17 | - | 20 | - | ns | | Hold Time | | t <sub>H</sub> | 2 | 0 | - | - | 0 | - | 0 | - | ns | | Pn to PL | | | 4.5 | 0 | - | - | 0 | - | 0 | - | ns | | | | | 6 | 0 | - | - | 0 | - | 0 | - | ns | | Hold Time | | t <sub>H</sub> | 2 | 80 | - | - | 100 | - | 120 | - | ns | | CPD to CPU or | | | 4.5 | 16 | - | - | 20 | - | 24 | - | ns | | CPU to CPD | | | 6 | 14 | - | - | 17 | - | 20 | - | ns | | Recovery Time | | tREC | 2 | 80 | - | - | 100 | - | 120 | - | ns | | PL to CPU, CPD | | | 4.5 | 16 | - | - | 20 | - | 24 | - | ns | | | | | 6 | 14 | - | - | 17 | - | 20 | - | ns | | MR to CPU, CPD | | t <sub>REC</sub> | 2 | 5 | - | - | 5 | - | 5 | - | ns | | | | | 4.5 | 5 | - | - | 5 | - | 5 | - | ns | | | | | 6 | 5 | - | - | 5 | - | 5 | - | ns | | Maximum Frequency | | f <sub>MAX</sub> | 2 | 5 | - | - | 4 | - | 3 | - | MHz | | CPU, CPD | | | 4.5 | 22 | - | - | 18 | - | 15 | - | MHz | | | 192 | | 6 | 24 | - | - | 21 | - | 18 | - | MHz | | - | | f <sub>MAX</sub> | 2 | 5 | - | - | 4 | - | 3 | - | MHz | | CPU, CPD | | | 4.5 | 25 | - | - | 20 | - | 17 | - | MHz | | | 193 | | 6 | 29 | - | - | 24 | - | 20 | - | MHz | | HCT TYPES | | | <u> </u> | | | | | | | | | | Pulse Width | | t <sub>W</sub> | 2 | - | - | - | - | - | - | - | ns | | CPU, CPD | | | 4.5 | 23 | - | - | 29 | - | 35 | - | ns | | | 192 | | 6 | - | - | - | - | - | - | - | ns | | CPU, CPD | | t <sub>W</sub> | 2 | - | - | - | - | - | - | - | ns | | | 193 | | 4.5 | 23 | - | - | 29 | - | 35 | - | ns | | | | | 6 | - | - | - | - | - | - | - | ns | ### Prerequisite For Switching Specifications (Continued) | | | v <sub>cc</sub> | | 25°C | | -40°C 1 | ГО 85°C | -55°C TO 125°C | | | |-------------------|------------------|-----------------|-----|------|-----|---------|---------|----------------|-----|-------| | PARAMETER | SYMBOL | (V) | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNITS | | PL | t <sub>W</sub> | 2 | - | - | - | - | - | - | - | ns | | | | 4.5 | 16 | - | - | 20 | - | 24 | - | ns | | | | 6 | - | - | - | - | - | - | - | ns | | MR | t <sub>W</sub> | 2 | - | - | - | - | - | - | - | ns | | | | 4.5 | 20 | - | - | 25 | - | 30 | - | ns | | | | 6 | - | - | - | - | - | - | - | ns | | Set-up Time | tsu | 2 | - | - | - | - | - | - | - | ns | | Pn to PL | | 4.5 | 15 | - | - | 19 | - | 22 | - | ns | | | | 6 | - | - | - | - | - | - | - | ns | | Hold Time | t <sub>H</sub> | 2 | - | - | - | - | - | - | - | ns | | Pn to PL | | 4.5 | 0 | - | - | 0 | - | 0 | - | ns | | | | 6 | - | - | - | - | - | - | - | ns | | Hold Time | t <sub>H</sub> | 2 | - | - | - | - | - | - | - | ns | | CPD to CPU or | | 4.5 | 16 | - | - | 20 | - | 24 | - | ns | | CPU to CPD | | 6 | - | - | - | - | - | - | - | ns | | Recovery Time | tREC | 2 | - | - | - | - | - | - | - | ns | | PL to CPU, CPD | | 4.5 | 15 | - | - | 19 | - | 22 | - | ns | | | | 6 | - | - | - | - | - | - | - | ns | | MR to CPU, CPD | tREC | 2 | - | - | - | - | - | - | - | ns | | | | 4.5 | 5 | - | - | 5 | - | 5 | - | ns | | | | 6 | - | - | - | - | - | - | - | ns | | Maximum Frequency | f <sub>MAX</sub> | 2 | - | - | - | - | - | - | - | MHz | | CPU, CPD | | 4.5 | 22 | - | - | 18 | - | 15 | - | MHz | | 192 | <u> </u> | 6 | - | - | - | - | - | - | - | MHz | | CPU, CPD | f <sub>MAX</sub> | 2 | - | - | - | - | - | - | - | MHz | | 193 | <b>;</b> [ | 4.5 | 22 | - | - | 18 | - | 15 | - | MHz | | | | 6 | - | - | - | - | - | - | - | MHz | ### Switching Specifications Input $t_r$ , $t_f = 6 \text{ns}$ | | | TEST | V <sub>CC</sub><br>(V) | 25°C | | | -40°C TO 85°C | | -55°C TO 125°C | | | |-----------------------|-------------------------------------|-----------------------|------------------------|------|-----|-----|---------------|-----|----------------|-----|-------| | PARAMETER | SYMBOL | CONDITIONS | | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNITS | | HC TYPES | • | | | | | | | | | | , | | Propagation Delay | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 2 | - | - | 125 | - | 155 | - | 190 | ns | | CPU to TCU | | C <sub>L</sub> = 50pF | 4.5 | - | - | 25 | - | 31 | - | 38 | ns | | | | C <sub>L</sub> = 15pF | 5 | - | 10 | - | - | - | - | - | ns | | | | C <sub>L</sub> = 50pF | 6 | - | | 21 | - | 26 | - | 32 | ns | | CPD to TCD | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 2 | - | - | 125 | - | 155 | - | 190 | ns | | | | C <sub>L</sub> = 50pF | 4.5 | - | - | 25 | - | 31 | - | 38 | ns | | | | C <sub>L</sub> = 15pF | 5 | - | 10 | - | - | - | - | - | ns | | | | C <sub>L</sub> = 50pF | 6 | - | - | 21 | - | 26 | - | 32 | ns | | CPU to Q <sub>n</sub> | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 2 | - | - | 220 | - | 270 | - | 325 | ns | | | | C <sub>L</sub> = 50pF | 4.5 | - | - | 43 | - | 54 | - | 65 | ns | | | | C <sub>L</sub> = 15pF | 5 | - | 18 | - | - | - | - | - | ns | | | | C <sub>L</sub> = 50pF | 6 | - | - | 37 | - | 46 | - | 55 | ns | ### Switching Specifications Input $t_{\rm p},\,t_{\rm f}=$ 6ns (Continued) | | | TEST | v <sub>cc</sub> | | 25°C | | -40°C T | O 85°C | -55°C TO 125°C | | | |--------------------------------------------|-------------------------------------|-----------------------|-----------------|-----|------|-----|---------|--------|----------------|-----|-------| | PARAMETER | SYMBOL | CONDITIONS | (V) | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNITS | | CPD to Q <sub>n</sub> | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 2 | - | - | 220 | - | 270 | - | 325 | ns | | | | C <sub>L</sub> = 50pF | 4.5 | - | - | 43 | - | 54 | - | 65 | ns | | | | C <sub>L</sub> = 15pF | 5 | - | 18 | - | - | - | - | | ns | | | | C <sub>L</sub> = 50pF | 6 | - | - | 37 | - | 46 | - | 55 | ns | | PL to Q <sub>n</sub> | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 2 | - | - | 220 | - | 275 | - | 330 | ns | | | | C <sub>L</sub> = 50pF | 4.5 | - | - | 44 | - | 55 | - | 66 | ns | | | | C <sub>L</sub> = 15pF | 5 | - | 18 | - | - | - | - | - | ns | | | | C <sub>L</sub> = 50pF | 6 | - | - | 37 | - | 47 | - | 56 | ns | | MR to Q <sub>n</sub> | t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 2 | - | - | 200 | - | 250 | - | 300 | ns | | | | C <sub>L</sub> = 50pF | 4.5 | - | - | 40 | - | 50 | - | 60 | ns | | | | C <sub>L</sub> = 15pF | 5 | - | 17 | - | - | - | - | - | ns | | | | C <sub>L</sub> = 50pF | 6 | - | - | 34 | - | 43 | - | 51 | ns | | Transition Time | t <sub>TLH</sub> , t <sub>THL</sub> | C <sub>L</sub> = 50pF | 2 | - | - | 75 | - | 95 | - | 110 | ns | | Q, TCU, TCD | | | 4.5 | - | - | 15 | - | 19 | - | 22 | ns | | | | | 6 | - | - | 13 | - | 16 | - | 19 | ns | | Input Capacitance | C <sub>IN</sub> | C <sub>L</sub> = 50pF | - | - | - | 10 | - | 10 | - | 10 | pF | | Power Dissipation Capacitance (Notes 3, 4) | C <sub>PD</sub> | C <sub>L</sub> = 15pF | 5 | - | 40 | - | - | - | - | - | pF | | HCT TYPES | | | • | | | | | | | | | | Propagation Delay | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 4.5 | - | - | 27 | - | 34 | - | 41 | ns | | CPU to TCU | | C <sub>L</sub> = 15pF | 5 | - | 11 | - | - | - | - | - | ns | | CPU to TCD | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 4.5 | - | - | 27 | - | 34 | - | 41 | ns | | | | C <sub>L</sub> = 15pF | 5 | - | 11 | - | - | - | - | - | ns | | CPU to Q <sub>n</sub> | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 4.5 | - | - | 40 | - | 50 | - | 60 | ns | | | | C <sub>L</sub> = 15pF | 5 | - | 17 | - | - | - | - | - | ns | | CPD to Q <sub>n</sub> | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 4.5 | - | - | 40 | - | 50 | - | 60 | ns | | | | C <sub>L</sub> = 15pF | 5 | - | 17 | - | - | - | - | - | ns | | PL to Q <sub>n</sub> | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 4.5 | - | - | 46 | - | 58 | - | 69 | ns | | | | C <sub>L</sub> = 15pF | 5 | - | 21 | - | - | - | - | - | ns | | MR to Q <sub>n</sub> | t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 4.5 | - | - | 43 | - | 54 | - | 65 | ns | | | | C <sub>L</sub> = 15pF | 5 | - | 18 | - | - | - | - | - | ns | | Transition Time | t <sub>TLH</sub> , t <sub>THL</sub> | C <sub>L</sub> = 50pF | | | | | | | | | | | Q, TCU, TCD | | | 4.5 | - | - | 15 | - | 19 | - | 22 | ns | | Input Capacitance | C <sub>IN</sub> | C <sub>L</sub> = 50pF | - | - | - | 10 | - | 10 | - | 10 | pF | | Power Dissipation Capacitance (Notes 3, 4) | C <sub>PD</sub> | C <sub>L</sub> = 15pF | 5 | - | 50 | - | - | - | - | - | pF | <sup>3.</sup> $C_{PD}$ is used to determine the dynamic power consumption, per gate. 4. $P_D = V_{CC}^2 f_i + \sum (C_L V_{CC}^2)$ where $f_i$ = Input Frequency, $C_L$ = Output Load Capacitance, $V_{CC}$ = Supply Voltage. FIGURE 1. 'HC192 SYNCHRONOUS DECADE COUNTERS, TYPICAL RESET, PRESET AND COUNT SEQUENCES FIGURE 2. 'HC193 SYNCHRONOUS BINARY COUNTERS, TYPICAL RESET, PRESET AND COUNT SEQUENCES When counting down, clock-up input must be high. FIGURE 4. CLOCK TO TERMINAL COUNT DELAYS FIGURE 5. PARALLEL LOAD PULSE WIDTH, PARALLEL LOAD TO OUTPUT DELAYS, AND PARALLEL LOAD TO CLOCK RECOVERY TIME FIGURE 6. MASTER RESET PULSE WIDTH, MASTER RESET TO OUTPUT DELAY AND MASTER RESET TO CLOCK RECOVERY TIME ### Test Circuits and Waveforms (Continued) FIGURE 7. SET-UP AND HOLD TIMES DATA TO PARALLEL LOAD (PL) FIGURE 8. CASCADED UP/DOWN COUNTER WITH PARALLEL LOAD NOTE: Illegal states in BCD counters corrected in one count. NOTE: Illegal states in BCD counters corrected in one or two counts. FIGURE 9. 'HC192, 'HC1193 STATE DIAGRAMS 5-Sep-2011 #### **PACKAGING INFORMATION** | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup> | Lead/<br>Ball Finish | MSL Peak Temp <sup>(3)</sup> | Samples<br>(Requires Login) | |------------------|------------|--------------|--------------------|------|-------------|----------------------------|----------------------|------------------------------|-----------------------------| | 5962-8780801EA | ACTIVE | CDIP | J | 16 | 1 | TBD | Call TI | Call TI | | | 5962-9084801MEA | ACTIVE | CDIP | J | 16 | 1 | TBD | Call TI | Call TI | | | 9084801MEAS2035 | OBSOLETE | CDIP | J | 16 | | TBD | Call TI | Call TI | | | CD54HC192F3A | ACTIVE | CDIP | J | 16 | 1 | TBD | A42 | N / A for Pkg Type | | | CD54HC193F3A | ACTIVE | CDIP | J | 16 | 1 | TBD | A42 | N / A for Pkg Type | | | CD54HCT193F3A | ACTIVE | CDIP | J | 16 | 1 | TBD | A42 | N / A for Pkg Type | | | CD74HC192E | ACTIVE | PDIP | N | 16 | 25 | Pb-Free (RoHS) | CU NIPDAU | N / A for Pkg Type | | | CD74HC192EE4 | ACTIVE | PDIP | N | 16 | 25 | Pb-Free (RoHS) | CU NIPDAU | N / A for Pkg Type | | | CD74HC192NSR | ACTIVE | SO | NS | 16 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | CD74HC192NSRE4 | ACTIVE | SO | NS | 16 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | CD74HC192NSRG4 | ACTIVE | SO | NS | 16 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | CD74HC192PWR | ACTIVE | TSSOP | PW | 16 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | CD74HC192PWRE4 | ACTIVE | TSSOP | PW | 16 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | CD74HC192PWRG4 | ACTIVE | TSSOP | PW | 16 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | CD74HC192PWT | ACTIVE | TSSOP | PW | 16 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | CD74HC192PWTE4 | ACTIVE | TSSOP | PW | 16 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | CD74HC192PWTG4 | ACTIVE | TSSOP | PW | 16 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | CD74HC193E | ACTIVE | PDIP | N | 16 | 25 | Pb-Free (RoHS) | CU NIPDAU | N / A for Pkg Type | | | CD74HC193EE4 | ACTIVE | PDIP | N | 16 | 25 | Pb-Free (RoHS) | CU NIPDAU | N / A for Pkg Type | | | CD74HC193M | ACTIVE | SOIC | D | 16 | 40 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | CD74HC193M96 | ACTIVE | SOIC | D | 16 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | www.ti.com 5-Sep-2011 | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup> | Lead/<br>Ball Finish | MSL Peak Temp <sup>(3)</sup> | Samples<br>(Requires Login) | |------------------|------------|--------------|--------------------|------|-------------|----------------------------|----------------------|------------------------------|-----------------------------| | CD74HC193M96E4 | ACTIVE | SOIC | D | 16 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | CD74HC193M96G4 | ACTIVE | SOIC | D | 16 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | CD74HC193ME4 | ACTIVE | SOIC | D | 16 | 40 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | CD74HC193MG4 | ACTIVE | SOIC | D | 16 | 40 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | CD74HC193MT | ACTIVE | SOIC | D | 16 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | CD74HC193MTE4 | ACTIVE | SOIC | D | 16 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | CD74HC193MTG4 | ACTIVE | SOIC | D | 16 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | | CD74HCT193E | ACTIVE | PDIP | N | 16 | 25 | Pb-Free (RoHS) | CU NIPDAU | N / A for Pkg Type | | | CD74HCT193EE4 | ACTIVE | PDIP | N | 16 | 25 | Pb-Free (RoHS) | CU NIPDAU | N / A for Pkg Type | | <sup>(1)</sup> The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and ### PACKAGE OPTION ADDENDUM 5-Sep-2011 continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF CD54HC192, CD54HC193, CD54HC193, CD74HC192, CD74HC193, CD74HC193: - ◆ Catalog: CD74HC192, CD74HC193, CD74HCT193 - Military: CD54HC192, CD54HC193, CD54HCT193 NOTE: Qualified Version Definitions: - Catalog TI's standard catalog product - Military QML certified for Military and Defense Applications ### PACKAGE MATERIALS INFORMATION www.ti.com 14-Jul-2012 ### TAPE AND REEL INFORMATION #### **REEL DIMENSIONS** #### **TAPE DIMENSIONS** | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### TAPE AND REEL INFORMATION \*All dimensions are nominal | All differsions are nominal | | | | | | | | | | | | | |-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | | CD74HC192NSR | SO | NS | 16 | 2000 | 330.0 | 16.4 | 8.2 | 10.5 | 2.5 | 12.0 | 16.0 | Q1 | | CD74HC192PWR | TSSOP | PW | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | CD74HC192PWT | TSSOP | PW | 16 | 250 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | CD74HC193M96 | SOIC | D | 16 | 2500 | 330.0 | 16.4 | 6.5 | 10.3 | 2.1 | 8.0 | 16.0 | Q1 | **PACKAGE MATERIALS INFORMATION** www.ti.com 14-Jul-2012 \*All dimensions are nominal | 7 till dillitoriolorio di o mominidi | | | | | | | | |--------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------| | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | CD74HC192NSR | SO | NS | 16 | 2000 | 367.0 | 367.0 | 38.0 | | CD74HC192PWR | TSSOP | PW | 16 | 2000 | 367.0 | 367.0 | 35.0 | | CD74HC192PWT | TSSOP | PW | 16 | 250 | 367.0 | 367.0 | 35.0 | | CD74HC193M96 | SOIC | D | 16 | 2500 | 333.2 | 345.9 | 28.6 | #### 14 LEADS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package is hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only. - E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20. ### N (R-PDIP-T\*\*) ### PLASTIC DUAL-IN-LINE PACKAGE 16 PINS SHOWN - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A). - The 20 pin end lead shoulder width is a vendor option, either half or full width. ### D (R-PDS0-G16) ### PLASTIC SMALL OUTLINE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AC. # D (R-PDSO-G16) ### PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. PW (R-PDSO-G16) ### PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side. - E. Falls within JEDEC MO-153 # PW (R-PDSO-G16) ### PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. ### **MECHANICAL DATA** ### NS (R-PDSO-G\*\*) ## 14-PINS SHOWN #### PLASTIC SMALL-OUTLINE PACKAGE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15. #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46C and to discontinue any product or service per JESD48B. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components which meet ISO/TS16949 requirements, mainly for automotive use. Components which have not been so designated are neither designed nor intended for automotive use; and TI will not be responsible for any failure of such components to meet such requirements. | roducts | | Applications | |---------|--------------|--------------| | | ti aaaa/adia | A | Pr Audio Automotive and Transportation www.ti.com/automotive www.ti.com/audio www.ti.com/communications **Amplifiers** amplifier.ti.com Communications and Telecom **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** Consumer Electronics www.ti.com/consumer-apps www.dlp.com DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic logic.ti.com Security www.ti.com/security Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video OMAP Mobile Processors www.ti.com/omap TI E2E Community e2e.ti.com Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u> www.ti-rfid.com