

www.ti.com SCHS382 – JANUARY 2010

# HIGH-SPEED CMOS LOGIC HEX BUFFER/LINE DRIVER, THREE-STATE NON-INVERTING AND INVERTING

Check for Samples: CD74HC365-Q1, CD74HC366-Q1, CD74HCT365-Q1

## **FEATURES**

- Qualified for Automotive Applications
- Buffered Inputs
- High Current Bus Driver Outputs
- Typical Propagation Delay  $t_{PLH}$ ,  $t_{PHL}$  = 8ns at  $V_{CC}$  = 5V,  $C_L$  = 15pF,  $T_A$  = 25°C
- Fanout (Over Temperature Range)
- Wide Operating Temperature Range . . . –40°C to 125°C
- Balanced Propagation Delay and Transition Times
- Significant Power Reduction Compared to LSTTL Logic ICs
- HC Types
  - 2V to 6V Operation
  - High Noise Immunity:  $N_{IL}$  = 30%,  $N_{IH}$  = 30% of  $V_{CC}$  at  $V_{CC}$  = 5V

#### HCT Types

- 4.5V to 5.5V Operation
- Direct LSTTL Input Logic Compatibility,
   V<sub>IL</sub>= 0.8V (Max), V<sub>IH</sub> = 2V (Min)
- CMOS Input Compatibility, II ≤ 1μA at V<sub>OL</sub>,
   V<sub>OH</sub>



#### DESCRIPTION

The CD74HC365-Q1, CD74HC366-Q1, and CD74HCT365-Q1 silicon gate CMOS three state buffers are general purpose high-speed non-inverting and inverting buffers. They have high drive current outputs which enable high speed operation even when driving large bus capacitances. These circuits possess the low power dissipation of CMOS circuitry, yet have speeds comparable to low power Schottky TTL circuits. Both circuits are capable of driving up to 15 low power Schottky inputs.

The CD74HC365-Q1 and CD74HCT365-Q1 are non-inverting buffers, whereas the CD74HC366-Q1 is an inverting buffer. These devices have two three-state control inputs (OE1 and OE2) which are NORed together to control all six gates.

The 'HCT365-Q1 logic families are speed, function and pin compatible with the standard LS logic family.

#### ORDERING INFORMATION<sup>(1)</sup>

| T <sub>A</sub> | PACKAGE <sup>(2)</sup> |              | PACKAGE <sup>(2)</sup> |                 | CKAGE <sup>(2)</sup> ORDERABLE PART NUMBER |  |
|----------------|------------------------|--------------|------------------------|-----------------|--------------------------------------------|--|
|                |                        |              | CD74HC366QDRQ1         | HC366Q          |                                            |  |
| -40°C to 125°C | SOIC - D               | Reel of 2500 | CD74HC365QDRQ1         | Product Preview |                                            |  |
|                |                        |              | CD74HCT365QDRQ1        | Product Preview |                                            |  |

- (1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.
- Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

SCHS382 -JANUARY 2010 www.ti.com

#### **FUNCTIONAL DIAGRAMS**

#### CD74HC365-Q1, CD74HCT365-Q1

# 16 OE1 $v_{\text{cc}}$ 2 15 1A OE2 14 13 6Y 5 5A 6 3A 10 8 GND

#### CD74HC366-Q1

Instruments



# TRUTH TABLE(1)

|     | INPUTS | OUTI<br>() | PUTS<br>() |       |
|-----|--------|------------|------------|-------|
| OE1 | OE2    | Α          | HC/HCT365  | HC366 |
| L   | L      | L          | L          | Н     |
| L   | L      | Н          | Н          | L     |
| Χ   | Н      | X          | Z          | Z     |
| Н   | Х      | Х          | Z          | Z     |

(1) H = High Voltage Level L = Low Voltage Level

X = Don't Care Z = High Impedance (OFF) State



www.ti.com SCHS382 -JANUARY 2010

## **LOGIC DIAGRAM**



NOTE: Inverter not included in CD74HC365-Q1, CD74HCT365-Q1

Figure 1. LOGIC DIAGRAM FOR THE HC/HCT365 AND HC366 (outputs for HC/HCT365 are complements of those shown, i.e., 1Y, 2Y, etc.)



**STRUMENTS** 

www.ti.com

ABSOLUTE MAXIMUM RATINGS(1)

SCHS382 -JANUARY 2010

| ADS                                                  | OLUTE MAXIMUM RATING                    | 3· ·                                                |                                                   |       |  |
|------------------------------------------------------|-----------------------------------------|-----------------------------------------------------|---------------------------------------------------|-------|--|
|                                                      | PARAM                                   | CONDITIONS                                          | VALUE                                             |       |  |
| V <sub>CC</sub>                                      | DC supply voltage                       |                                                     | -0.5V to +7V                                      |       |  |
| I <sub>IK</sub>                                      | DC input diode current,                 |                                                     | $V_{I} < -0.5V \text{ or } V_{I} > V_{CC} + 0.5V$ | ±20mA |  |
| lok                                                  | DC output diode current                 | $V_{O} < -0.5 V \text{ or } V_{O} > V_{CC} + 0.5 V$ | ±20mA                                             |       |  |
|                                                      | DC drain current per output             | V - 0.5V or V - 10.5V                               | ±35mA                                             |       |  |
| I <sub>O</sub>                                       | DC output source or sink current per of | $V_{O} > -0.5V \text{ or } V_{O} < V_{CC} + 0.5V$   | ±25mA                                             |       |  |
| I <sub>CC</sub> DC V <sub>CC</sub> or ground current |                                         |                                                     |                                                   |       |  |
|                                                      |                                         | Human-Body Model                                    |                                                   | 1.5kV |  |
| ESD                                                  | Electrostatic discharge                 | Machine Model                                       | Machine Model                                     |       |  |
|                                                      |                                         | Field_Induced_Charged                               | Field_Induced_Charged Device Model                |       |  |
|                                                      | Latch up                                |                                                     |                                                   |       |  |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## THERMAL CHARACTERISTICS

over operating free-air temperature range (unless otherwise noted)

|                  | PARAMETER                                   | MIN                     | MAX | UNIT |      |
|------------------|---------------------------------------------|-------------------------|-----|------|------|
| $\theta_{JA}$    | Thermal resistance (typical) <sup>(1)</sup> | D (SOIC) package        |     | 73   | °C/W |
| $J_T$            | Maximum junction temperature                |                         |     | 150  | Ŝ    |
| T <sub>stg</sub> | Maximum storage temperature range           |                         | -65 | 150  | ô    |
|                  | Maximum lead temperature (soldering 10s)    | (SOIC - lead tips only) |     | 300  | ů    |

<sup>(1)</sup> The package thermal impedance is calculated in accordance with JESD 51-7.

#### RECOMMENDED OPERATING CONDITIONS

|                     |                                |           | MIN | MAX             | UNIT |
|---------------------|--------------------------------|-----------|-----|-----------------|------|
| V                   | Cupply voltage                 | HC Types  | 2   | 6               | V    |
| V <sub>CC</sub> Sup | Supply voltage                 | HCT Types | 4.5 | 5.5             |      |
| VI                  | DC Input voltage               |           | 0   | V <sub>CC</sub> | V    |
| Vo                  | DC Output voltage              |           | 0   | V <sub>CC</sub> | V    |
| T <sub>A</sub>      | Operating free-air temperature |           | -40 | 125             | ô    |
|                     |                                | 2 V       |     | 1000            |      |
| li                  | Input Rise and Fall Time       | 4.5 V     |     | 500             | ns   |
|                     |                                | 6 V       |     | 400             |      |



www.ti.com SCHS382 -JANUARY 2010

# **ELECTRICAL CHARACTERISTICS**

over operating free-air temperature range (unless otherwise noted)

|                  | DADAMETED                                      |           | TEST CONDITIONS                    |                                        | V <sub>CC</sub> (V) |      | 25°C |      |      | -40°C TO 125°C |       |
|------------------|------------------------------------------------|-----------|------------------------------------|----------------------------------------|---------------------|------|------|------|------|----------------|-------|
|                  | PARAMETER                                      | FARAMETER |                                    | V <sub>I</sub> (V) I <sub>O</sub> (mA) |                     | MIN  | TYP  | MAX  | MIN  | MAX            | UNITS |
| нс т             | ypes                                           |           |                                    |                                        |                     |      |      |      |      |                |       |
|                  |                                                |           |                                    |                                        | 2                   | 1.5  | -    | -    | 1.5  |                |       |
| $V_{IH}$         | High-level input voltage                       | e         | -                                  | -                                      | 4.5                 | 3.15 | -    | -    | 3.15 |                | V     |
|                  |                                                |           |                                    |                                        | 6                   | 4.2  | -    | -    | 4.2  | -              |       |
|                  |                                                |           |                                    |                                        | 2                   | -    | -    | 0.5  | -    | 0.5            |       |
| $V_{IL}$         | Low-level input voltage                        |           | -                                  | -                                      | 4.5                 | -    | -    | 1.35 | -    | 1.35           | V     |
|                  |                                                |           |                                    |                                        | 6                   | -    | -    | 1.8  | -    | 1.8            |       |
|                  |                                                |           |                                    |                                        | 2                   | 1.9  | -    | -    | 1.9  | -              |       |
|                  | LPak lavel sydned                              | CMOS      |                                    | -0.02                                  | 4.5                 | 4.4  | -    | -    | 4.4  | -              |       |
| $V_{OH}$         | High-level output voltage loads                |           | $V_{IH}$ or $V_{IL}$               |                                        | 6                   | 5.9  | -    | -    | 5.9  | -              | V     |
|                  | <b>g</b>                                       | TTL       |                                    | -6                                     | 4.5                 | 3.98 | -    | -    | 3.7  | -              |       |
|                  |                                                | 116       |                                    | -7.8                                   | 6                   | 5.48 | -    | -    | 5.2  | -              |       |
|                  |                                                |           |                                    |                                        | 2                   | -    | -    | 0.1  | -    | 0.1            |       |
|                  |                                                | CMOS      | V <sub>IH</sub> or V <sub>IL</sub> | 0.02                                   | 4.5                 | -    | -    | 0.1  | -    | 0.1            | V     |
| $V_{OL}$         | V <sub>OL</sub> Low-level output voltage loads |           |                                    |                                        | 6                   | -    | -    | 0.1  | -    | 0.1            |       |
|                  |                                                | TTL       |                                    | 6                                      | 4.5                 | -    | -    | 0.26 | -    | 0.4            |       |
|                  |                                                |           |                                    | 7.8                                    | 6                   | -    | -    | 0.26 | -    | 0.4            |       |
| II               | Input leakage current                          |           | V <sub>CC</sub> or GND             | -                                      | 6                   | -    | -    | ±0.1 | -    | ±1             | μΑ    |
| $I_{CC}$         | Quiescent device curre                         | nt        | V <sub>CC</sub> or GND             | 0                                      | 6                   | -    | -    | 8    | -    | 160            | μΑ    |
| I <sub>OZ</sub>  | Three-state leakage cu                         | rrent     | V <sub>IH</sub> or V <sub>IL</sub> | $V_O = V_{CC}$ or GND                  | 6                   | -    | -    | ±0.5 | -    | ±10            | μΑ    |
| HCT              | Types                                          |           |                                    |                                        |                     |      |      |      |      |                |       |
| $V_{IH}$         | High-level input voltage                       | )         | -                                  | ı                                      | 4.5 to 5.5          | 2    | -    | -    | 2    | -              | V     |
| $V_{IL}$         | Low-level input voltage                        |           | -                                  | ı                                      | 4.5 to 5.5          | -    | -    | 0.8  | -    | 0.8            | V     |
| \/               | High-level output                              | CMOS      | V <sub>IH</sub> or V <sub>IL</sub> | -0.02                                  | 4.5                 | 4.4  | -    | -    | 4.4  | -              | V     |
| V <sub>OH</sub>  | voltage loads                                  | TTL       | VIH OI VIL                         | -4                                     | 4.5                 | 3.98 | -    | -    | 3.7  | -              | V     |
| V <sub>OL</sub>  | Low-level output                               | CMOS      | V <sub>IH</sub> or V <sub>IL</sub> | 0.02                                   | 4.5                 | -    | -    | 0.1  | -    | 0.1            | V     |
| VOL              | voltage loads                                  | TTL       | VIH OI VIL                         | 4                                      | 4.5                 | -    | -    | 0.26 | -    | 0.4            | V     |
| I                | Input leakage current                          |           | V <sub>CC</sub> or GND             | ı                                      | 5.5                 | -    | -    | ±0.1 | -    | ±1             | μΑ    |
| $I_{CC}$         | Quiescent device current                       |           | V <sub>CC</sub> or GND             | 0                                      | 5.5                 | -    | -    | 8    | -    | 160            | μΑ    |
| ΔI <sub>CC</sub> |                                                |           | V <sub>CC</sub> - 2.1              | -                                      | 4.5 to 5.5          | -    | 100  | 360  | -    | 490            | μА    |
| I <sub>OZ</sub>  | Three-state leakage cu                         | rrent     | V <sub>IH</sub> or V <sub>IL</sub> | $V_O = V_{CC}$ or GND                  | 5.5                 | -    | -    | ±0.5 | -    | ±10            | μΑ    |

<sup>(1)</sup> For dual-supply systems theoretical worst case ( $V_1 = 2.4V$ ,  $V_{CC} = 5.5V$ ) specification is 1.8mA.

## **HCT Input Loading**

| INPUT      | UNIT LOADS |  |  |  |  |  |
|------------|------------|--|--|--|--|--|
| ŌE1        | 0.6        |  |  |  |  |  |
| All Others | 0.55       |  |  |  |  |  |

**ISTRUMENTS** 

SCHS382 -JANUARY 2010 www.ti.com

## **SWITCHING CHARACTERISTICS**

Input  $t_r$ ,  $t_f = 6$ ns

|                                           | PARAMETER                      | TEST              | V <sub>CC</sub> (V)   | 25°C |     | -40°C TO<br>125°C | UNITS |     |  |
|-------------------------------------------|--------------------------------|-------------------|-----------------------|------|-----|-------------------|-------|-----|--|
|                                           |                                | CONDITIONS        | 33 ( )                | TYP  | MAX | MAX               |       |     |  |
| HC Types                                  | 3                              |                   |                       |      |     |                   |       |     |  |
|                                           |                                |                   |                       | 2    | -   | 110               | 165   |     |  |
|                                           |                                | HC365             | $C_L = 50pF$          | 4.5  | -   | 22                | 33    |     |  |
|                                           |                                | HC365             |                       | 6    | -   | 19                | 28    |     |  |
| t <sub>PLH</sub> ,                        | Propagation delay, data to     |                   | C <sub>L</sub> = 15pF | 5    | 9   | -                 | -     |     |  |
| PHL                                       | outputs                        |                   |                       | 2    | -   | 150               | 225   | ns  |  |
|                                           |                                | 110000            | $C_L = 50pF$          | 4.5  | -   | 31                | 45    |     |  |
|                                           |                                | HC366             |                       | 6    | -   | 26                | 38    |     |  |
|                                           |                                |                   | C <sub>L</sub> = 15pF | 5    | 12  | -                 | -     |     |  |
| t <sub>TLH</sub> , Output transition time |                                |                   |                       | 2    | -   | 60                | 90    |     |  |
|                                           | Output transition time         |                   | $C_L = 50pF$          | 4.5  | -   | 12                | 18    | ns  |  |
| t <sub>THL</sub>                          |                                |                   |                       | 6    | -   | 10                | 15    |     |  |
| Cı                                        | Input capacitance              |                   | -                     | -    | -   | 10                | 10    | pF  |  |
| Co                                        | Three-state output capacitance |                   | -                     | -    | -   | 20                | 20    | pF  |  |
| C <sub>PD</sub>                           | Power dissipation capacitance( | 1)(2)             | -                     | 5    | 40  | -                 | -     | pF  |  |
| НСТ Туре                                  | es                             |                   |                       |      |     |                   |       |     |  |
|                                           |                                | LICTOCE           | $C_L = 50pF$          | 4.5  | -   | 25                | 38    |     |  |
|                                           | Propagation delay, data to     | HCT365            | CL = 15pF             | 5    | 9   | -                 | -     | ns  |  |
| PLH, tPHL                                 | outputs                        | LICTOCC           | $C_L = 50pF$          | 4.5  | -   | 27                | 41    |     |  |
|                                           | HCT366                         |                   | CL = 15pF             | 5    | 11  | -                 | -     |     |  |
| t <sub>PLH</sub> , t <sub>PHL</sub>       | Propagation delay, output enab | le and disable to | $C_L = 50pF$          | 4.5  | =   | 35                | 53    | 200 |  |
| outputs                                   |                                |                   | C <sub>L</sub> = 15pF | 5    | 14  | -                 | -     | ns  |  |
| TLH, tTHL                                 | Output transition time         |                   | $C_L = 50pF$          | 4.5  | -   | 12                | 18    | ns  |  |
| C <sub>I</sub>                            | Input capacitance              |                   | -                     | -    | -   | 10                | 10    | pF  |  |
| Co                                        | Three-state output capacitance |                   | -                     | -    | -   | 20                | 20    | pF  |  |
| C <sub>PD</sub>                           | Power dissipation capacitance  | 1)(2)             | -                     | 5    | 42  | -                 | -     | pF  |  |

<sup>(1)</sup>  $C_{PD}$  is used to determine the dynamic power consumption, per inverter. (2)  $P_D = V_{CC2} \times f_i$  ( $C_{PD} + C_L$ ), where  $f_i$  = input frequency,  $C_L$  = output load capacitance,  $V_{CC}$  = supply voltage



www.ti.com SCHS382 -JANUARY 2010

#### **TEST CIRCUIT AND WAVEFORMS**



Figure 2. HC and HCU Transition Times and Propagation Delay Times, Combination Logic



Figure 3. HCT Transition Times and Propagation Delay Times, Combination Logic



Figure 4. HC Three-State Propagation Delay Waveform



Figure 5. HCT Three-State Propagation Delay Waveform



NOTE: Open drain waveforms  $t_{PLZ}$  and  $t_{PZL}$  are the same as those for three-state shown on the left. The test circuit is Output  $R_L = 1k\Omega$  to  $V_{CC}$ ,  $C_L = 50pF$ .

Figure 6. HC and HCT Three-State Propagation Delay Test Circuit



7-Jan-2011

#### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup>    | Lead/<br>Ball Finish | MSL Peak Temp <sup>(3)</sup> | Samples<br>(Requires Login) |
|------------------|-----------------------|--------------|--------------------|------|-------------|----------------------------|----------------------|------------------------------|-----------------------------|
| CD74HC366QDRQ1   | ACTIVE                | SOIC         | D                  | 16   | 2500        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           | Purchase Samples            |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF CD74HC366-Q1:

Military: CD54HC366

NOTE: Qualified Version Definitions:



7-Jan-2011

- Catalog TI's standard catalog product
- Military QML certified for Military and Defense Applications

# D (R-PDS0-G16)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



# D (R-PDSO-G16)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46C and to discontinue any product or service per JESD48B. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components which meet ISO/TS16949 requirements, mainly for automotive use. Components which have not been so designated are neither designed nor intended for automotive use; and TI will not be responsible for any failure of such components to meet such requirements.

| roducts |              | Applications |
|---------|--------------|--------------|
|         | ti aaaa/adia | A            |

Pr

Audio Automotive and Transportation www.ti.com/automotive www.ti.com/audio www.ti.com/communications **Amplifiers** amplifier.ti.com Communications and Telecom **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** Consumer Electronics www.ti.com/consumer-apps www.dlp.com DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic logic.ti.com Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID www.ti-rfid.com

OMAP Mobile Processors www.ti.com/omap TI E2E Community e2e.ti.com

Wireless Connectivity www.ti.com/wirelessconnectivity