- Controlled Baseline
  - One Assembly/Test Site, One Fabrication Site
- Extended Temperature Performance of –55°C to 125°C
- Enhanced Diminishing Manufacturing Sources (DMS) Support
- Enhanced Product Change Notification
- Qualification Pedigree<sup>†</sup>
- Wide Analog Input Voltage Range of ±5 V Max
- Low ON Resistance
  - 70  $\Omega$  Typical (V<sub>CC</sub> V<sub>EE</sub> = 4.5 V)
  - 40  $\Omega$  Typical (V<sub>CC</sub> V<sub>EE</sub> = 9 V)

- Low Crosstalk Between Switches
- Fast Switching and Propagation Speeds
- Break-Before-Make Switching
- Operation Control Voltage = 2 V to 6 V
- Switch Voltage = 0 V to 10 V
- High Noise Immunity N<sub>IL</sub> = 30%, N<sub>IH</sub> = 30% of V<sub>CC</sub>, V<sub>CC</sub> = 5 V



#### description

This device is a digitally controlled analog switch that utilizes silicon gate CMOS technology to achieve operating speeds similar to LSTTL, with the low power consumption of standard CMOS integrated circuits.

This analog multiplexer/demultiplexer controls analog voltages that may vary across the voltage supply range (i.e.,  $V_{CC}$  to  $V_{EE}$ ). These bidirectional switches allow any analog input to be used as an output and vice versa. The switches have low ON resistance and low OFF leakages. In addition, the device has an enable control  $(\overline{E})$  that, when high, disables all switches to their OFF state.

#### ORDERING INFORMATION

| TA             | PAC      | KAGE‡         | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>Marking |  |  |
|----------------|----------|---------------|--------------------------|---------------------|--|--|
| –55°C to 125°C | SOIC - M | Tape and reel | CD74HC4051MM96EP         | HC4051MEP           |  |  |

<sup>‡</sup>Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



<sup>†</sup> Component qualification in accordance with JEDEC and industry standards to ensure reliable operation over an extended temperature range. This includes, but is not limited to, Highly Accelerated Stress Test (HAST) or biased 85/85, temperature cycle, autoclave or unbiased HAST, electromigration, bond intermetallic life, and mold compound life. Such qualification testing should not be viewed as justifying use of this component beyond specified performance and environmental limits.

#### **FUNCTION TABLE**

|   | INPU           | ΓS             |                | ON         |
|---|----------------|----------------|----------------|------------|
| Ē | S <sub>2</sub> | S <sub>1</sub> | S <sub>0</sub> | CHANNEL(S) |
| L | L              | L              | L              | A0         |
| L | L              | L              | Н              | A1         |
| L | L              | Н              | L              | A2         |
| L | L              | Н              | Н              | A3         |
| L | Н              | L              | L              | A4         |
| L | Н              | L              | Н              | A5         |
| L | Н              | Н              | L              | A6         |
| L | Н              | Н              | Н              | A7         |
| Н | Х              | Х              | Х              | None       |

X = Don't care

## logic diagram (positive logic)





## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage range, V <sub>CC</sub> – V <sub>EE</sub> (see Note 1)                               |                |
|----------------------------------------------------------------------------------------------------|----------------|
| Supply voltage range, V <sub>CC</sub>                                                              | 0.5 V to 7 V   |
| Supply voltage range, VEE                                                                          | +0.5 V to –7 V |
| Input clamp current, $I_{IK}$ ( $V_I < -0.5 \text{ V or } V_I > V_{CC} + 0.5 \text{ V}$ )          | ±20 mA         |
| Output clamp current, $I_{OK}$ ( $V_O < V_{EE} - 0.5 \text{ V or } V_O > V_{CC} + 0.5 \text{ V}$ ) | ±20 mA         |
| Switch current ( $V_I > V_{EE} - 0.5 \text{ V or } V_I < V_{CC} + 0.5 \text{ V}$ )                 | ±25 mA         |
| Continuous current through V <sub>CC</sub> or GND                                                  | ±50 mA         |
| V <sub>EE</sub> current, I <sub>EE</sub>                                                           | –20 mA         |
| Package thermal impedance, $\theta_{JA}$ (see Note 2): M package                                   | 73°C/W         |
| Maximum junction temperature, T <sub>J</sub>                                                       | 150°C          |
| Lead temperature (during soldering):                                                               |                |
| At distance $1/16 \pm 1/32$ inch $(1,59 \pm 0,79 \text{ mm})$ from case for 10 s max .             | 300°C          |
| Storage temperature range, T <sub>Stg</sub>                                                        | –65°C to 150°C |
|                                                                                                    |                |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. All voltages referenced to GND unless otherwise specified.

2. The package thermal impedance is calculated in accordance with JESD 51-7.

## recommended operating conditions (see Note 3)

|                |                                                                  |                         | MIN  | MAX  | UNIT     |
|----------------|------------------------------------------------------------------|-------------------------|------|------|----------|
| Vcc            | Supply voltage (see Note 4)                                      |                         | 2    | 6    | V        |
|                | Supply voltage, V <sub>CC</sub> – V <sub>EE</sub> (see Figure 1) |                         | 2    | 10   | V        |
| VEE            | Supply voltage, (see Note 4 and Figure 2)                        |                         | 0    | -6   | V        |
|                |                                                                  | V <sub>CC</sub> = 2 V   | 1.5  |      |          |
| ۷ıн            | High-level input voltage                                         | V <sub>CC</sub> = 4.5 V | 3.15 |      | V        |
|                |                                                                  | V <sub>CC</sub> = 6 V   | 4.2  |      |          |
|                |                                                                  | V <sub>CC</sub> = 2 V   |      | 0.5  | V        |
| $V_{IL}$       | Low-level input voltage                                          | V <sub>CC</sub> = 4.5 V |      | 1.35 |          |
|                |                                                                  | VCC = 6 V               |      | 1.8  |          |
| ٧ <sub>I</sub> | Input control voltage                                            |                         | 0    | VCC  | <b>V</b> |
| VIS            | Analog switch I/O voltage                                        |                         | VEE  | VCC  | <b>V</b> |
|                |                                                                  | V <sub>CC</sub> = 2 V   | 0    | 1000 |          |
| t <sub>t</sub> | Input transition (rise and fall) time                            | V <sub>CC</sub> = 4.5 V | 0    | 500  | ns       |
|                |                                                                  | VCC = 6 V               | 0    | 400  |          |
| TA             | Operating free-air temperature                                   |                         | -55  | 125  | °C       |

NOTES: 3. All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.

4. In certain applications, the external load resistor current may include both V<sub>CC</sub> and signal-line components. To avoid drawing V<sub>CC</sub> current when switch current flows into the transmission gate inputs, the voltage drop across the bidirectional switch must not exceed 0.6 V (calculated from r<sub>On</sub> values shown in electrical characteristics table). No V<sub>CC</sub> current flows through R<sub>L</sub> if the switch current flows into the COM OUT/IN A terminal.



## recommended operating area as a function of supply voltages





# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER       | TEST COM                                                                                                                                       | TEST CONDITIONS                            |        |       |     | 4 = 25°C | ;    | T <sub>A</sub> = - |     | UNIT |  |
|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|--------|-------|-----|----------|------|--------------------|-----|------|--|
|                 |                                                                                                                                                |                                            | VEE    | VCC   | MIN | TYP      | MAX  | MIN                | MAX |      |  |
|                 |                                                                                                                                                |                                            | 0 V    | 4.5 V |     | 70       | 160  |                    | 240 |      |  |
|                 |                                                                                                                                                | VIS = VCC or VEE                           | 0 V    | 6 V   |     | 60       | 140  |                    | 210 |      |  |
| _               | lo = 1 mA,                                                                                                                                     |                                            | -4.5 V | 4.5 V |     | 40       | 120  |                    | 180 | 0    |  |
| <sup>r</sup> on | V <sub>I</sub> = V <sub>IH</sub> or V <sub>IL</sub> ,<br>See Figure 8                                                                          |                                            | 0 V    | 4.5 V |     | 90       | 180  |                    | 270 | Ω    |  |
|                 | Goo i iguic o                                                                                                                                  | $V_{IS} = V_{CC}$ to $V_{EE}$              | 0 V    | 6 V   |     | 80       | 160  |                    | 240 |      |  |
|                 |                                                                                                                                                |                                            | -4.5 V | 4.5 V |     | 45       | 130  |                    | 195 |      |  |
|                 |                                                                                                                                                | 0 V                                        | 4.5 V  |       | 10  |          |      |                    |     |      |  |
| $\Delta r_{On}$ | Between any two char                                                                                                                           | 0 V                                        | 6 V    |       | 8.5 |          |      |                    | Ω   |      |  |
|                 |                                                                                                                                                | -4.5 V                                     | 4.5 V  |       | 5   |          |      |                    |     |      |  |
| I <sub>IZ</sub> | For switch OFF: When V <sub>IS</sub> = V <sub>CC</sub> , V <sub>C</sub> When V <sub>IS</sub> = V <sub>EE</sub> , V <sub>O</sub> For switch ON: | 0 V                                        | 6 V    |       |     | ±0.2     |      | ±2                 | Δ   |      |  |
| 112             | All applicable combination voltage levels, VI = VIH or VIL                                                                                     | –5 V                                       | 5 V    |       |     | ±0.4     |      | ±4                 | μΑ  |      |  |
| IĮL             | $V_I = V_{CC}$ or GND                                                                                                                          |                                            | 0 V    | 6 V   |     |          | ±0.1 |                    | ±1  | μΑ   |  |
| loo             | I <sub>O</sub> = 0,                                                                                                                            | When $V_{IS} = V_{EE}$ , $V_{OS} = V_{CC}$ | 0 V    | 6 V   |     |          | 8    |                    | 160 |      |  |
| Icc             | $V_I = V_{CC}$ or GND                                                                                                                          | When $V_{IS} = V_{CC}$ , $V_{OS} = V_{EE}$ | –5 V   | 5 V   |     |          | 16   |                    | 320 | μΑ   |  |

## switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 7)

| PARAMETER        | FROM<br>(INPUT)  | TO<br>(OUTPUT) | LOAD<br>CAPACITANCE                                | VEE    | Vcc   | T <sub>A</sub> = 2 | 25°C |                                      |                                                                        | UNIT |
|------------------|------------------|----------------|----------------------------------------------------|--------|-------|--------------------|------|--------------------------------------|------------------------------------------------------------------------|------|
|                  | (INFOT)          | (001701)       | CAFACITANCE                                        |        |       | MIN                | MAX  | MIN                                  | 90<br>18<br>15<br>12<br>340<br>68<br>57<br>48<br>340<br>68<br>57<br>48 |      |
|                  |                  |                | C <sub>L</sub> = 15 pF                             |        | 5 V   |                    | 4    |                                      |                                                                        | ns   |
|                  |                  | OUT            |                                                    |        | 2 V   |                    | 60   |                                      | 90                                                                     |      |
| t <sub>pd</sub>  | IN               |                | C: - 50 pF                                         | 0 V    | 4.5 V |                    | 12   |                                      | 18                                                                     |      |
|                  |                  |                | C <sub>L</sub> = 50 pF                             |        | 6 V   |                    | 10   |                                      | 15                                                                     | ns   |
|                  |                  |                |                                                    | –4.5 V | 4.5 V |                    | 8    |                                      | 12                                                                     |      |
|                  |                  |                | C <sub>L</sub> = 15 pF                             |        | 5 V   |                    | 19   |                                      |                                                                        |      |
|                  | ADDRESS SEL or E | OUT            | $C_L = 50 \text{ pF}$ 0 V $4.5 \text{ V}$ 45 68 67 |        | 2 V   |                    | 225  |                                      | 340                                                                    | ns   |
| t <sub>en</sub>  |                  |                |                                                    | 0 V    | 4.5 V |                    | 45   |                                      | 68                                                                     |      |
|                  |                  |                |                                                    | 57     |       |                    |      |                                      |                                                                        |      |
|                  |                  |                |                                                    | -4.5 V | 4.5 V |                    | 32   |                                      | TO 125°C  MIN MAX  90 18 15 12 340 68 57 48 340 68 57                  |      |
|                  |                  |                | C <sub>L</sub> = 15 pF                             |        | 5 V   |                    | 19   |                                      |                                                                        |      |
|                  |                  |                |                                                    |        | 2 V   |                    | 225  |                                      | 340                                                                    |      |
| t <sub>dis</sub> | ADDRESS SEL or E | OUT            | 0. 50 = 5                                          | 0 V    | 4.5 V |                    | 45   |                                      | 68                                                                     | ns   |
|                  |                  |                | C <sub>1</sub> = 50 pF                             | 57     |       |                    |      |                                      |                                                                        |      |
|                  |                  |                |                                                    | -4.5 V | 4.5 V |                    | 32   | 57<br>48<br>340<br>68 ns<br>57<br>48 |                                                                        |      |
| Cl               | Control          |                | C <sub>L</sub> = 50 pF                             |        |       |                    | 10   |                                      | 10                                                                     | pF   |

# operating characteristics, $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ , Input $t_r$ , $t_f = 6 \text{ ns}$

|     | PARAMETER T                                |    |    |  |  |
|-----|--------------------------------------------|----|----|--|--|
| Cpd | Power dissipation capacitance (see Note 5) | 50 | pF |  |  |

NOTE 5:  $C_{pd}$  is used to determine the dynamic power consumption, per package.  $P_D = C_{pd} \ V_{CC}^2 \ f_l + \Sigma \ (C_L + C_S) \ V_{CC}^2 \ f_O$   $f_O = output \ frequency$ 

f<sub>I</sub> = input frequency

 $C_L$  = output load capacitance

 $C_S$  = switch capacitance

V<sub>C</sub>C = supply voltage

## analog channel characteristics, T<sub>A</sub> = 25°C

|        | PARAMETER                 | TEST CONDITIONS                 | VEE     | VCC    | MIN TYP N | MAX | UNIT  |
|--------|---------------------------|---------------------------------|---------|--------|-----------|-----|-------|
| Cl     | Switch input capacitance  |                                 |         |        | 5         |     | pF    |
| ССОМ   | Common output capacitance |                                 |         |        | 25        |     | pF    |
| 4      | Minimum switch frequency  | See Figure 3 and Figure 9, and  | –2.25 V | 2.25 V | 145       |     | MHz   |
| 'max r | response at -3 dB         | Notes 6 and 7                   | -4.5 V  | 4.5 V  | 180       |     | IVI⊓Z |
|        | Sine-wave distortion      | See Figure 4                    | –2.25 V | 2.25 V | 0.035     |     | %     |
|        | Sille-wave distortion     | See Figure 4                    | -4.5 V  | 4.5 V  | 0.018     |     | /0    |
|        | E or ADDRESS SEL to       | See Figure 5, and Notes 7 and 8 | –2.25 V | 2.25 V | (TBD)     |     | mV    |
|        | switch feed-through noise | See Figure 5, and Notes 7 and 6 | -4.5 V  | 4.5 V  | (TBD)     |     | IIIV  |
|        | Switch OFF signal feed    | See Figure 6 and Figure 10, and | –2.25 V | 2.25 V | -73       |     | dB    |
|        | through                   | Notes 7 and 8                   | -4.5 V  | 4.5 V  | -75       |     | ub    |

NOTES: 6. Adjust input voltage to obtain 0 dBm at V<sub>OS</sub> for f<sub>IN</sub> = 1 MHz.
7. V<sub>IS</sub> is centered at (V<sub>CC</sub> - V<sub>EE</sub>)/2.
8. Adjust input for 0 dBm.

## PARAMETER MEASUREMENT INFORMATION



Figure 3. Frequency-Response Test Circuit

**Figure 4. Sine-Wave Distortion Test Circuit** 

Vos

DISTORTION

METER

### PARAMETER MEASUREMENT INFORMATION





Figure 5. Control to Switch Feed-Through Noise Test Circuit

Figure 6. Switch OFF Signal Feed-Through Test Circuit

#### PARAMETER MEASUREMENT INFORMATION



| PARAI            | METER | S1     | S2     |  |  |
|------------------|-------|--------|--------|--|--|
| <b>.</b>         | tPZH  | Open   | Closed |  |  |
| ten t            | tPZL  | Closed | Open   |  |  |
| t <sub>dis</sub> | tPHZ  | Open   | Closed |  |  |
| dis              | tPLZ  | Closed | Open   |  |  |
| <sup>t</sup> pd  |       | Open   | Open   |  |  |





VOLTAGE WAVEFORMS
PROPAGATION DELAY AND OUTPUT TRANSITION TIMES

VOLTAGE WAVEFORMS
OUTPUT ENABLE AND DISABLE TIMES

NOTES: A. C<sub>I</sub> includes probe and test-fixture capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. Phase relationships between waveforms were chosen arbitrarily. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz, Z<sub>O</sub> = 50  $\Omega$ , t<sub>r</sub> = 6 ns, t<sub>f</sub> = 6 ns.
- D. For clock inputs,  $f_{\text{max}}$  is measured with the input duty cycle at 50%.
- E. The outputs are measured one at a time with one input transition per measurement.
- F. tpLz and tpHz are the same as tdis.
- G. tpzL and tpzH are the same as ten.
- H. tpLH and tpHL are the same as tpd.

Figure 7. Load Circuit and Voltage Waveforms



### **TYPICAL CHARACTERISTICS**



Figure 8. Typical ON Resistance vs Input Signal Voltage



Figure 9. Channel ON Bandwidth

Figure 10. Channel OFF Feed Through





ti.com 18-Sep-2008

#### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins F | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|--------|----------------|---------------------------|------------------|------------------------------|
| CD74HC4051MM96EP | ACTIVE                | SOIC            | D                  | 16     | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| V62/03606-01XE   | ACTIVE                | SOIC            | D                  | 16     | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND**: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

**Green (RoHS & no Sb/Br):** TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF CD74HC4051-EP:

Catalog: CD74HC4051

Automotive: CD74HC4051-Q1

• Military: CD54HC4051

#### NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects
- Military QML certified for Military and Defense Applications



## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device           |      | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|------|--------------------|----|------|--------------------------|--------------------------|---------|---------|---------|------------|-----------|------------------|
| CD74HC4051MM96EP | SOIC | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5     | 10.3    | 2.1     | 8.0        | 16.0      | Q1               |





#### \*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CD74HC4051MM96EP | SOIC         | D               | 16   | 2500 | 333.2       | 345.9      | 28.6        |

# D (R-PDS0-G16)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



# D (R-PDSO-G16)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46C and to discontinue any product or service per JESD48B. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components which meet ISO/TS16949 requirements, mainly for automotive use. Components which have not been so designated are neither designed nor intended for automotive use; and TI will not be responsible for any failure of such components to meet such requirements.

| roducts |              | Applications |
|---------|--------------|--------------|
|         | ti aaaa/adia | A            |

Pr

Audio Automotive and Transportation www.ti.com/automotive www.ti.com/audio www.ti.com/communications **Amplifiers** amplifier.ti.com Communications and Telecom **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** Consumer Electronics www.ti.com/consumer-apps www.dlp.com DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic logic.ti.com Security www.ti.com/security

Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

OMAP Mobile Processors www.ti.com/omap TI E2E Community e2e.ti.com

Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>

www.ti-rfid.com