SCAS689A - FEBRUARY 2003 - REVISED NOVEMBER 2010

- Phase-Lock Loop Clock Driver for Double Data-Rate Synchronous DRAM Applications
- Spread Spectrum Clock Compatible
- Operating Frequency: 60 MHz to 200 MHz
- Low Jitter (cycle-cycle): ±50 ps
- Low Static Phase Offset: ±50 ps
- Low Jitter (Period): ±35 ps
- Distributes One Differential Clock Input to 10 Differential Outputs

- Enters Low-Power Mode When No CLK Input Signal Is Applied or PWRDWN Is Low
- Operates From Dual 2.5-V Supplies
- Available in a 48-Pin TSSOP Package or 56-Ball MicroStar Junior™ BGA Package
- Consumes < 100-µA Quiescent Current</p>
- External Feedback Pins (FBIN, FBIN) Are Used to Synchronize the Outputs to the Input Clocks
- Meets/Exceeds the Latest DDR JEDEC Spec JESD82-1

#### Description

The CDCV857B is a high-performance, low-skew, low-jitter zero delay buffer that distributes a differential clock input pair (CLK,  $\overline{CLK}$ ) to 10 differential pairs of clock outputs (Y[0:9],  $\overline{Y[0:9]}$ ) and one differential pair of feedback clock outputs (FBOUT,  $\overline{FBOUT}$ ). The clock outputs are controlled by the clock inputs (CLK,  $\overline{CLK}$ ), the feedback clocks (FBIN,  $\overline{FBIN}$ ), and the analog power input (AV<sub>DD</sub>). When  $\overline{PWRDWN}$  is high, theoutputs switch in phase and frequency with CLK. When  $\overline{PWRDWN}$  is low, all outputs are disabled to a high-impedance state (3-state) and the PLL is shut down (low-power mode). The device also enters this low-power mode when the input frequency falls below a suggested detection frequency that is below 20 MHz (typical 10 MHz). An input frequency detection circuit detects the low frequency condition and, after applying a >20-MHz input signal, this detection circuit turns the PLL on and enables the outputs.

When AV<sub>DD</sub> is strapped low, the PLL is turned off and bypassed for test purposes. The CDCV857B is also able to track spread spectrum clocking for reduced EMI.

Since the CDCV857B is based on PLL circuitry, it requires a stabilization time to achieve phase-lock of the PLL. This stabilization time is required following power up. The CDCV857B is characterized for both commercial and industrial temperature ranges.

| T <sub>A</sub> | TSSOP (DGG)  | MicroStar Junior™ BGA (GQL) |  |  |  |  |  |  |  |
|----------------|--------------|-----------------------------|--|--|--|--|--|--|--|
| 0°C to 85°C    | CDCV857BDGG  | CDCV857BGQL                 |  |  |  |  |  |  |  |
| –40°C to 85°C  | CDCV857BIDGG |                             |  |  |  |  |  |  |  |

#### AVAILABLE OPTIONS

#### FUNCTION TABLE (Select Functions)

|                  | ()     |         |         |        |        |       |       |              |  |  |  |  |
|------------------|--------|---------|---------|--------|--------|-------|-------|--------------|--|--|--|--|
|                  | INPUTS | S       |         |        |        | PLL   |       |              |  |  |  |  |
| AV <sub>DD</sub> | PWRDWN | CLK     | CLK     | Y[0:9] | Y[0:9] | FBOUT | FBOUT |              |  |  |  |  |
| GND              | Н      | L       | Н       | L      | Н      | L     | Н     | Bypassed/Off |  |  |  |  |
| GND              | Н      | Н       | L       | Н      | L      | Н     | L     | Bypassed/Off |  |  |  |  |
| Х                | L      | L       | Н       | Z      | Z      | Z     | Z     | Off          |  |  |  |  |
| х                | L      | Н       | L       | Z      | Z      | Z     | Z     | Off          |  |  |  |  |
| 2.5 V (nom)      | Н      | L       | Н       | L      | Н      | L     | Н     | On           |  |  |  |  |
| 2.5 V (nom)      | Н      | Н       | L       | Н      | L      | Н     | L     | On           |  |  |  |  |
| 2.5 V (nom)      | Х      | <20 MHz | <20 MHz | Z      | Z      | Z     | Z     | Off          |  |  |  |  |



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

MicroStar Junior is a trademark of Texas Instruments Incorporated.

PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of Texas Instruments standard warranty. Production processing does not necessarily include testing of all parameters.



Copyright © 2003, Texas Instruments Incorporated





SCAS689A - FEBRUARY 2003 - REVISED NOVEMBER 2010



#### functional block diagram



SCAS689A - FEBRUARY 2003 - REVISED NOVEMBER 2010

| т                | ERMINAL                                       |                                                    |   |                                            |
|------------------|-----------------------------------------------|----------------------------------------------------|---|--------------------------------------------|
| NAME             | DGG                                           | GQL                                                |   | DESCRIPTION                                |
| AGND             | 17                                            | H1                                                 |   | Ground for 2.5-V analog supply             |
| AV <sub>DD</sub> | 16                                            | G2                                                 |   | 2.5-V Analog supply                        |
| CLK, CLK         | 13, 14                                        | F1, F2                                             | I | Differential clock input                   |
| FBIN, FBIN       | 35, 36                                        | F5, F6                                             | Ι | Feedback differential clock input          |
| FBOUT, FBOUT     | 32, 33                                        | H6, G5                                             | 0 | Feedback differential clock output         |
| GND              | 1, 7, 8, 18,<br>24, 25, 31,<br>41, 42, 48     | A3, A4,<br>C1, C2,<br>C5, C6,<br>H2, H5,<br>K3, K4 |   | Ground                                     |
| PWRDWN           | 37                                            | E6                                                 | Ι | Output enable for Y and $\overline{Y}$     |
| V <sub>DDQ</sub> | 4, 11, 12,<br>15, 21, 28,<br>34, 38, 45       | B3, B4,<br>E1, E2,<br>E5, G1,<br>G6, J3, J4        |   | 2.5-V Supply                               |
| Y[0:9]           | 3, 5, 10,<br>20, 22, 27,<br>29, 39, 44,<br>46 | A1, B2,<br>D1, J2,<br>K1, A6,<br>B5, D6,<br>J5, K6 | 0 | Buffered output copies of input clock, CLK |
| Y[0:9]           | 2, 6, 9, 19,<br>23, 26, 30,<br>40, 43, 47     | A2, B1,<br>D2, J1,<br>K2, A5,<br>B6, D5,<br>J6, K5 | 0 | Buffered output copies of input clock, CLK |

#### **Terminal Functions**

#### absolute maximum ratings over operating free-air temperature (unless otherwise noted)<sup>†</sup>

| $ \begin{array}{l} Supply \ \text{voltage range, } V_{DDQ,} \ \text{AV}_{DD} \\ \text{Input voltage range, } V_{I} \ (\text{see Notes 1 and 2}) \\ \text{Output voltage range, } V_{O} \ (\text{see Notes 1 and 2}) \\ \text{Input clamp current, } I_{IK} \ (V_{I} < 0 \ \text{or } V_{I} > V_{DDQ}) \\ \text{Output clamp current, } I_{OK} \ (V_{O} < 0 \ \text{or } V_{O} > V_{DDQ}) \\ \text{Continuous output current, } I_{O} \ (V_{O} = 0 \ \text{to } V_{DDQ}) \\ \text{Continuous current to GND or } V_{DDQ} \\ \end{array} $ | $\begin{array}{c}0.5 \ V \ to \ V_{DDQ} + 0.5 \ V \\0.5 \ V \ to \ V_{DDQ} + 0.5 \ V \\ \pm 50 \ mA \\ \pm 50 \ mA \\ \pm 50 \ mA \\ \pm 100 \ mA \end{array}$ |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                |
| Package thermal impedance, θ <sub>JA</sub> (see Note 3): GQL package                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                |
| Storage temperature range T <sub>stg</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | –65°C to 150°C                                                                                                                                                 |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

NOTES: 1. The input and output negative voltage ratings may be exceeded if the input and output clamp current ratings are observed.

2. This value is limited to 3.6 V maximum.

3. The package thermal impedance is calculated in accordance with JESD 51.



SCAS689A - FEBRUARY 2003 - REVISED NOVEMBER 2010

|                                                                 |      |                                  | MIN                        | ТҮР                 | MAX                    | UNIT |  |
|-----------------------------------------------------------------|------|----------------------------------|----------------------------|---------------------|------------------------|------|--|
|                                                                 |      | V <sub>DDQ</sub>                 | 2.3                        |                     | 2.7                    | V    |  |
| Supply voltage                                                  |      | AV <sub>DD</sub>                 | V <sub>DDQ</sub> – 0.12    |                     | 2.7                    | V    |  |
|                                                                 | CLK  | , <u>CLK</u> , FBIN, <u>FBIN</u> |                            | V <sub>DDQ</sub> /2 | 2 – 0.18               |      |  |
| Low-level input voltage, VIL                                    | PWF  | RDWN                             | -0.3                       |                     | 0.7                    | V    |  |
|                                                                 | CLK  | , <u>CLK</u> , FBIN, <u>FBIN</u> | V <sub>DDQ</sub> /2 + 0.18 |                     |                        |      |  |
| High-level input voltage, VIH                                   | PWF  | RDWN                             | 1.7                        | V <sub>DD</sub>     | <sub>Q</sub> + 0.3     | V    |  |
| DC input signal voltage (see Note 5)                            | -0.3 | V <sub>DD</sub>                  | <sub>Q</sub> + 0.3         | V                   |                        |      |  |
|                                                                 | dc   | CLK, FBIN                        | 0.36                       | V <sub>DD</sub>     | V <sub>DDQ</sub> + 0.6 |      |  |
| Differential input signal voltage, V <sub>ID</sub> (see Note 6) | ac   | CLK, FBIN                        | 0.7                        | V <sub>DD</sub>     | <sub>Q</sub> + 0.6     | V    |  |
| Input differential pair cross voltage, $V_{IX}$ (see Note 7     | )    |                                  | V <sub>DDQ</sub> /2-0.2    | V <sub>DDQ</sub> /  | /2 + 0.2               | V    |  |
| High-level output current, I <sub>OH</sub>                      |      |                                  |                            |                     | -12                    | mA   |  |
| Low-level output current, I <sub>OL</sub>                       |      |                                  |                            |                     | 12                     | mA   |  |
| Input slew rate, SR                                             |      |                                  | 1                          |                     | 4                      | V/ns |  |
|                                                                 |      | Commercial                       | 0                          | 0                   |                        |      |  |
| Operating free-air temperature, T <sub>A</sub>                  |      | Industrial                       | -40                        | -40 8               |                        | °C   |  |

### recommended operating conditions (see Note 4)

NOTES: 4. The unused inputs must be held high or low to prevent them from floating.

5. The dc input signal voltage specifies the allowable dc execution of the differential input.

6. The differential input signal voltage specifies the differential voltage |VTR – VCP| required for switching, where VTR is the true input level and VCP is the complementary input level.

 The differential cross-point voltage is expected to track variations of V<sub>CC</sub> and is the voltage at which the differential signals must be crossing.

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|                                           | PARAMETER                                                    |                                                    | TEST CONDITIONS                                                                                                             | MIN                      | TYP <sup>†</sup>    | MAX                        | UNIT |  |  |  |
|-------------------------------------------|--------------------------------------------------------------|----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|--------------------------|---------------------|----------------------------|------|--|--|--|
| V <sub>IK</sub>                           | Input voltage                                                | All inputs                                         | $V_{DDQ} = 2.3 \text{ V}, I_{I} = -18 \text{ mA}$                                                                           |                          |                     | -1.2                       | V    |  |  |  |
|                                           | Varia High lovel output voltage                              |                                                    | $V_{DDQ}$ = min to max, $I_{OH}$ = -1 mA                                                                                    | V <sub>DDQ</sub> - 0.1   |                     |                            | .,   |  |  |  |
| V <sub>OH</sub> High-level output voltage |                                                              | $V_{DDQ} = 2.3 \text{ V}, I_{OH} = -12 \text{ mA}$ | 1.7                                                                                                                         |                          |                     | V                          |      |  |  |  |
| V <sub>OL</sub> Low-level output voltage  |                                                              | $V_{DDQ}$ = min to max, $I_{OL}$ = 1 mA            |                                                                                                                             |                          | 0.1                 | V                          |      |  |  |  |
|                                           |                                                              | $V_{DDQ}$ = 2.3 V, $I_{OL}$ = 12 mA                |                                                                                                                             |                          | 0.6                 | v                          |      |  |  |  |
| V <sub>OD</sub>                           | OD Output voltage swing <sup>‡</sup>                         |                                                    | Differential outputs are terminated                                                                                         | 1.1                      |                     | $V_{DDQ} - 0.4$            |      |  |  |  |
| V <sub>OX</sub>                           | X Output differential cross-voltage§                         |                                                    | with 120 Ω /CL = 14 pF (See<br>Figure 3)                                                                                    | V <sub>DDQ</sub> /2-0.15 | V <sub>DDQ</sub> /2 | V <sub>DDQ</sub> /2 + 0.15 | V    |  |  |  |
| lj –                                      | Input current                                                |                                                    | $V_{DDQ}$ = 2.7 V, $V_I$ = 0 V to 2.7 V                                                                                     |                          |                     | ±10                        | μΑ   |  |  |  |
| I <sub>OZ</sub>                           | High-impedance state outp                                    | out current                                        | $V_{DDQ} = 2.7 \text{ V}, V_{O} = V_{DDQ} \text{ or GND}$                                                                   |                          |                     | ±10                        | μΑ   |  |  |  |
| I <sub>DDPD</sub>                         | Power-down current on<br>V <sub>DDQ</sub> + AV <sub>DD</sub> |                                                    | CLK and $\overline{\text{CLK}}$ = 0 MHz; $\overline{\text{PWRDWN}}$ = Low; $\Sigma$ of I <sub>DD</sub> and AI <sub>DD</sub> |                          | 20                  | 100                        | μA   |  |  |  |
| A 1                                       | Questo surrent en AV                                         |                                                    | f <sub>O</sub> = 170 MHz                                                                                                    |                          | 7                   | 10                         |      |  |  |  |
| Al <sub>DD</sub>                          | Supply current on AV <sub>DD</sub>                           |                                                    | f <sub>O</sub> = 200 MHz                                                                                                    |                          | 9                   | 12                         | mA   |  |  |  |
| Cl                                        | Input capacitance                                            |                                                    | $V_{DDQ} = 2.5 \text{ V}, V_I = V_{DDQ} \text{ or GND}$                                                                     | 2                        | 2.5                 | 3.5                        | pF   |  |  |  |

 $^{\dagger}$  All typical values are at a respective nominal  $V_{\text{DDQ}}.$ 

<sup>‡</sup> The differential output signal voltage specifies the differential voltage |VTR – VCP|, where VTR is the true output level and VCP is the complementary output level.

<sup>§</sup> The differential cross-point voltage is expected to track variations of V<sub>DDQ</sub> and is the voltage at which the differential signals must be crossing. The frequency range is 100 MHz to 200 MHz.



SCAS689A - FEBRUARY 2003 - REVISED NOVEMBER 2010

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) (continued)

|                                     | PARAMETER                                                             | TEST CON                                       | DITIONS                  | MIN | TYP <sup>†</sup> | MAX  | UNIT |
|-------------------------------------|-----------------------------------------------------------------------|------------------------------------------------|--------------------------|-----|------------------|------|------|
|                                     |                                                                       |                                                | f <sub>O</sub> = 170 MHz |     | 100              | 110  |      |
|                                     |                                                                       | Without load                                   | f <sub>O</sub> = 200 MHz |     | 105              | 120  |      |
| I <sub>DD</sub> Dynarr              |                                                                       | Differential outputs                           | f <sub>O</sub> = 170 MHz |     | 200              | 240  |      |
|                                     | Dynamic current on V <sub>DDQ</sub>                                   | terminated with 120 $\Omega/CL = 0 \text{ pF}$ | f <sub>O</sub> = 200 MHz |     | 210              | 250  | mA   |
|                                     |                                                                       | Differential outputs                           | f <sub>O</sub> = 170 MHz |     | 260              | 300  |      |
|                                     |                                                                       | terminated with<br>120 Ω/CL = 14 pF            | f <sub>O</sub> = 200 MHz |     | 280              | 320  |      |
| ΔC                                  | Part-to-part input capacitance variation                              | $V_{DDQ} = 2.5 \text{ V}, \text{ V}_{I} = V$   | / <sub>DDQ</sub> or GND  |     |                  | 1    | pF   |
| C <sub>I(<math>\Delta</math>)</sub> | Input capacitance difference between<br>CLK and CLKB, FBIN, and FBINB | $V_{DDQ} = 2.5 \text{ V}, \text{ V}_{I} = V$   | / <sub>DDQ</sub> or GND  |     |                  | 0.25 | pF   |
| Co                                  | Output capacitance                                                    | $V_{DDQ}$ = 2.5 V, $V_{O}$ =                   | V <sub>DDQ</sub> or GND  | 2.5 | 3                | 3.5  | pF   |

<sup>†</sup> All typical values are at a respective nominal V<sub>DDQ</sub>.

# timing requirements over recommended ranges of supply voltage and operating free-air temperature

|      |                                               | MIN | MAX | UNIT |
|------|-----------------------------------------------|-----|-----|------|
| £    | Operating clock frequency                     |     | 200 | MHz  |
| fclk | Application clock frequency                   | 60  |     | MHZ  |
|      | Input clock duty cycle                        | 40% | 60% |      |
|      | Stabilization time <sup>†</sup> (PLL mode)    |     | 10  | μs   |
|      | Stabilization time <sup>‡</sup> (Bypass mode) |     | 30  | ns   |

<sup>†</sup> The time required for the integrated PLL circuit to obtain phase lock of its feedback signal to its reference signal. For phase lock to be obtained, a fixed-frequency, fixed-phase reference signal must be present at CLK and V<sub>DD</sub> must be applied. Until phase lock is obtained, the specifications for propagation delay, skew, and jitter parameters given in the switching characteristics table are not applicable. This parameter does not apply for input modulation under SSC application.

<sup>‡</sup> A recovery time is required when the device goes from power-down mode into bypass mode (AVDD at GND).

#### switching characteristics

|                                 | PARAMETER                                | TEST CONDITIONS             | MIN     | TYP | MAX | UNIT  |
|---------------------------------|------------------------------------------|-----------------------------|---------|-----|-----|-------|
| t <sub>PLH</sub> §              | Low to high level propagation delay time | Test mode/CLK to any output |         | 3.5 |     | ns    |
| t <sub>PHL</sub> §              | High-to low level propagation delay time | Test mode/CLK to any output |         | 3.5 |     | ns    |
|                                 |                                          | 66 MHz                      | -60     |     | 60  | ps    |
| t <sub>jit(per)</sub> ¶         | Jitter (period), See Figure 7            | 100/133/167/200 MHz         | -35     |     | 35  | ps    |
|                                 |                                          | 66 MHz                      | -75     |     | 75  |       |
| t <sub>jit(cc)</sub> ¶          | Jitter (cycle-to-cycle), See Figure 4    | 100/133/167/200 MHz         | MHz –50 |     | 50  | ps    |
|                                 |                                          | 66 MHz                      | -100    |     | 100 |       |
| t <sub>jit(hper)</sub> ™        | Half-period jitter, See Figure 8         | 100/133/167/200 MHz         | -75     |     | 75  | 75 ps |
| t <sub>slr(o)</sub>             | Output clock slew rate, See Figure 9     | Load: 120 Ω/14 pF           | 1       |     | 2   | V/ns  |
|                                 |                                          | 66 MHz                      | -100    |     | 100 | ps    |
| t <sub>(Ø)</sub>                | Static phase offset, See Figure 5        | 100/133/167/200 MHz         | -50     |     | 50  |       |
| tsk <sub>(o)</sub>              | Output skew, See Figure 6                | Load: 120 Ω/14 pF           |         | 70  | 100 | ps    |
| t <sub>r</sub> , t <sub>f</sub> | Output rise and fall times (20% – 80%)   | Load: 120 Ω/14 pF           | 600     |     | 900 | ps    |

§ Refers to the transition of the noninverting output.

<sup>¶</sup> This parameter is assured by design but can not be 100% production tested.



SCAS689A - FEBRUARY 2003 - REVISED NOVEMBER 2010

#### PARAMETER MEASUREMENT INFORMATION



Figure 1. IBIS Model Output Load



Figure 2. Output Load Test Circuit





Figure 3. Output Load Test Circuit for Crossing Point



 $\mathbf{t_{jit(cc)}} = \mathbf{t_{c(n)}} - \mathbf{t_{c(n+1)}}$ 

Figure 4. Cycle-to-Cycle Jitter













24-Jan-2013

### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type               | Package<br>Drawing | Pins | Package Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Top-Side Markings | Samples |
|------------------|---------------|----------------------------|--------------------|------|-------------|----------------------------|------------------|---------------------|--------------|-------------------|---------|
| CDCV857BDGG      | ACTIVE        | TSSOP                      | DGG                | 48   | 40          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | 0 to 70      | CDCV857B          | Samples |
| CDCV857BDGGG4    | ACTIVE        | TSSOP                      | DGG                | 48   | 40          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | 0 to 70      | CDCV857B          | Samples |
| CDCV857BDGGR     | ACTIVE        | TSSOP                      | DGG                | 48   | 2000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | 0 to 70      | CDCV857B          | Samples |
| CDCV857BDGGRG4   | ACTIVE        | TSSOP                      | DGG                | 48   | 2000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | 0 to 70      | CDCV857B          | Samples |
| CDCV857BGQLR     | ACTIVE        | BGA<br>MICROSTAR<br>JUNIOR | GQL                | 56   | 1000        | TBD                        | SNPB             | Level-2A-220C-4 WKS | 0 to 70      | CDCV857B          | Samples |
| CDCV857BIDGG     | ACTIVE        | TSSOP                      | DGG                | 48   | 40          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | CDCV857B-I        | Samples |
| CDCV857BIDGGG4   | ACTIVE        | TSSOP                      | DGG                | 48   | 40          | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | CDCV857B-I        | Samples |
| CDCV857BIDGGR    | ACTIVE        | TSSOP                      | DGG                | 48   | 2000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | CDCV857B-I        | Samples |
| CDCV857BIDGGRG4  | ACTIVE        | TSSOP                      | DGG                | 48   | 2000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | CDCV857B-I        | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free** (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)



www.ti.com

24-Jan-2013

<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> Only one of markings shown within the brackets will appear on the physical device.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

**P1** 

(mm)

12.0

w

(mm)

24.0

Pin1

Quadrant

Q1

www.ti.com

Texas Instruments

### TAPE AND REEL INFORMATION





## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



330.0

24.4

8.6

15.8

1.8

| *All dimensions are nominal |                 |                    |     |                          |                          |            |            |            |
|-----------------------------|-----------------|--------------------|-----|--------------------------|--------------------------|------------|------------|------------|
| Device                      | Package<br>Type | Package<br>Drawing | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) |

2000

48

TSSOP

DGG

CDCV857BIDGGR

TEXAS INSTRUMENTS

www.ti.com

## PACKAGE MATERIALS INFORMATION

26-Mar-2013



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CDCV857BIDGGR | TSSOP        | DGG             | 48   | 2000 | 367.0       | 367.0      | 45.0        |

GQL (R-PBGA-N56)

PLASTIC BALL GRID ARRAY



NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Falls within JEDEC MO-285 variation BA-2.
- D. This package is tin-lead (SnPb). Refer to the 56 ZQL package (drawing 4204437) for lead-free.



## **MECHANICAL DATA**

MTSS003D - JANUARY 1995 - REVISED JANUARY 1998

#### DGG (R-PDSO-G\*\*)

#### PLASTIC SMALL-OUTLINE PACKAGE

**48 PINS SHOWN** 



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold protrusion not to exceed 0,15.
- D. Falls within JEDEC MO-153



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed.

TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications.

In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms.

No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use.

Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949.

| Products                     |                                 | Applications                  |                                   |
|------------------------------|---------------------------------|-------------------------------|-----------------------------------|
| Audio                        | www.ti.com/audio                | Automotive and Transportation | www.ti.com/automotive             |
| Amplifiers                   | amplifier.ti.com                | Communications and Telecom    | www.ti.com/communications         |
| Data Converters              | dataconverter.ti.com            | Computers and Peripherals     | www.ti.com/computers              |
| DLP® Products                | www.dlp.com                     | Consumer Electronics          | www.ti.com/consumer-apps          |
| DSP                          | dsp.ti.com                      | Energy and Lighting           | www.ti.com/energy                 |
| Clocks and Timers            | www.ti.com/clocks               | Industrial                    | www.ti.com/industrial             |
| Interface                    | interface.ti.com                | Medical                       | www.ti.com/medical                |
| Logic                        | logic.ti.com                    | Security                      | www.ti.com/security               |
| Power Mgmt                   | power.ti.com                    | Space, Avionics and Defense   | www.ti.com/space-avionics-defense |
| Microcontrollers             | microcontroller.ti.com          | Video and Imaging             | www.ti.com/video                  |
| RFID                         | www.ti-rfid.com                 |                               |                                   |
| OMAP Applications Processors | www.ti.com/omap                 | TI E2E Community              | e2e.ti.com                        |
| Wireless Connectivity        | www.ti.com/wirelessconnectivity |                               |                                   |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2013, Texas Instruments Incorporated