# CGS74B305 Octal Divide-by-2 Skew Clock Driver ## **General Description** These minimum skew clock drivers are designed for high frequency Clock Generation & Support (CGS) applications. These devices are ideal for duty cycle recovery applications with internal frequency divide-by-2 circuitry. The devices guarantee minimum output skew across the outputs of a given device. Skew parameters are also provided as a means to measure duty cycle requirements as those found in high speed clocking systems. ## **Functional Description** The CGS74B305 contains eight flip-flops designed to have low skew between outputs. The eight outputs (four in-phase with CLK and four out-of-phase) toggle on successive CLK pulses. PRE and CLR inputs are provided to set Q and Q outputs high or low independent of CLK pin. #### **Features** - Clock Generation & Support (CGS) devices ideal for high frequency signal generation or clock distribution applications - CGS74B version features National's Advanced Bipolar FAST™ LSI process - 750 ps pin-to-pin output skew - Specification for transition skew to meet duty cycle requirements - Current sourcing 24 mA and current sinking of 48 mA - Low dynamic power consumption above 20 MHz - Guaranteed 4 kV ESD protection ## Ordering Code: See Section 5 #### **Logic Diagram** ## **Pin Description** | Pin Names | Description | |--------------------------------|-------------| | CLK | Clock Input | | O <sub>1</sub> -O <sub>8</sub> | Outputs | | PRE | Preset | | CLR | Clear | #### Truth Table CGS74B305 | | Inputs | | Outputs | | | |-----|--------|-----|----------------|----------------------------------|--| | CLR | PRE | CLK | 01-04 | $\overline{O}_5-\overline{O}_8$ | | | L | Н | Х | L | н | | | Н | L | Х | н | L | | | L | L | Х | L* | L* | | | Н | Н | ↑ | \[\bar{Q}_0\] | Ω <sub>0</sub><br>Ω <sub>0</sub> | | | Н | Н | L | Q <sub>0</sub> | $\overline{Q}_0$ | | <sup>\*</sup>This state will not persist when CLR/PRE returns to high. ## **Connection Diagrams** #### Pin Assignment 28-Pin PCC TL/F/11751-2 ## **Absolute Maximum Ratings (Note)** If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. | Officer Distributors for avail | ubility | 4114 | pcomo | | |-----------------------------------|---------|------|----------|---------| | Supply Voltage (V <sub>CC</sub> ) | | | | 7.0V | | Input Voltage (V <sub>I</sub> ) | | | | 7.0V | | Operating Free | 74B3 | 03 | 0°C to | +70°C | | Air Temperature | 64B3 | 03 | -40°C to | o +85°C | | Storage Temperature Range | | - | 65°C to | + 150°C | | Typical θ <sub>JA</sub> | | | 303/ | 304/305 | | Airflow (LFM) | 0 | 225 | 500 | °C/W | | Plastic (N) Package | 95 | 70 | 60 | °C/W | | Jedec SOIC (M) Package | 118 | 96 | 86 | °C/W | | PCC (V) Package | 69 | 53 | 45 | °C/W | | | | | | | # Recommended Operating Conditions | Supply Voltage (V <sub>CC</sub> ) | 4.5V to 5.5V | |--------------------------------------------------|--------------| | High Level Input Voltage (VIH) | 2V | | Low Level Input Voltage (VIL) | 0.8V | | High Level Output Current (IOH) | −24 mA | | Low Level Output Current (IOL) | -48 mA | | Free Air Operating Temperature (T <sub>A</sub> ) | 0°C to 70°C | NOTE: The Absolute Maximum Ratings are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the DC and AC Electrical Characteristics tables are not guaranteed at the absolute maximum ratings. The Recommended Operating Conditions will define the conditions for actual device operation. #### DC Electrical Characteristics CGS74/64B303/304/305 Over recommended operating free air temperature range. All typical values are measured at $V_{CC} = 5V$ , $T_A = 25$ °C. | Symbol | Parameter | Con | ditions | Min | Тур | Max | Unit | |-----------------|--------------------------------------|----------------------------------------|------------------------------------------------|---------------------|------|-------|----------| | V <sub>IK</sub> | Input Clamp Voltage | V <sub>CC</sub> = 4.5V, I <sub>I</sub> | = -18 mA | | | -1.2 | ٧ | | V <sub>OH</sub> | High Level Output Voltage | I <sub>OH</sub> = -2 mA | , V <sub>CC</sub> = 4.5V | V <sub>CC</sub> - 2 | | | v | | | | I <sub>OH</sub> = 24 mA, | V <sub>CC</sub> = 4.5V | 2.0 | | | <b>V</b> | | V <sub>OL</sub> | Low Level Output Voltage | $V_{CC} = 4.5V, I_{C}$ | <sub>DL</sub> = 48 mA | | 0.35 | 0.5 | ٧ | | l <sub>I</sub> | Input Current @ Max<br>Input Voltage | V <sub>CC</sub> = 5.5V, V | V <sub>CC</sub> = 5.5V, V <sub>IH</sub> = 7V | | | 0.1 | m A | | lıн | High Level Input Current | $V_{CC} = 5.5V, V$ | $V_{CC} = 5.5V, V_{IH} = 2.7V$ | | | 20 | μΑ | | I <sub>IL</sub> | Low Level Input Current | $V_{CC} = 5.5V, V$ | V <sub>CC</sub> = 5.5V, V <sub>IL</sub> = 0.4V | | -0.1 | -0.50 | mA | | lo | Output Drive Current | $V_{CC} = 5.5V, V$ | <sub>O</sub> = 2.25V | -50 | | -150 | mA | | Icc | Supply Current | V <sub>CC</sub> = 5.5V | Outputs High | | 27 | 60 | mA | | | 303 | | Outputs Low | | 45 | 60 | mA | | lcc | Supply Current | V <sub>CC</sub> = 5.5V | Outputs High | | 20 | 30 | mA | | | 304 | | Outputs Low | | 42 | 55 | mA | | lcc | Supply Current | V <sub>CC</sub> = 5.5V | Outputs High | | 35 | 45 | mA | | | 305 | | Outputs Low | | 42 | 55 | mA | | C <sub>IN</sub> | Input Capacitance | V <sub>CC</sub> = 5V | | | 5 | | pF | #### **AC Electrical Characteristics** Over recommended operating free air temperature range. All typical values are measured at $V_{CC} = 5V$ , $T_A = 25^{\circ}C$ | Symbol | Parameter | $T_A = 0^{\circ}C \text{ to } 70^{\circ}C$ $T_A = -40^{\circ}C \text{ to } +$<br>$C_L = 0 \text{ pF-50 pF}$ $C_L = 0 \text{ pF-50 pF}$ | | $ \begin{array}{cccccccccccccccccccccccccccccccccccc$ | | V <sub>CC</sub> = 4.5V to 5.5V<br>T <sub>A</sub> = 0°C to 70°C<br>C <sub>L</sub> = 0 pF-50 pF | | CC = 4.5V to 5.5V | | V <sub>CC</sub> = 4.5V to 5.5V<br>T <sub>A</sub> = 0°C to 70°C<br>C <sub>L</sub> = 0 pF-50 pF<br>V <sub>CC</sub> = 4.5V to 5.5V<br>T <sub>A</sub> = -40°C to +85°C<br>C <sub>L</sub> = 0 pF-50 pF | | | $V_{CC} = 4.5V \text{ to } 5.5V$ $T_A = 0^{\circ}\text{C to } 70^{\circ}\text{C}$ $C_L = 0 \text{ pF-}50 \text{ pF}$ $V_{CC} = 4.5V \text{ to } 5.5V$ $T_A = -40^{\circ}\text{C to } + 85^{\circ}\text{C}$ $C_L = 0 \text{ pF-}50 \text{ pF}$ | | $ \begin{array}{cccccccccccccccccccccccccccccccccccc$ | | Units | |----------------------------------------|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|-----------------------|-------------------------------------------------------|-------|-----------------------------------------------------------------------------------------------|----------|-------------------|--|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|-------------------------------------------------------|--|-------| | | | Min | R <sub>L</sub> = 5009 | Max | Min | R <sub>L</sub> = 5009 | Max | | | | | | | | | | | | f <sub>MAX</sub> | Maximum Input Frequency | 130 | | | 120 | | | MHz | | | | | | | | | | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation Delay CK(n) to On | 4 | | 8.5 | 4 | | 8.5 | ns | | | | | | | | | | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation Delay PRE/CLR | 4 4 | | 10.5<br>10.5 | 4 4 | | 11<br>11 | ns | | | | | | | | | | | t <sub>SU</sub> | Set Up Time before CLK | 5 | | | 5 | | | ns | | | | | | | | | | | t <sub>W</sub> | CLK HI<br>CLK LO<br>CLR/PRE | 4<br>4<br>4 | | | 4 4 4 | | | ns | | | | | | | | | | #### **Extended AC Electrical Characteristics** Over recommended operating free air temperature range. All typical values are measured at $V_{CC} = 5V$ , $T_A = 25^{\circ}C$ | | | | | CGS74B305 | | CGS64B305 | | | ] | | |------------------------------------------|--------------------------------------------------------------------|-------------------|---------------------------------------------------------------------------------------------------|-----------|------------------------------------------------------------------------------------------------------------------|------------|-----|------------|------------|----| | Symbol Parameter | | V <sub>CC</sub> * | $T_A = 0^{\circ}C \text{ to } 70^{\circ}C$ $C_L = 0 \text{ pF} - 50 \text{ pF}$ $R_L = 500\Omega$ | | $T_{A} = -40^{\circ}\text{C to} + 85^{\circ}\text{C}$ $C_{L} = 0 \text{ pF} - 50 \text{ pF}$ $R_{L} = 500\Omega$ | | | Units | | | | | | | | Min | Тур | Max | Min | Тур | Max | | | t <sub>OSHL</sub> Q | Maximum Skew Common Edg<br>Output-to-Output Variation (N | • | 5.0 | | 0.4 | 0.75 | | 0.4 | 0.75 | ns | | t <sub>OSLH</sub> Q | Maximum Skew Common Edg<br>Output-to-Output Variation (N | • | 5.0 | | 0.4 | 0.75 | | 0.4 | 0.75 | ns | | t <sub>OSHL</sub> Q | Maximum Skew Common Edg<br>Output-to-Output Variation (N | • | 5.0 | | 0.4 | 0.75 | | 0.4 | 0.75 | ns | | t <sub>OSLH</sub> Q | Maximum Skew Common Edge Output-to-Output Variation (Note 1) | | 5.0 | | 0.4 | 0.75 | | 0.4 | 0.75 | ns | | toslh/HL Q,Q | Maximum Skew Common Edge Output-to-Output Variation (Note 1) | | 5.0 | | 0.9 | 1.45 | | 0.9 | 1.45 | ns | | tps | Maximum Skew Pin (Signal) | PDIP | 5.0 | | | 1.45 | | | 1.45 | | | | Transition Variation (Note 1) | SOIC | 5.0 | | | 1.45 | | | 1.45 | ns | | | | PCC | 5.0 | | | 1.35 | | | 1.35 | | | t <sub>rise</sub> ,<br>t <sub>fall</sub> | Rise/Fall Time<br>(from 0.8V/2.0V to 2.0V/0.8V<br>0 pF-30 pF Loads | ) | 5.0 | | 1.1<br>0.9 | 2.0<br>2.0 | | 1.1<br>0.9 | 2.0<br>2.0 | ns | <sup>\*</sup>Voltage Range 5.0 is 5.0V ±0.5V. Note 1: Output-to-Output Skew is defined as the absolute value of the difference between the actual propagation delay for any outputs within the same packaged device. The specifications apply to any outputs switching in the same direction either HIGH to LOW (t<sub>OSHL</sub>) or LOW to HIGH (t<sub>OSLH</sub>) or in opposite directions both HL and LH (t<sub>OST</sub>). Parameters t<sub>OST</sub> and t<sub>PS</sub> guaranteed by design. Note 2: This device is sensitive to noise due to the large transient currents which occur during multiple switching of the outputs. V<sub>CC</sub> bypass capacitor(s), chip types, must be placed as closely as possible to the V<sub>CC</sub> pin. ## **Timing Diagrams** TL/F/11751-5 ## **Test Circuit** $R_L$ is $500\Omega$ C<sub>L</sub> is 50 pF for all prop delays and skew measurements. C<sub>L</sub> is 30 pF for t<sub>rise</sub> and t<sub>fall</sub> measurements. #### Notes: - Refer to Minimum Skew Parameters Measurement Information Chart for definitions of each skew specification. - All input pulses are from 3.5V to 0.3V with rise and fall times of 2.0 ns. - · Load capacitance includes the test jig. ## **Minimum Skew Parameters** # **Parameter Measurement Information (Preliminary)** | Definition | Example | Significance | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------| | toshL toshH Common Edge Skew: Output Skew for HIGH-to-LOW Transitions: toshL = tpHLmax - tpHLmin Output Skew for LOW-to-HIGH Transitions: toshH = tpLHmax - tpLHmin Propagation delays are measured across the outputs of any given device. | output 1 output 2 figure A | tos, Output Skew of Common Edge Skew Skew parameter to observe propagation delay differences in applications requiring synchronous data/clock operations. | | tps Pin Skew or Transition Skew: $t_{PS} = t_{PHL_i} - t_{PLH_i} $ Both HIGH-to-LOW and LOW-to-HIGH propagation delays are measured at each output pin across the given device. Tps is the maximum difference for outputs i = 1 to 8 within a device package. | clock input 50% duty cycle output 1 bih output 2 clock input tps, = tphi, - tpih tphi, tphi tphi tphi tphi tphi tphi tphi tph | tps, Pin Skew or<br>Transition Skew Skew parameter to<br>observe duty cycle<br>degradation of any<br>output signal (pin). |