# National Semiconductor

# **COP404 ROMIess N-Channel Microcontroller**

### **General Description**

The COP404 ROMless N-Channel Microcontrollers are members of the COPS™ family, fabricated using N-channel, silicon gate MOS technology. Each microcontroller contains all system timing, internal logic, RAM and I/O necessary to implement dedicated control functions in a variety of applications, and is identical to the COP440/COP340 devices, except that the ROM has been removed; pins have been added to output the ROM address and to input ROM data. In a system, the COP404 will perform exactly as the COP440; this important benefit facilitates development and debug of a COP440 program prior to masking the final part. Features include single supply operation, various output configurations, and an instruction set, internal architecture, and I/O scheme designed to facilitate keyboard input, display output and data manipulation. Standard test procedures and reliable high-density fabrication techniques provide the medium to large volume customers with a controller-oriented processor at a low end-product cost.

For extended temperature range  $(-40^{\circ}C \text{ to } + 85^{\circ}C)$  COP304 available on special order.

### **Features**

- Exact circuit equivalent of COP440
- Standard 48-pin dual-in-line package
- Interfaces with standard PROM or ROM
- Enhanced, more powerful instruction set
- 160 × 4 RAM, addresses up to 2k × 8 ROM
- MICROBUS<sup>™</sup> compatible
- Zero-crossing detect circuitry with hysteresis
- True multi-vectored interrupt from four selectable sources (plus restart)
- Four-level subroutine stack (in RAM)
- 4 μs cycle time
- Single supply operation (4.5V–6.3V)
- Programmable time-base counter for real-time processing
- Internal binary counter/register with MICROWIRE™ compatible serial I/O
- General purpose and TRI-STATE® outputs
- TTL/CMOS compatible in and out
- Software/hardware compatible with other members of COP400 family
- Compatible dual CPU device available



### **Absolute Maximum Ratings**

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

Voltage at Zero-Crossing Detect Pin

| Relative to GND                          | -1.2V to +15V   |
|------------------------------------------|-----------------|
| Voltage at Any Other Pin Relative to GND | → −0.5V to +7V  |
| Ambient Operating Temperature            | 0°C to +70°C    |
| Ambient Storage Temperature              | -65°C to +150°C |
| Lead Temperature (Soldering, 10 sec.)    | 300°C           |

| Power Dissipation    | 0.75W at 25°C<br>0.4W at 70°C |
|----------------------|-------------------------------|
| Total Source Current | 150 mA                        |
| Total Sink Current   | 90 mA                         |

Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications are not ensured when operating the device at absolute maximum ratings.

## DC Electrical Characteristics $0^{\circ}C \le T_A \le +70^{\circ}C$ , $4.5V \le V_{CC} \le 6.3V$ unless otherwise noted

| Parameter                                                                                          | Conditions                                                                                        | Min                         | Max            | Units          |
|----------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|-----------------------------|----------------|----------------|
| Operating Voltage (V <sub>CC</sub> )                                                               | (Note 4)                                                                                          | 4.5                         | 6.3            | V              |
| Power Supply Ripple                                                                                | (Peak to Peak)                                                                                    |                             | 0.4            | V              |
| Operating Supply Current                                                                           | (All inputs and Outputs Open)<br>$T_A = 0^{\circ}C$<br>$T_A = 25^{\circ}C$<br>$T_A = 70^{\circ}C$ |                             | 44<br>37<br>30 | mA<br>mA<br>mA |
| V <sub>R</sub> RAM Power Supply Current                                                            | V <sub>R</sub> = 3.3V                                                                             |                             | 3              | mA             |
| Input Voltage Levels<br>CKI Input Levels (÷16)<br>Logic High (V <sub>IH</sub> )                    | V <sub>CC</sub> = Max.,                                                                           | 2.5                         |                | v              |
| Logic High (VIH)<br>Logic Low (VIL)<br>RESET Input Levels                                          | V <sub>CC</sub> = 5V±5%<br>(Schmitt Trigger Input)                                                | 2.0<br>-0.3                 | 0.4            | v<br>v         |
| Logic High<br>Logic Low<br>Zero-Crossing Detect Input (IN <sub>1</sub> )                           | Zero-Crossing Interrupt                                                                           | 0.7 V <sub>CC</sub><br>-0.3 | 0.6            | v<br>v         |
| Trip Point<br>Logic High (V <sub>IH</sub> ) Limit                                                  | Input; INIL Instruction                                                                           | -0.15                       | 0.15<br>12     | v<br>v         |
| Logic Low (V <sub>IL</sub> ) Limit<br>IN <sub>1</sub>                                              |                                                                                                   | -0.8                        |                | v              |
| Logic High<br>Logic Low<br>All Other Inputs                                                        | Interrupt Input;<br>ININ Instruction;<br>MICROBUS Input                                           | 3.0<br>-0.3                 | 0.8            | v<br>v         |
| Logic High<br>Logic High<br>Logic Low                                                              | $V_{CC} = Max.$<br>$V_{CC} = 5V \pm 5\%$                                                          | 2.5<br>2.0<br>-0.3          | 0.8            |                |
| IN1 Input Resistance to Ground                                                                     | V <sub>IH</sub> = 1.0V                                                                            | 1.5                         | 4.6            | kΩ             |
| Input Load Source Current                                                                          | $V_{\rm IH} = 2.0V, V_{\rm CC} = 4.5V$                                                            | 14                          | 230            | μA             |
| Input Capacitance                                                                                  |                                                                                                   |                             | 7.0            | pF             |
| Hi-Z Input Leakage                                                                                 |                                                                                                   | -1.0                        | +1.0           | μA             |
| Output Voltage Levels<br>Standard Output<br>TTL Operation                                          |                                                                                                   |                             |                |                |
| Logic High (V <sub>OH</sub> )<br>Logic Low (V <sub>OL</sub> )<br>CMOS Operation (Note 1)           | l <sub>OH</sub> = -100 μA<br>l <sub>OL</sub> = 1.6 mA                                             | 2.4                         | 0.4            | v<br>v         |
| Logic High (V <sub>OH</sub> )<br>Logic Low (V <sub>OL</sub> )<br>TRI-STATE Output<br>TTL Operation | l <sub>OH</sub> = −10 μA<br>l <sub>OL</sub> = 10 μA                                               | V <sub>CC</sub> - 0.4       | 0.2            | v<br>v         |
| Logic High (V <sub>OH</sub> )<br>Logic Low (V <sub>OL</sub> )<br>CMOS Operation (Note 1)           | $I_{OH} = -100 \mu A$<br>$I_{OL} = 1.6 m A$<br>$33 k\Omega \ge R_L \ge 4.7 k\Omega$               | 2.4                         | 0.4            | v              |
| Logic High (V <sub>OH</sub> )<br>Logic Low (V <sub>OL</sub> )                                      | $I_{OH} = -10 \mu A$<br>$I_{OL} = 1.6 mA$                                                         | V <sub>CC</sub> - 0.5       | 0.4            | v<br>v         |
| Output Current Levels<br>Standard Output Source Current<br>TRI-STATE Output Leakage Current        | $V_{CC} = 4.5V, V_{OH} = 2.4V$                                                                    | - 100<br>- 2.5              | 650<br>+2.5    | μΑ<br>μΑ       |

**COP404** 

| Parameter                                                                        | Conditions                                   | Min                        | Max           | _           | Units    |
|----------------------------------------------------------------------------------|----------------------------------------------|----------------------------|---------------|-------------|----------|
| Total Sink Current Allowed                                                       |                                              |                            |               |             |          |
| All I/O Combined                                                                 |                                              |                            | 90            |             | mA       |
| Each L, R Port                                                                   |                                              |                            | 20            |             | mA       |
| Each D. G. H Port                                                                | 1                                            |                            | 10            |             | mA       |
| SO, SK                                                                           |                                              |                            | 2.5           |             | mA       |
| IP                                                                               |                                              |                            | 1.8           |             | mA       |
| Total Source Current Allowed                                                     | (Nato E)                                     | · · · · · ·                |               |             |          |
| All I/O Combined                                                                 | (Note 5)                                     |                            | 150           |             |          |
| L Port                                                                           |                                              |                            |               |             | mA       |
|                                                                                  |                                              | •                          | 120           |             | mA       |
| L7-L4                                                                            |                                              |                            | 70            |             | mA       |
|                                                                                  |                                              |                            | 70            |             | mA       |
| Each L Pin                                                                       |                                              |                            | 23            |             | mA       |
| All Other Output Pins                                                            |                                              |                            | 1.6           | l           | mA       |
| ote 1: TRI-STATE configuration is excluded.                                      |                                              |                            |               |             |          |
| AC Electrical Characteristi                                                      |                                              | $\leq V_{\rm CC} \leq 6.3$ | V unless othe | rwise noted |          |
| Parameter                                                                        | Conditions                                   |                            | Min           | Max         | Units    |
| Instruction Cycle Time—tE                                                        |                                              |                            | 4.0           | 10          | μs       |
| CKI Frequency                                                                    | ÷16 Mode                                     | _                          | 1.6           | 4.0         | MHz      |
| Duty Cycle (Note 2)                                                              | fi = 4 MHz                                   |                            | 30            | 60          | %        |
| Rise Time                                                                        | $f_1 = 4 MHz$                                |                            |               | 60          | ns       |
| Fall Time                                                                        | $f_I = 4 MHz$                                |                            |               | 40          | ns       |
| INPUTS: <i>(Figure 3)</i><br>SI                                                  |                                              |                            |               |             |          |
| 1SETUP                                                                           |                                              |                            | 0.3           |             | μs       |
| tHOLD                                                                            |                                              |                            | 300           |             | ns       |
| IP ID ID                                                                         |                                              |                            |               |             |          |
| tsetup                                                                           |                                              | (                          | 0.25          |             | μs       |
| tHOLD                                                                            |                                              |                            | 250           |             | ns       |
| <sup>1</sup> HOLD                                                                | From AD/DATA Rising                          | Edge                       | 0             |             | ns       |
| All Other Inputs                                                                 |                                              |                            | v I           |             | 1        |
| <sup>t</sup> SETUP                                                               |                                              |                            | 1.7           |             | μs       |
| tHOLD                                                                            |                                              |                            | 300           |             | ns       |
| OUTPUT PROPAGATION DELAY                                                         | Test Condition:                              |                            |               |             |          |
| IP                                                                               | $C_L = 50  pF, V_{OUT}$                      | = 1.5V                     |               |             | 1        |
| <sup>t</sup> pd1A <sup>, t</sup> pd0A                                            | 2                                            |                            |               | 1.94        | μs       |
| <sup>t</sup> pd1B, <sup>t</sup> pd0B                                             |                                              |                            |               | 0.94        | μs       |
| DCK                                                                              |                                              |                            |               |             | 1 1      |
| t <sub>pd1</sub> , t <sub>pd</sub> 0<br>AD/DATA                                  |                                              |                            |               | 375         | ns       |
| AD/DATA                                                                          |                                              |                            |               |             |          |
| t <sub>pd1</sub> , t <sub>pd0</sub><br>SO, SK                                    |                                              |                            |               | 300         | ns       |
| tpd1, tpd0                                                                       | $R_L = 2.4 k\Omega$                          |                            |               | 1.0         | μs       |
| All Other Outputs                                                                | $R_{L} = 5.0 k\Omega$                        |                            |               | 1.4         |          |
| MICROBUS TIMING                                                                  | C <sub>L</sub> = 100 pF, V <sub>CC</sub> = 1 | 5V±5%                      |               |             |          |
| Read Operation                                                                   | TRI-STATE outputs                            |                            |               |             |          |
| Chip Select Stable Before RD-t <sub>CSR</sub>                                    |                                              |                            | 65            |             | ns       |
| Chip Select Hold Time for RD-t <sub>RCS</sub>                                    | 1                                            |                            | 20            |             | ns       |
| RD Pulse Width—t <sub>BB</sub>                                                   | 1                                            |                            | 400           |             | ns       |
| Data Delay from RD—t <sub>RD</sub>                                               | 1                                            |                            |               | 375         | ns       |
| AD to Data Floating—t <sub>DF</sub>                                              | 1                                            |                            |               | 250         | ns       |
| Write Operation                                                                  |                                              |                            |               | 200         |          |
| Chip Select Stable Before WR-t <sub>CSW</sub>                                    | 1                                            |                            | 65            |             | ns       |
| Chip Select Hold Time for WR-twcs                                                |                                              |                            | 20            |             |          |
| WA Pulse Width-tww                                                               |                                              |                            | 400           |             | ns       |
|                                                                                  | 1                                            |                            |               |             | ns       |
| Data Satul In Time for M/D                                                       |                                              |                            | 200           |             |          |
| Data Set-Up Time for WR—t <sub>DW</sub><br>Data Hold Time for WR—t <sub>WD</sub> |                                              |                            | 320<br>100    |             | ns<br>ns |

Note 2: Duty Cycle - twi/(twi + two).

Note 3: See Figure for additional I/O Characteristics.

Note 4: V<sub>CC</sub> voltage change must be less than 0.5V in a 1 ms period to maintain proper operation.

Note 5: Exercise great care not to exceed maximum device power dissipation limits when direct-driving LEDs (or sourcing similar loads) at high temperature.



1-281

COP404

### **Functional Description**

The COP404 is a ROMless microcontroller for emulating the COP440 or for stand-alone applications. Please refer to the COP440 description for detail functional description. The following describes functions that are unique to the COP404 or are different from those in COP440. *Figures 1* and *2* show the COP404 block diagram and pin-out.

#### PROGRAM MEMORY

Program memory consists of 2048 bytes of external memory (on-chip in the COP440) that can be accessed through the IP port. See External Memory Interface below.

#### D PORT

The D3–D0 outputs are missing from this 48-pin package, but may be recovered through the IP port (see External Memory Interface below). Note that the recovered signals have the same timing but different output drive capability as those from the COP440 (see D Port Characteristics below).

#### MICROBUS AND ZERO-CROSSING DETECT INPUT OP-TION

The MICROBUS compatible I/O, selected by a mask option on the COP440, is selected by tying the MB pin directly to ground. When the MICROBUS compatible I/O is not desired, the MB pin should be tied to  $V_{CC}$ . Note that none of the IN inputs are Hi-Z. Since zero-crossing detect input (used by INIL instruction and zero-crossing interrupt feature) is chosen for IN1, the IN1 input "1" level for ININ instruction, IN1 interrupt, and MICROBUS input is 3V. Even though the MICROBUS option and zero-crossing detector option appear on the COP404, they are mutually exclusive on the COP440.

#### OSCILLATOR

CKI is an external clock input signal. The clock frequency is divided by 16 to give the execution frequency.

#### **CKO PIN OPTIONS**

Two different CKO functions of the COP440 are available on the COP404.  $V_{RAM}$  supplies power to the lower four registers of RAM, and CKOI is an interrupt input or a general purpose input, reading into bit 2 of A (accumulator) through the INIL instruction.

#### **EXTERNAL MEMORY INTERFACE**

The COP404 is designed for use with an external program memory. This memory may be implemented using any devices having the following characteristics:

- 1. Random addressing
- 2. TTL-compatible TRI-STATE outputs
- 3. TTL-compatible inputs
- 4. Access time = 450 ns maximum

Typically these requirements are met using bipolar or MOS PROMs.

Figure 3 shows the timings for IP port and the external memory interface clocks-DCK and AD/DATA. While DCK is low, the upper three address bits, P10-P8, of the next instruction to be executed appear at IP2-IP0 respectively; D3-D0 appear at IP7-IP4 and IP3 contains the SKIP output used by the COPS Program Development System (PDS). The rising edge of DCK clocks these data into D flip-flops, e.g., 74LS374. The timing of D port data is then the same for COP404 and COP440. After DCK has risen to a "1" level, the remaining address bits (P7-P0) appear at IP7-IP0. The falling edge of AD/DATA latches these data into flowthrough latches, e.g., 74LS373. The latched addresses provide the inputs to the external memory. When AD/DATA goes low, the IP outputs are disabled and the IP lines become program memory inputs from the external memory. Note that DCK has a duty cycle of about 50% and AD/DATA has a duty cycle of about 75%. Figure 4 shows how to emulate the COP440 using a COP404 and an EP-ROM as the external memory.

#### I/O OPTIONS

All inputs except IN1 and CKI have on-chip depletion load devices to  $V_{CC}$ . IN1 has a resistive load to GND due to the zero-crossing input. CKI is a Hi-Z input.

G and H ports have standard outputs. L and R ports have TRI-STATE outputs. IP port, DCK, AD/DATA, SO and SK have push-pull outputs.

#### LED DRIVE

The TRI-STATE outputs of L port may be used to drive the segments of an LED display. External current limiting resistors of  $100\Omega$  must be connected between the L outputs and the LED segments.

#### **D PORT CHARACTERISTICS**

Since the D port is recovered through an external latch, the output drive is that of the latch and not that of COP440. Using the set-up as shown in *Figure 4*, at an output "0" level of 0.4V, the 74LS374 may sink 10 times as much current as the COP440. At an output "1" level of 2.4V, the 74LS374 may source 10 times as much current as the COP440. At an output "1" level of 74LS374 latch does not go to V<sub>CC</sub> without an external pull-up resistor. In order to better approximate the COP440 output characteristics, add a 74C906 buffer to the output of the 74LS374, thus emulating an open drain D output. A pull-up resistor of 10k should be added to the input of the buffer. To emulate the standard output, add a pull-up resistor between 2.7k and 15k to the output of the 74C906.



**COP404** 

## **Option Table**

### COP404 MASK OPTIONS

The following COP440 options have been implemented in the COP404.

| Option Value       | Comment                                      | Option Va    | lue   | Comment                             |
|--------------------|----------------------------------------------|--------------|-------|-------------------------------------|
| Option 1-2 = 3     | L outputs are TRI-STATE                      | Option 22    | = 0   | CKI is input clock divided by 16    |
| Option 3 = 0       | SI has load to $V_{CC}$                      | Option 23    | = 0   | RESET has load to VCC               |
| Option 4 = 2       | SO is push-pull output                       | Option 24-31 | = 3   | R outputs are TRI-STATE             |
| Option 5 = 2       | SK is push-pull output                       | Option 32-35 | = 3   | L outputs are TRI-STATE             |
| Option 6 = 0       | IN0 has load to V <sub>CC</sub>              | Option 36    | = 2   | IN1 is zero-crossing detect input   |
| Option 7 = 0       | IN3 has load to V <sub>CC</sub>              | Option 37    | = 0   | IN2 has load to V <sub>CC</sub>     |
| Option $8-11 = 0$  | G outputs are standard                       | Option 38-39 | = 3   | L outputs are TRI-STATE             |
| Option 12-15 = 0   | H outputs are standard                       | Option 40    | = N/A | V <sub>CC</sub> No option available |
| Option 16-19 = N/A | D outputs are derived from external          | Option 41    | = 0,1 | MICROBUS option is pin selectable   |
|                    | latch, see <i>Figure 4</i>                   | Option 42-48 | = 0   | Inputs have standard TTL levels     |
| Option 20 = N/A    | GND-No option                                | Option 49    | ≕ N/A | No option available                 |
| Option 21 = 1,2    | CKO is replaced by V <sub>RAM</sub> and CKOI | Option 50    | = N/A | 48-pin package                      |