# **Fast PFET Buck Controller** The CS51033 is a switching controller for use in DC-DC converters. It can be used in the buck topology with a minimum number of external components. The CS51033 consists of a 1.0 A power driver for controlling the gate of a discrete P-channel transistor, fixed frequency oscillator, short circuit protection timer, programmable Soft Start, precision reference, fast output voltage monitoring comparator, and output stage driver logic with latch. The high frequency oscillator allows the use of small inductors and output capacitors, minimizing PC board area and systems cost. The programmable Soft Start reduces current surges at start up. The short circuit protection timer significantly reduces the PFET duty cycle to approximately 1/30 of its normal cycle during short circuit conditions. The CS51033 is available in 8 Lead SO and 8 Lead PDIP plastic packages. #### **Features** - 1.0 A Totem Pole Output Driver - High Speed Oscillator (700 kHz max) - No Stability Compensation Required - Lossless Short Circuit Protection - 2.0% Precision Reference - Programmable Soft Start - Wide Ambient Temperature Range: - Industrial Grade: $-40^{\circ}$ C to $85^{\circ}$ C - Commercial Grade: 0°C to 70°C ## ON Semiconductor\* http://onsemi.com SO-8 D SUFFIX CASE 751 DIP-8 N SUFFIX CASE 626 A = Assembly Location WL, L = Wafer Lot YY, Y = Year WW, W = Work Week #### **PIN CONNECTIONS** #### **ORDERING INFORMATION\*** | Device | Package | Shipping | |-------------|---------------|------------------| | CS51033ED8 | SO-8 | 95 Units/Rail | | CS51033EDR8 | SO <u>-</u> 8 | 2500 Tape & Reel | | CS51033EN8 | DIP-8 | 50 Units/Rail | | CS51033GD8 | SO <u>-</u> 8 | 95 Units/Rail | | CS51033GDR8 | SO <u>-</u> 8 | 2500 Tape & Reel | | CS51033GN8 | DIP-8 | 50 Units/Rail | <sup>\*</sup>Additional ordering information can be found on page 1580 of this data sheet. Figure 1. Typical Application Diagram ## **ABSOLUTE MAXIMUM RATINGS\*** | Rating | Value | Unit | |------------------------------------------------------------------------------------------------------|------------|--------| | Power Supply Voltage, V <sub>CC</sub> | 5.0 | V | | Driver Supply Voltage, V <sub>C</sub> | 20 | V | | Driver Output Voltage, V <sub>GATE</sub> | 20 | V | | C <sub>OSC</sub> , CS, V <sub>FB</sub> (Logic Pins) | 5.0 | V | | Peak Output Current | 1.0 | А | | Steady State Output Current | 200 | mA | | Operating Junction Temperature, T <sub>J</sub> | 150 | °C | | Storage Temperature Range, T <sub>S</sub> | -65 to 150 | °C | | ESD (Human Body Model) | 2.0 | kV | | Lead Temperature Soldering: Wave Solder: (through hole styles only) (No Reflow (SMD styles only) (No | ' I ' | ပို့ပိ | <sup>1. 10</sup> sec. maximum. <sup>2. 60</sup> sec. max above $183^{\circ}$ C. <sup>\*</sup>The maximum package power dissipation must be observed. | Characteristic | Test Conditions | Min | Тур | Max | Unit | |-----------------------------------|-----------------------------------------------------------------|----------------|----------------|----------------|------| | Oscillator | V <sub>FB</sub> = 1.2 V | | | | | | Frequency | C <sub>OSC</sub> = 470 pF | 160 | 200 | 240 | kHz | | Charge Current | 1.4 V < V <sub>COSC</sub> < 2.0 V | _ | 110 | _ | μА | | Discharge Current | 2.7 V > V <sub>COSC</sub> > 2.0 V | _ | 660 | _ | μА | | Maximum Duty Cycle | 1 - (t <sub>OFF</sub> /t <sub>ON</sub> ) | 80.0 | 83.3 | _ | % | | Short Circuit Timer | V <sub>FB</sub> = 1.0 V; CS = 0.1 μF; V <sub>COSC</sub> = 2.0 V | | 1 | 1 | ' | | Charge Current | 1.0 V < V <sub>CS</sub> < 2.0 V | 175 | 264 | 325 | μА | | Fast Discharge Current | 2.55 V > V <sub>CS</sub> > 2.4 V | 40 | 66 | 80 | μА | | Slow Discharge Current | 2.4 V > V <sub>CS</sub> > 1.5 V | 4.0 | 6.0 | 10 | μА | | Start Fault Inhibit Time | - | 0.70 | 0.85 | 1.40 | ms | | Valid Fault Time | 2.6 V > V <sub>CS</sub> > 2.4 V | 0.2 | 0.3 | 0.45 | ms | | GATE Inhibit Time | 2.4 V > V <sub>CS</sub> > 1.5 V | 9.0 | 15 | 23 | ms | | Duty Cycle | - | 2.5 | 3.1 | 4.6 | % | | CS Comparator | V <sub>FB</sub> = 1.0 V | | | • | • | | Fault Enable CS Voltage | - | _ | 2.5 | _ | V | | Max. CS Voltage | V <sub>FB</sub> = 1.5 V | _ | 2.6 | _ | V | | Fault Detect Voltage | V <sub>CS</sub> when GATE goes high | _ | 2.4 | _ | V | | Fault Inhibit Voltage | Minimum V <sub>CS</sub> | _ | 1.5 | _ | V | | Hold Off Release Voltage | V <sub>FB</sub> = 0 V | 0.4 | 0.7 | 1.0 | V | | Regulator Threshold Voltage Clamp | V <sub>CS</sub> = 1.5 V | 0.725 | 0.866 | 1.035 | V | | V <sub>FB</sub> Comparators | V <sub>COSC</sub> = V <sub>CS</sub> = 2.0 V | | | • | • | | Regulator Threshold Voltage | T <sub>J</sub> = 25°C (Note 3)<br>T <sub>J</sub> = -40 to 125°C | 1.225<br>1.210 | 1.250<br>1.250 | 1.275<br>1.290 | V | | Fault Threshold Voltage | T <sub>J</sub> = 25°C (Note 3)<br>T <sub>J</sub> = -40 to 125°C | 1.12<br>1.10 | 1.15<br>1.15 | 1.17<br>1.19 | V | | Threshold Line Regulation | 3.135 V ≤ V <sub>CC</sub> ≤ 3.465 | _ | 6.0 | 15 | mV | | Input Bias Current | V <sub>FB</sub> = 0 V | _ | 1.0 | 4.0 | μΑ | | Voltage Tracking | (Regulator Threshold – Fault Threshold Voltage) | 70 | 100 | 120 | mV | | Input Hysteresis Voltage | - | _ | 4.0 | 20 | mV | | Power Stage | V <sub>C</sub> = 10 V; V <sub>FB</sub> = 1.2 V | | | | • | | GATE DC Low Saturation Voltage | V <sub>COSC</sub> = 1.0 V; 200 mA Sink | _ | 1.2 | 1.5 | V | | GATE DC High Saturation Voltage | $V_{COSC}$ = 2.7 V; 200 mA Source; $V_{C}$ = $V_{GATE}$ | _ | 1.5 | 2.1 | V | | Rise Time | C <sub>GATE</sub> = 1.0 nF; 1.5 V < V <sub>GATE</sub> < 9.0 V | _ | 25 | 60 | ns | | Fall Time | C <sub>GATE</sub> = 1.0 nF; 9.0 V > V <sub>GATE</sub> > 1.5 V | _ | 25 | 60 | ns | | Current Drain | | | • | • | | | Icc | 3.135 V < V <sub>CC</sub> < 3.465 V, Gate switching | - | 3.5 | 6.0 | mA | | Ic | 3.0 V < V <sub>C</sub> < 16 V, Gate non–switching | _ | 2.7 | 4.0 | mA | | | 4 1' 1 4' | | 1 | | | <sup>3.</sup> Guaranteed by design, not 100% tested in production. ## PACKAGE LEAD DESCRIPTION | PACKAGE P | IN NUMBER | | | |-----------|-----------|------------------|---------------------------------------------| | SO-8 | DIP-8 | PIN SYMBOL | FUNCTION | | 1 | 1 | $V_{GATE}$ | Driver pin to gate of external PFET. | | 2 | 2 | PGND | Output power stage ground connection. | | 3 | 3 | C <sub>OSC</sub> | Oscillator frequency programming capacitor. | | 4 | 4 | GND | Logic ground. | | 5 | 5 | $V_{FB}$ | Feedback voltage input. | | 6 | 6 | V <sub>CC</sub> | Logic supply voltage. | | 7 | 7 | CS | Soft Start and fault timing capacitor. | | 8 | 8 | V <sub>C</sub> | Driver supply voltage. | Figure 2. Block Diagram #### CIRCUIT DESCRIPTION #### THEORY OF OPERATION #### **Control Scheme** The CS51033 monitors the output voltage to determine when to turn on the PFET. If $V_{FB}$ falls below the internal reference voltage of 1.25 V during the oscillator's charge cycle, the PFET is turned on and remains on for the duration of the charge time. The PFET gets turned off and remains off during the oscillator's discharge cycle time with the maximum duty cycle to 80%. It requires 7.0 mV typical, and 20 mV maximum ripple on the $V_{FB}$ pin to operate. This method of control does not require any loop stability compensation. #### Startup The CS51033 has an externally programmable Soft Start feature that allows the output voltage to come up slowly, preventing voltage overshoot on the output. At startup, the voltage on all pins is zero. As $V_{CC}$ rises, the $V_C$ voltage along with the internal resistor $R_G$ keeps the PFET off. As $V_{CC}$ and $V_C$ continue to rise, the oscillator capacitor ( $C_{OSC}$ ) and the Soft Start/Fault Timing capacitor (CS) charges via internal current sources. $C_{OSC}$ gets charged by the current source $I_C$ and CS gets charged by the $I_T$ source combination described by: $$I_{CS} = I_T - \left(\frac{I_T}{55} + \frac{I_T}{5}\right)$$ The internal Holdoff Comparator ensures that the external PFET is off until $V_{\rm CS} > 0.7$ V, preventing the GATE flip–flop (F2) from being set. This allows the oscillator to reach its operating frequency before enabling the drive output. Soft Start is obtained by clamping the $V_{\rm FB}$ comparator's (A6) reference input to approximately 1/2 of the voltage at the CS pin during startup, permitting the control loop and the output voltage to slowly increase. Once the CS pin charges above the Holdoff Comparator trip point of 0.7 V, the low feedback to the $V_{FB}$ Comparator sets the GATE flip–flop during $C_{OSC}$ 's charge cycle. Once the GATE flip–flop is set, $V_{GATE}$ goes low and turns on the PFET. When $V_{CS}$ exceeds 2.4 V, the CS charge sense comparator (A4) sets the $V_{FB}$ comparator reference to 1.25 V completing the startup cycle. #### **Lossless Short Circuit Protection** The CS51033 has "lossless" short circuit protection since there is no current sense resistor required. When the voltage at the CS pin (the fault timing capacitor voltage) reaches 2.5 V, the fault timing circuitry is enabled. During normal operation the CS voltage is 2.6 V. During a short circuit or a transient condition, the output voltage moves lower and the voltage at V<sub>FB</sub> drops. If V<sub>FB</sub> drops below 1.15 V, the output of the fault comparator goes high and the CS51033 goes into a fast discharge mode. The fault timing capacitor, CS, discharges to 2.4 V. If the $V_{\rm FB}$ voltage is still below 1.15 V when the CS pin reaches 2.4 V, a valid fault condition has been detected. The slow discharge comparator output goes high and enables gate G5 which sets the slow discharge flip flop. The V<sub>GATE</sub> flip flop resets and the output switch is turned off. The fault timing capacitor is slowly discharged to 1.5 V. The CS51033 then enters a normal startup routine. If the fault is still present when the fault timing capacitor voltage reaches 2.5 V, the fast and slow discharge cycles repeat as shown in Figure 3. If the $V_{\rm FB}$ voltage is above 1.15 V when CS reaches 2.4 V a fault condition is not detected, normal operation resumes and CS charges back to 2.6 V. This reduces the chance of erroneously detecting a load transient as a fault condition. #### **Buck Regulator Operation** A block diagram of a typical buck regulator is shown in Figure 4. If we assume that the output transistor is initially off, and the system is in discontinuous operation, the inductor current $I_L$ is zero and the output voltage is at its nominal value. The current drawn by the load is supplied by the output capacitor $C_O$ . When the voltage across $C_O$ drops below the threshold established by the feedback resistors R1 and R2 and the reference voltage $V_{REF}$ , the power transistor Q1 switches on and current flows through the inductor to the output. The inductor current rises at a rate determined by $(V_{IN}-V_{OUT})$ /Load. The duty cycle (or "on" time) for the CS51033 is limited to 80%. If output voltage remains higher than nominal during the entire $C_{OSC}$ change time, the Q1 does not turn on, skipping the pulse. Figure 4. Buck Regulator Block Diagram. ## **Charge Pump Circuit** (Refer to the CS51033 Application Diagram on page 1573). An external charge pump circuit is necessary when the $V_C$ input voltage is below 5.0 V to ensure that there is suffifient gate drive voltage for the external FET. When $V_{IN}$ is applied, capacitors C1 and C2 will be charged to a diodes drop below $V_{IN}$ via diodes D2 and D4, respectively. When the PFET turns on, it's drain voltage will be approximately equal to $V_{IN}$ . Since the voltage across C1 can not change instantaneously, D2 is reverse biased and the anode voltage rises to approximately $2.0 \times 3.3 \text{ V} - \text{VD2}$ . C1 transfers some of its stored charge C2 via D3. After several cycles there is sufficient gate drive voltage. #### **APPLICATIONS INFORMATION** #### **DESIGNING A POWER SUPPLY WITH THE CS51033** ## **Specifications** - $V_{IN} = 3.3 \text{ V} \pm 10\%$ (i.e. 3.63 V max., 2.97 V min.) - $V_{OUT} = 1.5 \text{ V} \pm 2.0\%$ - $I_{OUT} = 0.3 \text{ A to } 3.0 \text{ A}$ - Output ripple voltage < 33 mV. - $F_{SW} = 200 \text{ kHz}$ #### 1) Duty Cycle Estimates Since the maximum duty cycle D, of the CS51033 is limited to 80% min., it is best to estimate the duty cycle for the various input conditions to see that the design will work over the complete operating range. The duty cycle for a buck regulator operating in a continuous conduction mode is given by: $$D = \frac{V_{OUT} + V_{D}}{V_{IN} - V_{SAT}}$$ where: $V_{SAT} = R_{DS(ON)} \times I_{OUT} Max.$ In this case we can assume that $V_D$ = 0.6 V and $V_{SAT}$ = 0.6 V so the equation reduces to: $$D = \frac{VOUT}{VIN}$$ From this, the maximum duty cycle $D_{MAX}$ is 53%, this occurs when $V_{IN}$ is at it's minimum while the minimum duty cycle $D_{MIN}$ is 0.35%. # 2) Switching Frequency and On and Off Time Calculations $F_{SW}$ = 200 kHz. The switching frequency is determined by $C_{OSC}$ , whose value is determined by: $$C_{OSC} = \frac{95}{F_{SW} \times \left(1 - \left(\frac{F_{SW}}{3 \times 10^{8}}\right) - \left(\frac{30 \times 10^{3}}{F_{SW}}\right)^{2}\right)} \cong 470 \text{ pF}$$ $$T = \frac{1.0}{F_{SW}} = 5.0 \text{ } \mu\text{s}$$ $$T_{ON(MAX)} = 5.0 \,\mu s \times 0.53 = 2.65 \,\mu s$$ $$T_{ON(MIN)} = 5.0 \,\mu s \times 0.35 = 1.75 \,\mu s$$ $T_{OFF(MAX)} = 5.0 \,\mu s - 0.7 \,\mu s = 4.3 \,\mu s$ #### 3) Inductor Selection Pick the inductor value to maintain continuous mode operation down to 0.3 Amps. The ripple current $\Delta I = 2 \times I_{OUT(MIN)} = 2 \times 0.3 A = 0.6 A$ . $$L_{MIN} = \frac{V_{OUT} + V_{D} \times T_{OFF(MAX)}}{\Delta I} = \frac{2.1 \ V \times 4.3 \ \mu s}{0.6 \ A} \cong 15 \ \mu H$$ The CS51033 will operate with almost any value of inductor. With larger inductors the ripple current is reduced and the regulator will remain in a continuous conduction mode for lower values of load current. A smaller inductor will result in larger ripple current. The core must not saturate with the maximum expected current, here given by: $$I_{MAX} = \frac{I_{OUT} + \Delta I}{2.0} = 3.0 \text{ A} + 0.6 \text{ A}/2.0 = 3.3 \text{ A}$$ #### 4) Output Capacitor The output capacitor limits the output ripple voltage. The CS51033 needs a maximum of 15 mV of output ripple for the feedback comparator to change state. If we assume that all the inductor ripple current flows through the output capacitor and that it is an ideal capacitor (i.e. zero ESR), the minimum capacitance needed to limit the output ripple to 50 mV peak to peak is given by: $$\begin{split} C_O &= \frac{\Delta I}{8.0 \times F_{SW} \times \Delta V} \\ &= \frac{0.6 \text{ A}}{8.0 \times (200 \times 10^3 \text{ Hz}) \times (33 \times 10^{-3} \text{ V})} \cong 11.4 \, \mu\text{F} \end{split}$$ The minimum ESR needed to limit the output voltage ripple to 50 mV peak to peak is: ESR = $$\frac{\Delta V}{\Delta I} = \frac{50 \times 10^{-3}}{0.6 \text{ A}} = 55 \text{ m}\Omega$$ The output capacitor should be chosen so that its ESR is at least half of the calculated value and the capacitance is at least ten times the calculated value. It is often advisable to use several capacitors in parallel to reduce ESR. Low impedance aluminum electrolytic, tantalum or organic semiconductor capacitors are a good choice for an output capacitor. Low impedance aluminum are the cheapest but are not available in surface mount at present. Solid tantalum chip capacitors are available from a number of suppliers and offer the best choice for surface mount applications. The capacitor working voltage should be greater than the output voltage in all cases. #### 5) V<sub>FB</sub> Divider $$V_{OUT} = 1.25 V \left( \frac{R1 + R2}{R2} \right) = 1.25 V \left( \frac{R1}{R2} + 1.0 \right)$$ The input bias current to the comparator is $4.0 \mu A$ . The resistor divider current should be considerably higher than this to ensure that there is sufficient bias current. If we choose the divider current to be at least 250 times the bias current this gives a divider current of 1.0 mA and simplifies the calculations. $$\frac{1.5 \text{ V}}{1.0 \text{ mA}} = \text{R1} + \text{R2} = 1.5 \text{ k}\Omega$$ Let R2 = 1.0 k Rearranging the divider equation gives: R1 = R2 $$\left(\frac{\text{VOUT}}{1.25} - 1.0\right)$$ = 1.0 k $\Omega\left(\frac{1.5 \text{ V}}{1.25}\right)$ = 200 $\Omega$ #### 6) Divider Bypass Capacitor CRR Since the feedback resistors divide the output voltage by a factor of 4.0, i.e. 5.0 V/1.25 V= 4.0, it follows that the output ripple is also divided by four. This would require that the output ripple be at least $60 \text{ mV} (4.0 \times 15 \text{ mV})$ to trip the feedback comparator. We use a capacitor $C_{RR}$ to act as an AC short so that the output ripple is not attenuated by the divider network. The ripple voltage frequency is equal to the switching frequency so we choose $C_{RR}$ so that: $$X_C = \frac{1.0}{2\pi fC}$$ is negligible at the switching frequency. In this case $F_{SW}$ is 200 kHz if we allow $X_C = 3.0 \Omega$ then: $$C = \frac{1.0}{2\pi f3} \cong 0.265 \ \mu F$$ #### 7) Soft Start and Fault Timing Capacitor CS CS performs several important functions. First it provides a dead time for load transients so that the IC does not enter a fault mode every time the load changes abruptly. Secondly it disables the fault circuitry during startup, it also provides Soft Start by clamping the reference voltage during startup to rise slowly and finally it controls the hiccup short circuit protection circuitry. This function reduces the PFET's duty cycle to 2.0% of the CS period. The most important consideration in calculating CS is that it's voltage does not reach 2.5 V (the voltage at which the fault detect circuitry is enabled) before $V_{\rm FB}$ reaches 1.15 V otherwise the power supply will never start. If the $V_{FB}$ pin reaches 1.15 V, the fault timing comparator will discharge CS and the supply will not start. For the $V_{FB}$ voltage to reach 1.15 V the output voltage must be at least $4\times1.15=4.6$ V. If we choose an arbitrary startup time of 200 $\mu$ s, we calculate the value of CS from: $$T = \frac{CS \times 2.5 \text{ V}}{\text{ICHARGE}}$$ $$CS_{(MIN)} = \frac{200 \ \mu s \times 264 \ \mu A}{2.5 \ V} = 0.02 \ \mu F$$ Use 0.1 µf. The fault time out time is the sum of the slow discharge time the fast discharge time and the recharge time and is obviously dominated by the slow discharge time. The first parameter is the slow discharge time, it is the time for the CS capacitor to discharge from 2.4 V to 1.5 V and is given by: $$T_{SLOWDISCHARGE} = \frac{CS \times (2.4 \text{ V} - 1.5 \text{ V})}{I_{DISCHARGE}}$$ where I<sub>DISCHARGE</sub> is 6.0 μA typical. TSLOWDISCHARGE = $$CS \times 1.5 V \times 10^5$$ The fast discharge time occurs when a fault is first detected. The CS capacitor is discharged from $2.5~\rm V$ to $2.4~\rm V$ . TFASTDISCHARGE = $$\frac{\text{CS} \times (2.5 \text{ V} - 2.4 \text{ V})}{\text{IFASTDISCHARGE}}$$ where I<sub>FASTDISCHARGE</sub> is 66 µA typical. The recharge time is the time for CS to charge from 1.5 V to 2.5 V. $$T_{CHARGE} = \frac{CS \times (2.5 \text{ V} - 1.5 \text{ V})}{I_{CHARGE}}$$ where $I_{CHARGE}$ is 264 $\mu A$ typical. $$T_{CHARGE} = CS \times 3787$$ The fault time out time is given by: $$T_{FAULT} = CS \times (3787 + 1515 + 1.5 \times 10^5)$$ TEALLIT = $$CS \times (1.55 \times 10^5)$$ For this circuit $$T_{FAULT} = 0.1 \times 10^{-6} \times 1.55 \times 10^{5} = 0.0155$$ A larger value of CS will increase the fault time out time but will also increase the Soft Start time. ## 8) Input Capacitor The input capacitor reduces the peak currents drawn from the input supply and reduces the noise and ripple voltage on the $V_{CC}$ and $V_{C}$ pins. This capacitor must also ensure that the $V_{CC}$ remains above the UVLO voltage in the event of an output short circuit. $C_{IN}$ should be a low ESR capacitor of at least $100~\mu F$ . A ceramic surface mount capacitor should also be connected between $V_{CC}$ and ground to prevent spikes. #### 9) MOSFET Selection The CS51033 drives a P-channel MOSFET. The $V_{\rm GATE}$ pin swings from GND to $V_{\rm C}$ . The type of PFET used depends on the operating conditions but for input voltages below 7.0 V a logic level FET should be used. Choose a PFET with a continuous drain current ( $I_D$ ) rating greater than the maximum output current. $R_{DS(ON)}$ should be less than $$R_{DS} < = \frac{0.6 \text{ V}}{I_{OUT}(MAX)} 167 \text{ m}\Omega$$ The Gate-to-Source voltage $V_{\rm GS}$ and the Drain-to Source Breakdown Voltage should be chosen based on the input supply voltage. The power dissipation due to the conduction losses is given by: $$P_D = I_{OUT}^2 \times R_{DS(ON)} \times D$$ The power dissipation due to the switching losses is given by: $$P_D = 0.5 \times V_{IN} \times I_{OUT} \times (T_{R}^r + T_F) \times F_{SW}$$ where $T_R$ = Rise Time and $T_F$ = Fall Time #### 10) Diode Selection The flyback or catch diode should be a Schottky diode because of it's fast switching ability and low forward voltage drop. The current rating must be at least equal to the maximum output current. The breakdown voltage should be at least 20 V for this 12 V application. The diode power dissipation is given by: $$P_D = I_{OUT} \times V_D \times (1.0 - D_{MIN})$$ ### **ORDERING INFORMATION** | Device | Operating<br>Temperature Range | Package | Shipping | |-------------|--------------------------------|---------|------------------| | CS51033ED8 | -40°C < T <sub>A</sub> < 85°C | SO-8 | 95 Units/Rail | | CS51033EDR8 | -40°C < T <sub>A</sub> < 85°C | SO-8 | 2500 Tape & Reel | | CS51033EN8 | -40°C < T <sub>A</sub> < 85°C | DIP-8 | 50 Units/Rail | | CS51033GD8 | 0°C < T <sub>A</sub> < 70°C | SO-8 | 95 Units/Rail | | CS51033GDR8 | 0°C < T <sub>A</sub> < 70°C | SO-8 | 2500 Tape & Reel | | CS51033GN8 | 0°C < T <sub>A</sub> < 70°C | DIP-8 | 50 Units/Rail | ## **PACKAGE THERMAL DATA** | Parameter | | SO-8 | DIP-8 | Unit | |-----------------|---------|------|-------|------| | $R_{\Theta JC}$ | Typical | 45 | 52 | °C/W | | $R_{\Theta JA}$ | Typical | 165 | 100 | °C/W |