# 8.0 V/1.0 A, 5.0 V/250 mA Dual Regulator with Independent Output Enables and NOCAP<sup>™</sup>

The CS8371 is an 8.0 V/5.0 V dual output linear regulator. The 8.0 V $\pm$ 5.0% output sources 1.0 A, while the 5.0 V $\pm$ 5.0% output sources 250 mA. Each output is controlled by its own ENABLE lead. Setting the ENABLE input high turns on the associated regulator output. Holding both ENABLE inputs low puts the IC into sleep mode where current consumption is less than 10  $\mu$ A.

The regulator is protected against overvoltage, short-circuit and thermal runaway conditions. The device can withstand 45 V load dump transients making suitable for use in automotive environments. ON's proprietary NOCAP solution is the first technology which allows the output to be stable without the use of an external capacitor.

The CS8371 is available in a 7 lead TO–220 package with copper tab. The tab can be connected to a heatsink if necessary.

### Features

- Two Regulated Outputs
  - 8.0 V ±5.0%; 1.0 A
  - 5.0 V ±5.0%; 250 mA
- Independent ENABLE for Each Output
- Seperate Sense Feedback Lead for 8.0 V Output
- < 10  $\mu$ A Sleep Mode Current
- Fault Protection
  - Overvoltage Shutdown
  - +45 V Peak Transient Voltage
  - Short Circuit
  - Thermal Shutdown
- CMOS Compatible. Low Current ENABLE Inputs



| Device      | Package               | Shipping      |  |  |
|-------------|-----------------------|---------------|--|--|
| CS8371ET7   | TO–220⁺<br>STRAIGHT   | 50 Units/Rail |  |  |
| CS8371ETVA7 | TO–220*<br>VERTICAL   | 50 Units/Rail |  |  |
| CS8371ETHA7 | TO–220⁺<br>HORIZONTAL | 50 Units/Rail |  |  |
| *Coven lead |                       |               |  |  |

\*Seven lead.



Figure 1. Block Diagram

### ABSOLUTE MAXIMUM RATINGS\*

| Rating                                                        |                                                 | Value              | Unit |
|---------------------------------------------------------------|-------------------------------------------------|--------------------|------|
| Power Dissipation                                             |                                                 | Internally Limited | -    |
| ENABLE Input Voltage Range                                    |                                                 | –0.6 to +10        | V    |
| Load Current (8.0 V Regulator)                                |                                                 | Internally Limited | -    |
| Load Current (5.0 V Regulator)                                |                                                 | Internally Limited | -    |
| Transient Peak Voltage (31 V Load Dump @ 14 V V $_{\rm CC}$ ) |                                                 | 45                 | V    |
| Storage Temperature Range                                     |                                                 | –65 to +150        | °C   |
| Junction Temperature Range                                    |                                                 | -40 to +150        | °C   |
| Lead Temperature Soldering: V                                 | Vave Solder (through hole styles only) (Note 1) | 260 peak           | °C   |

1. 10 second maximum.

\*The maximum package power dissipation must be observed.

## CS8371

| ELECTRICAL CHARACTERISTICS:                               | $(-40^{\circ}C \le T_A \le +85^{\circ}C)$ | $10.5 \text{ V} \le \text{V}_{CC} \le 16 \text{ V}, \text{ EN}$ | $JABLE_1 = ENABLE_2 = 5.0 V,$ |  |
|-----------------------------------------------------------|-------------------------------------------|-----------------------------------------------------------------|-------------------------------|--|
| $I_{OUT1} = I_{OUT2} = 5.0$ mA, unless otherwise stated.) |                                           |                                                                 |                               |  |

| Characteristic                        | Test Conditions                                                                                                                                                                                                                                                                                                                  | Min      | Тур      | Max        | Unit              |
|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------|------------|-------------------|
| Primary Output (V <sub>OUT1</sub> )   |                                                                                                                                                                                                                                                                                                                                  |          |          |            |                   |
| Output Voltage                        | I <sub>OUT1</sub> = 1.0 A                                                                                                                                                                                                                                                                                                        | 7.60     | 8.00     | 8.40       | V                 |
| Line Regulation                       | $10.5 V \le V_{CC} \le 26 V$                                                                                                                                                                                                                                                                                                     | -        | -        | 50         | mV                |
| Load Regulation                       | $5.0 \text{ mA} \le I_{OUT1} \le 1.0 \text{ A}$                                                                                                                                                                                                                                                                                  | _        | _        | 150        | mV                |
| Sleep Mode Quiescent Current          | $V_{CC}$ = 14 V, ENABLE <sub>1</sub> = ENABLE <sub>2</sub> = 0 V                                                                                                                                                                                                                                                                 | 0        | 0.2      | 10.0       | μA                |
| Quiescent Current                     | V <sub>CC</sub> = 14 V, I <sub>OUT1</sub> = 1.0 A, I <sub>OUT2</sub> = 250 mA                                                                                                                                                                                                                                                    | _        | _        | 30         | mA                |
| Dropout Voltage                       | I <sub>OUT1</sub> = 250 mA<br>I <sub>OUT1</sub> = 1.0 A                                                                                                                                                                                                                                                                          | -        | -        | 1.2<br>1.5 | V<br>V            |
| Quiescent Bias Current                | $I_{OUT1} = 5.0 \text{ mA}, \text{ENABLE}_2 = 0 \text{ V}, \text{ V}_{CC} = 14 \text{ V},$<br>$I_Q = I_{CC} - I_{OUT1}$<br>$I_{OUT1} = 1.0 \text{ A}, \text{ENABLE}_2 = 0 \text{ V}, \text{ V}_{CC} = 14 \text{ V},$<br>$I_Q = I_{CC} - I_{OUT1}$                                                                                | -        | -        | 10<br>22   | mA<br>mA          |
| Ripple Rejection                      | f = 120 Hz, $V_{CC}$ = 14 V with 1.0 V <sub>PP</sub> AC, $C_{OUT}$ = 0 $\mu$ F                                                                                                                                                                                                                                                   | -        | 90       | -          | dB                |
|                                       | f = 10 kHz, $V_{CC}$ = 14 V with 1.0 V <sub>PP</sub> AC, $C_{OUT}$ = 0 $\mu$ F<br>f = 20 kHz, $V_{CC}$ = 14 V with 1.0 V <sub>PP</sub> AC, $C_{OUT}$ = 0 $\mu$ F                                                                                                                                                                 | -        | 74<br>68 | -          | dB<br>dB          |
| Current Limit                         | V <sub>CC</sub> = 16 V                                                                                                                                                                                                                                                                                                           | 1.1      | _        | 2.5        | A                 |
| Overshoot Voltage                     | $5.0 \text{ mA} \le I_{\text{REG1}} \le 1.0 \text{ A}$                                                                                                                                                                                                                                                                           | _        | _        | 6.0        | V                 |
| Output Noise                          | 10 Hz – 100 kHz                                                                                                                                                                                                                                                                                                                  | _        | 300      | _          | μV <sub>rms</sub> |
| Secondary Output (V <sub>OUT2</sub> ) |                                                                                                                                                                                                                                                                                                                                  |          |          |            |                   |
| Output Voltage                        | I <sub>OUT2</sub> = 250 mA                                                                                                                                                                                                                                                                                                       | 4.75     | 5.00     | 5.25       | V                 |
| Line Regulation                       | $7.0 \text{ V} \le \text{V}_{\text{CC}} \le 26 \text{ V}$                                                                                                                                                                                                                                                                        | _        | -        | 40         | mV                |
| Load Regulation                       | $5.0 \text{ mA} \le I_{OUT2} \le 250 \text{ mA}$                                                                                                                                                                                                                                                                                 | -        | -        | 100        | mV                |
| Dropout Voltage                       | I <sub>OUT2</sub> = 5.0 mA<br>I <sub>OUT2</sub> = 250 mA                                                                                                                                                                                                                                                                         | _        |          | 2.2<br>2.5 | V<br>V            |
| Quiescent Bias Current                | $I_{OUT2} = 5.0 \text{ mA}, \text{ENABLE1} = 0 \text{ V}, \text{ V}_{CC} = 14 \text{ V},$<br>$I_Q = I_{CC} - I_{OUT2}$<br>$I_{OUT2} = 250 \text{ mA}, \text{ENABLE1} = 0 \text{ V}, \text{ V}_{CC} = 14 \text{ V},$<br>$I_Q = I_{CC} - I_{OUT2}$                                                                                 |          | -        | 7.0<br>8.0 | mA<br>mA          |
| Ripple Rejection                      | f = 120 Hz, $V_{CC}$ = 14 V with 1.0 V <sub>PP</sub> AC, $C_{OUT}$ = 0 $\mu$ F                                                                                                                                                                                                                                                   | _        | 90       | _          | dB                |
|                                       | $ \begin{array}{l} f = 10 \text{ kHz},  \text{V}_{\text{CC}} = 14 \text{ V with } 1.0  \text{V}_{\text{PP}} \text{ AC, } \text{C}_{\text{OUT}} = 0  \mu\text{F} \\ f = 20  \text{kHz},  \text{V}_{\text{CC}} = 14 \text{ V with } 1.0  \text{V}_{\text{PP}} \text{ AC, } \text{C}_{\text{OUT}} = 0  \mu\text{F} \\ \end{array} $ | -        | 75<br>67 | -          | dB<br>dB          |
| Current Limit                         | V <sub>CC</sub> = 16 V                                                                                                                                                                                                                                                                                                           | 270      | -        | 600        | mA                |
| Overshoot Voltage                     | $5.0 \text{ mA} \leq I_{\text{REG2}} \leq 250 \text{ mA}$                                                                                                                                                                                                                                                                        | -        | -        | 4.3        | V                 |
| Output Noise                          | 10 Hz – 100 kHz                                                                                                                                                                                                                                                                                                                  | _        | 170      | -          | μV <sub>rms</sub> |
| ENABLE Function (ENABLE)              | -                                                                                                                                                                                                                                                                                                                                |          | 1        | 1          | 1                 |
| Input Current                         | $V_{CC}$ = 14 V, 0 V $\leq$ ENABLE $\leq$ 5.5 V                                                                                                                                                                                                                                                                                  | -150     | -        | 150        | μA                |
| Input Voltage                         | Low<br>High                                                                                                                                                                                                                                                                                                                      | 0<br>2.0 | -        | 0.8<br>5.0 | V<br>V            |
| Protection Circuitry                  |                                                                                                                                                                                                                                                                                                                                  |          |          |            |                   |
| ESD Threshold                         | Human Body Model                                                                                                                                                                                                                                                                                                                 | ±2.0     | ±4.0     | -          | kV                |
| Overvoltage Shutdown                  | -                                                                                                                                                                                                                                                                                                                                | 24       | -        | 30         | V                 |
| Thermal Shutdown                      | Guaranteed by Design                                                                                                                                                                                                                                                                                                             | 150      | 180      | -          | °C                |
| Thermal Hysteresis                    | _                                                                                                                                                                                                                                                                                                                                | _        | 30       | _          | °C                |

## CS8371

#### PACKAGE PIN DESCRIPTION

| PACKAGE LEAD # |                     |                                              |
|----------------|---------------------|----------------------------------------------|
| 7 Lead TO-220  | LEAD SYMBOL         | FUNCTION                                     |
| 1              | ENABLE <sub>1</sub> | ENABLE control for the 8.0 V, 1.0 A output.  |
| 2              | ENABLE <sub>2</sub> | ENABLE control for the 5.0 V, 250 mA output. |
| 3              | V <sub>OUT2</sub>   | 5.0 V ±5.0%, 250 mA regulated output.        |
| 4              | GND                 | Ground.                                      |
| 5              | Sense               | Sense feedback for the primary 8.0 V output. |
| 6              | V <sub>CC</sub>     | Supply voltage, usually from battery.        |
| 7              | V <sub>OUT1</sub>   | 8.0 V ±5.0%, 1.0 A regulated output.         |

## **TYPICAL PERFORMANCE CHARACTERISTICS**



Figure 5. Regulator 2 Dropout Voltage







Figure 20. Regulator 1 Ripple Rejection

Figure 21. Regulator 2 Ripple Rejection



Figure 22. Regulator 1 Stability

## CS8371

#### **DEFINITION OF TERMS**

**Dropout Voltage** – The input–output voltage differential at which the circuit ceases to regulate against further reduction in input voltage. Measured when the output voltage has dropped 100 mV from the nominal value obtained at 14 V input. dropout voltage is dependent upon load current and junction temperature.

**Current Limit** – Peak current that can be delivered to the output.

**Input Voltage** – The DC voltage applied to the input terminals with respect to ground.

**Input Output Differential** – The voltage difference between the unregulated input voltage and the regulated output voltage for which the regulator will operate.

Line Regulation – The change in output voltage for a change in the input voltage. The measurement is made under conditions of low dissipation or by using pulse techniques such that the average chip temperature is not significantly affected.

**Load Regulation** – The change in output voltage for a change in load current at constant chip temperature.

**Long Term Stability** – Output voltage stability under accelerated life–test conditions after 1000 hours with maximum rated voltage and junction temperature.

**Output Noise Voltage** – The rms AC voltage at the output, with constant load and no input ripple, measured over a specified frequency range.

**Quiescent Current** – The part of the positive input current that does not contribute to the positive load current. The regulator ground lead current.

**Ripple Rejection** – The ratio of the peak–to–peak input ripple voltage to the peak–to–peak output ripple voltage.

Temperature Stability of  $V_{OUT}$  – The percentage change in output voltage for a thermal variation from room temperature to either temperature extreme.



\* C1 is required if the regulator is far from the power source filter.



#### **APPLICATION NOTES**

With seperate control of each output channel, the CS8371 is ideal for applications where each load must be switched independently. In an automotive radio, the 8.0 V output drives the displays and tape drive motors while the 5.0 V output supplies the Tuner IC and memory.

#### Stability Considerations/NOCAP

Normally a low dropout or quasi-low dropout regulator (or any type requiring a slow lateral PNP in the control loop) necessitates a large external compensation capacitor at the output of the IC. The external capacitor is also used to curtail overshoot, determine startup delay time and load transient response.

Traditional LDO regulators typically have low unity gain bandwidth, display overshoot and poor ripple rejection. Compensation is also an issue because the high frequency load capacitor value, ESR (Equivalent Series Resistance) and board layout parasitics all can create oscillations if not properly accounted for.

NOCAP is an ON Semiconductor exclusive output stage which internally compensates the LDO regulator over temperature. load and line variations without the need for an expensive external capacitor. It incorporates high gain (>80 dB) and large unity gain bandwidth (>100 kHz) while maintaining many of the characteristics of a single–pole amplifier (large phase margin and no overshoot).

NOCAP is ideally suited for slow switching or steady loads. If the load displays large transient current requirements, such as with high frequency microprocessors, an output storage capacitor may be needed. Some large capacitor and small capacitor ESR values at the output may cause small signal oscillations at the output. This will depend on the load conditions. With these types of loads, a traditional output stage may be better suited for proper operation.

Output 1 employs NOCAP. Refer to the plots in the Typical Performance Characteristics section for appropriate output capacitor selections for stability if an external capacitor is required by the switching characteristics of the load. Output 2 has a Darlington NPN-type output structure and is inherently stable with any type of capacitive load or no capacitor at all.

# Calculating Power Dissipation in a Dual Output Linear Regulator

The maximum power dissipation for a dual output regulator (Figure 24) is

```
\label{eq:PD(max)} \begin{split} \mathsf{P}_{D(max)} &= \frac{|V_{IN(max)} - V_{OUT1(min)}|I_{OUT1(max)} + \\ |V_{IN(max)} - V_{OUT2(min)}|I_{OUT2(max)} + V_{IN(max)}|Q \ (1) \end{split}
```

where:

V<sub>IN(max)</sub> is the maximum input voltage.

 $V_{OUT1(min)}$  is the minimum output voltage from  $V_{OUT1}$ .  $V_{OUT2(min)}$  is the minimum output voltage from  $V_{OUT2}$ .

 $I_{\rm OUT1(max)}$  is the maximum output current, for the application,

 $I_{OUT2(max)}$  is the maximum output current, for the application, and

 $I_Q$  is the quiescent current the regulator consumes at  $I_{OUT(max)}$ .

Once the value of  $P_{D(max)}$  is known, the maximum permissible value of  $R_{\Theta JA}$  can be calculated:

$$R_{\Theta JA} = \frac{150^{\circ}C - T_{A}}{P_{D}}$$
<sup>(2)</sup>

The value of  $R_{\Theta JA}$  can be compared with those in the package section of the data sheet. Those packages with  $R_{\Theta JA}$ 's less than the calculated value in equation 2 will keep the die temperature below 150°C.

PACKAGE THERMAL DATA

In some cases, none of the packages will be sufficient to dissipate the heat generated by the IC, and an external heatsink will be required.



Figure 24. Dual Output Regulator With Key Performance Parameters Labeled.

#### **Heat Sinks**

A heat sink effectively increases the surface area of the package to improve the flow of heat away from the IC and into the surrounding air.

Each material in the heat flow path between the IC and the outside environment will have a thermal resistance. Like series electrical resistances, these resistances are summed to determine the value of  $R_{\Theta JA}$ :

$$R_{\Theta JA} = R_{\Theta JC} + R_{\Theta CS} + R_{\Theta SA}$$
(3)

where:

 $R_{\Theta JC}$  = the junction-to-case thermal resistance.

 $R_{\Theta CS}$  = the case–to–heatsink thermal resistance, and

 $R_{\Theta SA}$  = the heatsink-to-ambient thermal resistance.

 $R_{\Theta JC}$  appears in the package section of the data sheet. Like  $R_{\Theta JA}$ , it too is a function of package type.  $R_{\Theta CS}$  and  $R_{\Theta SA}$  are functions of the package type, heatsink and the interface between them. These values appear in heat sink data sheets of heat sink manufacturers.

| Parameter        |         | TO–220<br>SEVEN LEAD | Unit |
|------------------|---------|----------------------|------|
| R <sub>OJC</sub> | Typical | 2.4                  | °C/W |
| R <sub>OJA</sub> | Typical | 50                   | °C/W |