

# **CXD2529Q**

## **CD Digital Signal Processor**

#### Description

The CXD2529Q is a digital signal processor LSI for CD players and is equipped with built-in digital filters, zero detection circuit, 1-bit DAC, and analog low-pass filter on a single chip.

#### Features

Digital Signal Processor (DSP) Block

- Playback mode supporting CAV (Constant Angular Velocity)
  - -Frame jitter-free
  - -Allows 0.5 to double-speed continuous playback
  - -Allows relative rotational velocity readout
  - Supports external spindle control
- Wide capture range mode
  - Spindle rotational velocity following method
  - Supports normal-speed and double-speed playback
- 16K RAM
- EFM data demodulation
- Enhanced EFM frame sync signal protection
- SEC strategy-based error correction
- Subcode demodulation and Sub Q data error detection
- Digital spindle servo
- 16-bit traverse counter
- Asymmetry compensation circuit
- Serial bus-based CPU interface
- Error correction monitor signals, etc. are output from a new CPU interface.
- Servo auto sequencer
- Digital audio interface output
- Digital peak meter

Digital Filter, DAC, Analog Low-Pass Filter Block

- DBB (Digital Bass Boost)
- Supports double-speed playback
- · Digital de-emphasis
- Digital attenuation function
- Zero detection function
- 8fs oversampling digital filter
- S/N ratio: 100dB or more (master clock: 384fs typ.) Logical value: 109dB
- THD + N: 0.007% or less (master clock: 384fs typ.)
- Rejection band attenuation: -60dB or more

#### Applications

CD players

#### Structure

Silicon gate CMOS IC



#### **Absolute Maximum Ratings**

| <ul> <li>Supply voltage</li> </ul>         | Vdd     | –0.3 to +7.0      | V    |
|--------------------------------------------|---------|-------------------|------|
| <ul> <li>Input voltage</li> </ul>          | Vı      | –0.3 to +7.0      | V    |
|                                            | (Vss ·  | - 0.3V to VDD + 0 | .3V) |
| <ul> <li>Output voltage</li> </ul>         | Vo      | –0.3 to +7.0      | V    |
| <ul> <li>Storage temperature</li> </ul>    | Tstg    | -40 to +125       | °C   |
| <ul> <li>Supply voltage differe</li> </ul> | nce     |                   |      |
| Vss                                        | – AVss  | -0.3 to +0.3      | V    |
| Vdd                                        | – AVdd  | -0.3 to +0.3      | V    |
| Note) AVpp includes XV                     | /nn and | AVss includes X   | Vss  |

Note) AVDD includes XVDD, and AVss includes XVss.

#### **Recommended Operating Conditions**

- Supply voltage VDD 3.4 to 5.25 V
- Operating temperature Topr -20 to +75 °C
- **Note)** The V<sub>DD</sub> (min.) for the CXD2519Q varies according to the playback speed selection.

| Playback | Vdd (min.) [V] |           |  |  |  |
|----------|----------------|-----------|--|--|--|
| speed    | CD-DSP block   | DAC block |  |  |  |
| ×2       | 3.4V           | 4.5V      |  |  |  |
| × 1      | 3.4V           | 3.4V      |  |  |  |
| × 1*1    | 3.4V           |           |  |  |  |

<sup>51</sup> When the internal operation of the CD-DSP side is set to double-speed mode and the crystal oscillation frequency is halved, normal-speed playback results.

#### Input/Output Capacitances

| <ul> <li>Input pin</li> </ul>  | С          | 12 (max.)       | pF |
|--------------------------------|------------|-----------------|----|
| <ul> <li>Output pin</li> </ul> | Co         | 12 (max.)       | pF |
| Note) Measurement of           | conditions | VDD = $VI = 0V$ |    |
|                                |            | fм = 1MHz       |    |

Sony reserves the right to change products and specifications without prior notice. This information does not convey any license by any implication or otherwise under any patents or other right. Application circuits shown, if any, are typical examples illustrating the operation of the devices. Sony cannot assume responsibility for any problems arising out of the use of these circuits.

#### **Block Diagram**



#### **Pin Configuration**



#### **Pin Description**

| Pin<br>No. | Symbol |   | I/O     | Description                                                                                                                                  |
|------------|--------|---|---------|----------------------------------------------------------------------------------------------------------------------------------------------|
| 1          | Vdd    | _ | _       | Power supply (+5V).                                                                                                                          |
| 2          | Vss    | _ | _       | GND.                                                                                                                                         |
| 3          | LMUT   | 0 | 1, 0    | Left-channel zero detection flag.                                                                                                            |
| 4          | RMUT   | 0 | 1, 0    | Right-channel zero detection flag.                                                                                                           |
| 5          | TES2   | 0 | 1, 0    | TEST output pin; normally open.                                                                                                              |
| 6          | СКОИТ  | 0 | 1, 0    | Master clock frequency-divider output. Selects and outputs XTAI $\times$ 1, $\times$ 1/2, $\times$ 1/4 or low only.                          |
| 7          | SQCK   | I |         | SQSO readout clock input.                                                                                                                    |
| 8          | SQSO   | 0 | 1, 0    | Sub Q 80-bit serial output.                                                                                                                  |
| 9          | SENS   | 0 | 1, 0    | SENS output to CPU.                                                                                                                          |
| 10         | DATA   | I |         | Serial data input from CPU.                                                                                                                  |
| 11         | XLAT   | I |         | Latch input from CPU. Serial data is latched at the falling edge.                                                                            |
| 12         | CLOK   | I |         | Serial data transfer clock input from CPU.                                                                                                   |
| 13         | SEIN   | I |         | SENS input from SSP.                                                                                                                         |
| 14         | CNIN   | I |         | Track jump count signal input.                                                                                                               |
| 15         | DATO   | 0 | 1, 0    | Serial data output to SSP.                                                                                                                   |
| 16         | XLTO   | 0 | 1, 0    | Serial data latch output to SSP. Latched at the falling edge.                                                                                |
| 17         | CLKO   | 0 | 1, 0    | Serial data transfer clock output to SSP.                                                                                                    |
| 18         | SPOA   | I |         | Microcomputer extended interface (input A).                                                                                                  |
| 19         | SPOB   | Ι |         | Microcomputer extended interface (input B).                                                                                                  |
| 20         | SPOC   | I |         | Microcomputer extended interface (input C).                                                                                                  |
| 21         | SPOD   | I |         | Microcomputer extended interface (input D).                                                                                                  |
| 22         | XLON   | 0 | 1, 0    | Microcomputer extended interface (output).                                                                                                   |
| 23         | FOK    | I |         | Focus OK input.<br>Used for SENS output and the servo auto sequencer.                                                                        |
| 24         | Vdd    | _ |         | Power supply (+5V).                                                                                                                          |
| 25         | Vss    | _ |         | GND.                                                                                                                                         |
| 26         | MON    | 0 | 1, 0    | Spindle motor on/off control output.                                                                                                         |
| 27         | MDP    | 0 | 1, Z, 0 | Spindle motor servo control.                                                                                                                 |
| 28         | MDS    | 0 | 1, Z, 0 | Spindle motor servo control.                                                                                                                 |
| 29         | LOCK   | 0 | 1, 0    | GFS is sampled at 460Hz; when GFS is high, this pin outputs a high signal.<br>If GFS is low eight consecutive samples, this pin outputs low. |
| 30         | PWMI   | I |         | Spindle motor external control input.                                                                                                        |
| 31         | TES0   | I |         | TEST pin; normally GND.                                                                                                                      |
| 32         | TES1   | I |         | TEST pin; normally GND.                                                                                                                      |
| 33         | VPCO2  | 0 | 1, Z, 0 | Wide-band EFM PLL charge pump output. Turned on/off by FCSW of address E.                                                                    |

| Pin<br>No. | Symbol |   | I/O     | Description                                                      |
|------------|--------|---|---------|------------------------------------------------------------------|
| 34         | VPCO1  | 0 | 1, Z, 0 | Charge pump output for wide-band EFM PLL.                        |
| 35         | VCKI   | Ι |         | VCO2 oscillation input for the wide-band EFM PLL.                |
| 36         | V16M   | 0 | 1, 0    | VCO2 oscillation output for the wide-band EFM PLL.               |
| 37         | VCTL   | I |         | VCO2 control voltage input for the wide-band EFM PLL.            |
| 38         | PCO    | 0 | 1, Z, 0 | Master PLL charge pump output.                                   |
| 39         | FILO   | 0 | Analog  | Master PLL (slave = digital PLL) filter output.                  |
| 40         | FILI   | I |         | Master PLL filter input.                                         |
| 41         | AVss   | _ |         | Analog GND.                                                      |
| 42         | CLTV   | Ι |         | Master VCO control voltage input.                                |
| 43         | AVdd   | _ |         | Analog power supply (+5V).                                       |
| 44         | RF     | I |         | EFM signal input.                                                |
| 45         | BIAS   | I |         | Constant current input of the asymmetry circuit.                 |
| 46         | ASYI   | Ι |         | Asymmetry comparator voltage input.                              |
| 47         | ASYO   | 0 | 1, 0    | EFM full-swing output (low = Vss, high = VDD).                   |
| 48         | ASYE   | Ι |         | Low: asymmetry circuit off; high: asymmetry circuit on           |
| 49         | WDCK   | 0 | 1, 0    | D/A interface. Word clock f = 2fs                                |
| 50         | LRCK   | 0 | 1, 0    | D/A interface. LR clock output f = fs                            |
| 51         | LRCKI  | Ι |         | LR clock input.                                                  |
| 52         | PCMD   | 0 | 1, 0    | D/A interface. Serial data output (two's complement, MSB first). |
| 53         | PCMDI  | Ι |         | D/A interface. Serial data input (two's complement, MSB first).  |
| 54         | BCK    | 0 | 1, 0    | D/A interface. Bit clock output.                                 |
| 55         | BCKI   | I |         | D/A interface. Bit clock input.                                  |
| 56         | Vss    | _ | _       | GND.                                                             |
| 57         | Vdd    | _ | _       | Power supply (+5V).                                              |
| 58         | GTOP   | 0 | 1, 0    | GTOP output.                                                     |
| 59         | XUGF   | 0 | 1, 0    | XUGF output.                                                     |
| 60         | XPCK   | 0 | 1, 0    | XPLCK output.                                                    |
| 61         | GFS    | 0 | 1, 0    | GFS output.                                                      |
| 62         | RFCK   | 0 | 1, 0    | RFCK output.                                                     |
| 63         | C2PO   | 0 | 1, 0    | C2PO output.                                                     |
| 64         | XROF   | 0 | 1, 0    | XRAOF output.                                                    |
| 65         | MNT3   | 0 | 1, 0    | MNT3 output.                                                     |
| 66         | MNT1   | 0 | 1, 0    | MNT1 output.                                                     |
| 67         | MNT0   | 0 | 1, 0    | MNT0 output.                                                     |
| 68         | XTSL   | Ι |         | Crystal selector input. Low: 16.9344MHz; high: 33.8688MHz.       |
| 69         | FSTT   | 0 | 1, 0    | 2/3 frequency-divider output for Pins 89 and 90.                 |

| Pin<br>No. | Symbol |   | I/O  | Description                                                                                            |
|------------|--------|---|------|--------------------------------------------------------------------------------------------------------|
| 70         | C4M    | 0 | 1, 0 | 4.2336MHz output. 1/4 frequency-divided VCKI output in CAV-W mode.                                     |
| 71         | DOUT   | 0 | 1, 0 | Digital Out output.                                                                                    |
| 72         | EMPH   | 0 | 1, 0 | Outputs a high signal when the playback disc has emphasis, and a low signal when there is no emphasis. |
| 73         | EMPHI  | I |      | Inputs a high signal when de-emphasis is on, and a low signal when de-<br>emphasis is off.             |
| 74         | WFCK   | 0 | 1, 0 | WFCK output.                                                                                           |
| 75         | SCOR   | 0 | 1, 0 | Outputs a high signal when either subcode sync S0 or S1 is detected.                                   |
| 76         | SBSO   | 0 | 1, 0 | Sub P to W serial output.                                                                              |
| 77         | EXCK   | Ι |      | SBSO readout clock input.                                                                              |
| 78         | Vss    | _ |      | GND.                                                                                                   |
| 79         | Vdd    | _ |      | Power supply (+5V).                                                                                    |
| 80         | SYSM   | Ι |      | Mute input. Active when high.                                                                          |
| 81         | NC     |   |      |                                                                                                        |
| 82         | AVss   |   |      | Analog GND.                                                                                            |
| 83         | AVdd   |   |      | Analog power supply (+5V).                                                                             |
| 84         | AOUT1  | 0 |      | Left-channel analog output.                                                                            |
| 85         | AIN1   | I |      | Left-channel operational amplifier input.                                                              |
| 86         | LOUT1  | 0 |      | Left-channel LINE output.                                                                              |
| 87         | AVss   |   |      | Analog GND.                                                                                            |
| 88         | XVdd   |   |      | Power supply for master clock.                                                                         |
| 89         | XTAI   | Ι |      | Crystal oscillation circuit input. Input the external master clock via this pin.                       |
| 90         | XTAO   | 0 |      | Crystal oscillation circuit output.                                                                    |
| 91         | XVss   |   |      | GND for master clock.                                                                                  |
| 92         | AVss   | _ |      | Analog GND.                                                                                            |
| 93         | LOUT2  | 0 |      | Right-channel LINE output.                                                                             |
| 94         | AIN2   | I |      | Right-channel operational amplifier input.                                                             |
| 95         | AOUT2  | 0 |      | Right-channel analog output.                                                                           |
| 96         | AVdd   | — |      | Analog power supply (+5V).                                                                             |
| 97         | AVss   | — |      | Analog GND.                                                                                            |
| 98         | NC     |   |      |                                                                                                        |
| 99         | NC     |   |      |                                                                                                        |
| 100        | XRST   | I |      | System reset. Reset when low.                                                                          |

Notes) • PCMD is an MSB first, two's complement output.

GTOP is used to monitor the frame sync protection status. (High: sync protection window released.)
XUGF is the negative pulse for the frame sync derived from the EFM signal. It is the signal before sync protection.

• XPLCK is the inverse of the EFM PLL clock. The PLL is designed so that the falling edge of XPLCK and the EFM signal transition point coincide.

• GFS goes high when the frame sync and the insertion protection timing match.

• RFCK is derived with the crystal accuracy. This signal has a cycle of 136µs (during normal-speed).

C2PO represents the data error status.

• XRAOF is generated when the 16K RAM exceeds the ±4F jitter margin.

### **Electrical Characteristics**

#### DC Characteristics

```
(VDD = AVDD = 5.0V \pm 5\%, Vss = AVss = 0V, Topr = -20 \text{ to } +75^{\circ}C)^{*}
```

|                      | Item                      |           | Conditions      | Min.      | Тур. | Max.   | Unit | Applicable<br>pins |  |
|----------------------|---------------------------|-----------|-----------------|-----------|------|--------|------|--------------------|--|
| Input                | High level input voltage  | Vін (1)   |                 | 0.7Vdd    |      |        | V    | *1                 |  |
| voltage (1)          | Low level input voltage   | Vı∟(1)    |                 |           |      | 0.3Vdd | V    | - * 1              |  |
| Input                | High level input voltage  | Vін (2) 0 |                 | 0.8Vdd    |      |        | V    | *2                 |  |
| voltage (2)          | Low level input voltage   | Vı∟(2)    | Schmitt input   |           |      | 0.2Vdd | V    | <b>↑</b> ∠         |  |
| Input<br>voltage (3) | Input voltage             | Vin (3)   | Analog input    | Vss       |      | Vdd    | V    | *3                 |  |
| Output               | High level output voltage | Vон (1)   | Іон = –1mA      | Vdd – 0.5 |      | Vdd    | V    | *4                 |  |
| voltage (1)          | Low level output voltage  | Vol (1)   | lo∟ = 1mA       | 0         |      | 0.4    | V    |                    |  |
| Output               | High level output voltage | Vон (2)   | Іон = –1mA      | Vdd – 0.5 |      | Vdd    | V    | - *5               |  |
| voltage (2)          | Low level output voltage  | Vol (2)   | lo∟ = 2mA       | 0         |      | 0.4    | V    |                    |  |
| Output               | High level output voltage | Vон (4)   | Іон = –0.28mA   | Vdd – 0.5 |      | Vdd    | V    | - *6               |  |
| voltage (4)          | Low level output voltage  | Vol (4)   | lo∟ = 0.36mA    | 0         |      | 0.4    | V    | - ~ <b>o</b>       |  |
| Input leak current   |                           | Iц        | VI = 0 to 5.50V | -5        |      | 5      | μA   | *1, *2, *3         |  |
| Tri-state pin        | output leak current       | Ilo       | Vo = 0 to 5.50V | -5        |      | 5      | μA   | *7                 |  |

#### Applicable pins

- \*2 CLOK, XRST, EXCK, SQCK, FOK, SEIN, CNIN, VCKI, ASYE, LRCKI, BCKI, SPOA to D
- \*3 CLTV, FILI, RF, VCTL, AIN1, AIN2
- \*4 MDP, PCO, VPCO1, VPCO2
- \*5 ASYO, DOUT, FSTT, C4M, SBSO, SQSO, SCOR, EMPH, MON, LOCK, WDCK, DATO, CLKO, XLTO, SENS, MDS, MNT0 to 3, WFCK, V16M, CKOUT, LMUT, RMUT, XLON, LRCK, PCMD, BCK, GTOP, XUGF, XPCK, GFS, RFCK, C2PO, XRAOF

\*6 FILO

- \*7 MDS, MDP, PCO, VPCO1, VPCO2
- \*note) : XVDD and XVss are included for AVDD and AVss, respectively.

Those are the same for the explanation from the next page.

<sup>\*1</sup> XTSL, DATA, XLAT, PWMI, SYSM, EMPHI, PCMDI

#### **AC Characteristics**

1. XTAI pin

(1) When using self-excited oscillation

|                       | $(Topr = -20 \text{ to } +75^{\circ}C, V_{DD} = AV_{DD} = 5.0V \pm 5\%)$ |      |      |     |      |  |  |
|-----------------------|--------------------------------------------------------------------------|------|------|-----|------|--|--|
| Item                  | Symbol                                                                   | Min. | Тур. | Max | Unit |  |  |
| Oscillation frequency | fмах                                                                     | 15   |      | 34  | MHz  |  |  |

(2) When inputting pulses to XTAI

|                        | $(\text{Topr} = -20 \text{ to } +75^{\circ}\text{C}, \text{V}_{\text{DD}} = \text{AV}_{\text{DD}} = 5.0\text{V} \pm 5\%)$ |           |      |       |      |  |  |  |
|------------------------|---------------------------------------------------------------------------------------------------------------------------|-----------|------|-------|------|--|--|--|
| Item                   | Symbol                                                                                                                    | Min.      | Тур. | Max   | Unit |  |  |  |
| High level pulse width | twнx                                                                                                                      | 13        |      | 500   | ns   |  |  |  |
| Low level pulse width  | tw∟x                                                                                                                      | 13        |      | 500   | ns   |  |  |  |
| Pulse cycle            | <b>t</b> ск                                                                                                               | 26        |      | 1,000 | ns   |  |  |  |
| Input high level       | Vihx                                                                                                                      | Vdd - 1.0 |      |       | V    |  |  |  |
| Input low level        | VILX                                                                                                                      |           |      | 0.8   | V    |  |  |  |
| Rise time, fall time   | tR, t⊦                                                                                                                    |           |      | 10    | ns   |  |  |  |



(3) When inputting sine waves to XTAI via a capacitor

| $(Topr = -20 \text{ to } +75^{\circ}\text{C}, \text{VDD} = \text{AVDD} =$ | 5.0V ± 5%) |
|---------------------------------------------------------------------------|------------|
|---------------------------------------------------------------------------|------------|

| Item            | Symbol | Min. | Тур. | Max       | Unit |
|-----------------|--------|------|------|-----------|------|
| Input amplitude | V1     | 2.0  |      | Vdd + 0.3 | Vp-p |

| Item                  | Symbol       | Min. | Тур. | Max.  | Unit |
|-----------------------|--------------|------|------|-------|------|
| Clock frequency       | fcк          |      |      | 0.65  | MHz  |
| Clock pulse width     | <b>t</b> wcк | 750  |      |       | ns   |
| Setup time            | <b>t</b> su  | 300  |      |       | ns   |
| Hold time             | tн           | 300  |      |       | ns   |
| Delay time            | t⊳           | 300  |      |       | ns   |
| Latch pulse width     | tw∟          | 750  |      |       | ns   |
| EXCK SQCK frequency   | f⊤           |      |      | 0.65* | MHz  |
| EXCK SQCK pulse width | fwт          | 750* |      |       | ns   |

2. CLOK, DATA, XLAT, CNIN, SQCK and EXCK pins (VDD = AVDD = 5.0V ± 5%, Vss = AVss = 0V, Topr = -20 to +75°C)



\* In pseudo double-speed playback mode, except when SQSO is Sub Q Read, the maximum operating frequency for SQCK is 300kHz and the minimum pulse width is 1.5µs.

| 3. BCKI, LRCKI, PCMDI pins (VDD = $AVDD$ = 5.0V ± 5%, Vss = $AVss$ = 0V, Topr = -20 to | ა +75°C) |
|----------------------------------------------------------------------------------------|----------|
|----------------------------------------------------------------------------------------|----------|

| ltem                | Symbol      | Conditions | Min. | Тур. | Max. | Unit |
|---------------------|-------------|------------|------|------|------|------|
| BCK pulse width     | tw          |            | 94   |      |      | ns   |
| DATAL, R setup time | <b>t</b> s∪ |            | 18   |      |      | ns   |
| DATAL, R hold time  | tн          |            | 18   |      |      | ns   |
| LRCK setup time     | <b>t</b> s∪ |            | 18   |      |      | ns   |



#### 1-bit DAC, LPF Block Analog Characteristics

Analog Characteristics (VDD = AVDD = 5.0V, Vss = AVss = 0V, Ta = 25°C)

| Item           | Symbol                | Conditions                 | Crystal | Min. | Тур.   | Max.   | Unit |
|----------------|-----------------------|----------------------------|---------|------|--------|--------|------|
| Total harmonic |                       | 1kHz, 0dB data             | 384Fs   |      | 0.0050 | 0.0070 | %    |
| distortion     | THD                   | TKI IZ, OUD Uala           | 768Fs   |      | 0.0045 | 0.0065 | /0   |
| S/N ratio      | io S/N <sup>1kł</sup> | 1kHz, 0dB data             | 384Fs   | 96   | 100    |        | dB   |
| 5/11 12110     | 5/1                   | (using A-weighting filter) | 768Fs   | 96   | 100    |        |      |

For both items, Fs = 44.1 kHz.

The circuits for measuring the total harmonic distortion and S/N ratio are shown below.



#### LPF External Circuit Diagram





| Item            | Symbol | Min. | Тур.  | Max. | Unit | Applicable pins |
|-----------------|--------|------|-------|------|------|-----------------|
| Output voltage  | Vout   |      | 1.23* |      | Vrms | *1              |
| Load resistance | R∟     | 8    |       |      | kΩ   | *1              |

\* When the sine wave of 1kHz and 0dB is output and it is measured using the circuit shown on the previous page.

#### Applicable pins

\*1 LOUT1, LOUT2

#### **Description of Functions**

#### 1. CPU Interface and Instructions

CPU Interface

This interface uses DATA, CLOK and XLAT to set the modes. The interface timing chart is shown below.



- Information on each address and the data is provided in Table 1-1.
- The internal registers are initialized by a reset when XRST is low; the initialization data is shown in Table 1-2. **Note)** When XLAT is low, SQCK must be set high.

| Ð |
|---|
| Б |
| a |
| F |
| σ |
|   |
| a |
| Ξ |
| Ξ |
| ō |
| C |
|   |

| Ö      | D0 D3 D2 | AS0  | 0.18ms 0.09ms 0.05ms 0.02ms<br>0.36ms 0.18ms 0.00ms 0.05ms | 11.6ms 5.8ms 2.9ms 1.45ms | 4096 2048 1024 | DOUT DOUT WSEL VCO 0 | 0<br>0<br>0                  | 0                            | ATT 0 0    | ATT 0 0         | 0 | Gain Gain Gain Gain<br>MDP1 MDP0 MDS1 MDS0 | Gain<br>CLVS | CM0 EPWM SPDC ICAP |
|--------|----------|------|------------------------------------------------------------|---------------------------|----------------|----------------------|------------------------------|------------------------------|------------|-----------------|---|--------------------------------------------|--------------|--------------------|
| Data 2 | D1 D0    |      |                                                            |                           | 4 512 256      | SOCT VCO             | 0 SYCOF                      | 0 SYCOF                      | OPSL2<br>0 | OPSL2<br>1      |   |                                            | VP5 VP4      | C ICAP SFSL        |
|        | D3       |      | 1                                                          |                           | 6 128          | KSL3                 | OPSL1<br>0                   | OPSL1                        | EMPH SMUT  | EMPHSMUT        |   |                                            | VP3          | SL VC2C HIFC       |
| Data 3 | D2 D1    |      |                                                            |                           | 64 32          | KSL2 KSL1            | MCSL CKOSLI CKOSLI ZDPL ZMUT | MCSL CKOSLI CKOSLI ZDPL ZMUT | 0 AD9      | 0 AD9           |   |                                            | VP2 VP1      |                    |
|        | DO       | I    | 1                                                          |                           | 16             | I KSL0               | 1 CKOSL0                     | 1 CKOSL0                     | AD8        | AD8             | I | I                                          | VPO          |                    |
|        | D3       | I    | I                                                          |                           | ω              | 0                    | ZDPLZ                        | ZDPLZ                        | AD7        | AD7             | I | I                                          | I            | Gain<br>CAV1       |
| Data 4 | D2       |      | 1                                                          |                           | 4              | 0                    | ZMUT                         | ZMUT                         | AD6        | AD6             |   |                                            | I            | Gain<br>CAV0       |
| 4      | D1       |      |                                                            |                           | ~              | <del></del>          |                              | 0                            | AD5 A      | AD5 A           |   |                                            |              | FCSW               |
|        | DO       |      |                                                            |                           | -<br>-         | 0                    |                              | 0                            | AD4 AI     | AD4 AI          |   |                                            |              | 0                  |
|        | D3 D2    |      |                                                            |                           |                |                      |                              | 0 DCOF                       | AD3 AD2    | AD3 AD2         |   |                                            |              |                    |
| Data 5 | 2<br>D1  |      |                                                            |                           |                |                      |                              | DF 0                         | 2 AD1      | 2 AD1           |   |                                            |              |                    |
|        | DO       |      |                                                            |                           |                |                      |                              | 0                            | 11 AD0     |                 |   |                                            |              |                    |
|        | 0 D3     |      |                                                            |                           |                |                      |                              |                              | 2<br>2     | AD0 FML         |   |                                            |              |                    |
|        | 3 D2     |      |                                                            |                           |                |                      |                              |                              |            | FMUT LRWO BSBST |   |                                            | 1            |                    |
| Data 6 | 2 D1     |      |                                                            |                           |                |                      |                              |                              |            | NO BSB          |   |                                            |              |                    |
|        | DO       | <br> |                                                            |                           |                |                      |                              |                              |            | ST BBSL         |   | 1                                          |              |                    |

Table 1-1.

| ō             |
|---------------|
| .≃            |
| Ħ             |
| <sup>10</sup> |
| <u>.</u>      |
| =             |
| σ             |
| ÷             |
| 1             |
| <u> </u>      |
|               |
| 5             |
| ×             |
| x             |
| ~             |
| Ľ             |

| ata 6   | 5          | Ι                |                                            | 1        | 1                                     | 1                     |                           |            |                    |                              |          |          |
|---------|------------|------------------|--------------------------------------------|----------|---------------------------------------|-----------------------|---------------------------|------------|--------------------|------------------------------|----------|----------|
| ata     | ~          |                  |                                            | I        |                                       |                       | I                         | 0          |                    |                              |          |          |
| Dati    | 5          | I                | I                                          | I        | I                                     | I                     | Ι                         | 0          | I                  | I                            | l        | I        |
|         | 5          |                  |                                            |          |                                       |                       | I                         | 0          | 1                  |                              |          |          |
|         | D3         | I                |                                            | I        |                                       |                       | I                         | 0          | 1                  |                              |          |          |
|         | 8          |                  |                                            |          |                                       |                       | 0                         | 0          |                    |                              |          |          |
| 15      | 5          |                  |                                            |          |                                       |                       | 0                         | 0          |                    |                              |          |          |
| Data 5  | D2         |                  |                                            |          |                                       |                       | 0                         | 0          |                    |                              |          |          |
|         | D3         |                  |                                            |          |                                       |                       | 0                         | 0          |                    |                              | l        |          |
|         | 8          | I                |                                            |          | 0                                     | 0                     | 0                         | 0          | 1                  |                              | I        | 0        |
| 4 6     | Б          |                  |                                            |          | 0                                     | ~                     | 0                         | 0          | 1                  |                              | I        | 0        |
| Data 4  | D2         |                  |                                            |          | 0                                     | 0                     | 0                         | 0          | 1                  |                              |          | 0        |
|         | B          |                  |                                            |          | 0                                     | 0                     | 0                         | 0          | 1                  |                              |          | 0        |
|         | 8          |                  | I                                          |          | 0                                     | 0                     | 0                         | 0          | 1                  |                              | 0        | 0        |
| a3      | 5          |                  | I                                          | I        | 0                                     | ~                     | 0                         | 0          |                    |                              | 0        | 0        |
| Data 3  | D2         |                  | l                                          | I        | 0                                     | 0                     | 0                         | 0          |                    |                              | 0        | 0        |
|         | B3         | I                | I                                          |          | 0                                     | 0                     | 0                         | 0          | 1                  |                              | 0        | 0        |
|         | ß          | I                |                                            | I        | ~                                     | 0                     | 0                         | 0          | 1                  |                              | 0        | 0        |
| Data 2  | 5          |                  | I                                          |          | 0                                     | 0                     | 0                         | 0          |                    |                              | ۲        | 0        |
| Dat     | D2         |                  |                                            |          | 0                                     | 0                     | 0                         | 0          | I                  |                              | 1        | 0        |
|         | D3         |                  |                                            |          | 0                                     | 0                     | 0                         | 0          |                    |                              | 1        | 0        |
| ŭ       | DQ         | 0                | -                                          | -        | 0                                     | 0                     | 0                         | 1          | 0                  | 0                            | 0        | 0        |
| Data 1  | 5          | 0                | 0                                          | ~        | 0                                     | 0                     | 0                         | Ł          | -                  | -                            | 0        | 0        |
| Dat     | D2         | 0                | -                                          | -        | 0                                     | 0                     | 0                         | 0          | 0                  | -                            | 0        | 0        |
|         | B          | 0                | 0                                          | 0        | 0                                     | 0                     | 0                         | 0          | 0                  | 0                            | 0        | 0        |
|         | 8          | 0                | -                                          | 0        | -                                     | 0                     | 7                         | 0          | -                  | 0                            | 1        | 0        |
|         | 5          | 0                | 0                                          | ~        | ~                                     | 0                     | 0                         | 1          | -                  | 0                            | 0        | -        |
|         | D2         | ~                | -                                          | -        | -                                     | 0                     | 0                         | 0          | 0                  | 1                            | 1        | -        |
|         | D3         | 0                | 0                                          | 0        | 0                                     | ~                     | ~                         | ~          | ~                  | ~                            | -        | -        |
| Command |            | Auto<br>sequence | Blind (A, E),<br>Overflow (C)<br>Brake (B) | Kick (D) | Auto sequence (N)<br>track jump count | MODE<br>specification | Function<br>specification | Audio CTRL | Serial bus<br>CTRL | Servo coefficient<br>setting | CLV CTRL | CLV mode |
|         | nar<br>Reg | 4                | 2<br>L                                     | 9        | ~                                     | œ                     | ര                         | A          | ۵                  | U                            | D        | ш        |

Table 1-2.

– 14 –

#### 1-1. The meaning of the data for each address is explained below.

#### \$4X commands

| Command       | AS3 | AS2 | AS1 | AS0 |
|---------------|-----|-----|-----|-----|
| CANCEL        | 0   | 0   | 0   | 0   |
| FOCUS-ON      | 0   | 1   | 1   | 1   |
| 1 TRACK JUMP  | 1   | 0   | 0   | RXF |
| 10 TRACK JUMP | 1   | 0   | 1   | RXF |
| 2N TRACK JUMP | 1   | 1   | 0   | RXF |
| N TRACK MOVE  | 1   | 1   | 1   | RXF |

RXF = 0 FORWARD

RXF = 1 REVERSE

• When the Focus-on command (\$47) is canceled (\$40), \$02 is sent and the auto sequence is interrupted.

• When the Track jump/move commands (\$48 to \$4F) are canceled (\$40), \$25 is sent and the auto sequence is interrupted.

#### \$5X commands

Auto sequence timer setting

Setting timers: A, E, C, B

| Command                     | D3     | D2     | D1     | D0     |
|-----------------------------|--------|--------|--------|--------|
| Blind (A, E), Over flow (C) | 0.18ms | 0.09ms | 0.05ms | 0.02ms |
| Brake (B)                   | 0.36ms | 0.18ms | 0.09ms | 0.05ms |

**Ex.)** D2 = D0 = 1, D3 = D1 = 0 (Initial Reset)

A = E = C = 0.11 ms

B = 0.23ms

#### \$6X commands

Auto sequence timer setting

Setting timer: D

| Command  | D3     | D2    | D1    | D0     |
|----------|--------|-------|-------|--------|
| KICK (D) | 11.6ms | 5.8ms | 2.9ms | 1.45ms |

**Ex.)** D3 = 0, D2 = D1 = D0 = 1(Initial Reset)

D = 10.15ms

#### \$7X commands

Auto sequence track jump/move count setting (N)

| Command                                   |                 | Dat             | ta 1            |                 |     | Da              | ta 2           |                |                | Da             | ta 3           |    |                | Dat            | a 4            |    |
|-------------------------------------------|-----------------|-----------------|-----------------|-----------------|-----|-----------------|----------------|----------------|----------------|----------------|----------------|----|----------------|----------------|----------------|----|
| Commanu                                   | D3              | D2              | D1              | D0              | D3  | D2              | D1             | D0             | D3             | D2             | D1             | D0 | D3             | D2             | D1             | D0 |
| Auto sequence track<br>jump count setting | 2 <sup>15</sup> | 2 <sup>14</sup> | 2 <sup>13</sup> | 2 <sup>12</sup> | 211 | 2 <sup>10</sup> | 2 <sup>9</sup> | 2 <sup>8</sup> | 2 <sup>7</sup> | 2 <sup>6</sup> | 2 <sup>5</sup> | 24 | 2 <sup>3</sup> | 2 <sup>2</sup> | 2 <sup>1</sup> | 20 |

This command is used to set N when a 2N track jump and an N track move are executed for auto sequence.

- The maximum track count is 65,535, but note that with 2N track jumps the maximum track jump count is determined by the mechanical limitations of the optical system.
- The number of track jump is counted according to the signals input from the CNIN pin.

#### \$8X commands

| Command               |       | Dat | ta 1           |      |             | Da | ta 2 |             |      | Dat  | ta 3 |      |
|-----------------------|-------|-----|----------------|------|-------------|----|------|-------------|------|------|------|------|
| Commanu               | D3    | D2  | D1             | D0   | D3          | D2 | D1   | D0          | D3   | D2   | D1   | D0   |
| MODE<br>specification | CDROM |     | DOUT<br>ON/OFF | WSEL | VCO<br>SEL1 | 0  | SOCT | VCO<br>SEL2 | KSL3 | KSL2 | KSL1 | KSL0 |

\_\_\_\_\_ See the \$BX commands.

|    | Dat | a 4 |    |
|----|-----|-----|----|
| D3 | D2  | D1  | D0 |
| 0  | 0   | 1   | 0  |

| Command bit | C2PO timing                  | Processing                                                                    |
|-------------|------------------------------|-------------------------------------------------------------------------------|
| CDROM = 1   | See the Timing<br>Chart 1-1. | CDROM mode; average value interpolation and pre-value hold are not performed. |
| CDROM = 0   | See the Timing<br>Chart 1-1. | Audio mode; average value interpolation and pre-value hold are performed.     |

| Command bit   | Processing                                                              |
|---------------|-------------------------------------------------------------------------|
| DOUT Mute = 1 | Digital Out output is muted. (DA output is not muted.)                  |
| DOUT Mute = 0 | When no other mute conditions are set, Digital Out output is not muted. |

| Command bit     | Processing                                   |
|-----------------|----------------------------------------------|
| DOUT ON/OFF = 1 | Digital Out is output from the DOUT pin.     |
| DOUT ON/OFF = 0 | Digital Out is not output from the DOUT pin. |

| Command bit | Sync protection window width | Application                         |
|-------------|------------------------------|-------------------------------------|
| WSEL = 1    | ±26 channel clock*1          | Anti-rolling is enhanced.           |
| WSEL = 0    | ±6 channel clock             | Sync window protection is enhanced. |

\*1 In normal-speed playback, channel clock = 4.3218MHz.

|         | Command bit |      | Processing                                                                                        |
|---------|-------------|------|---------------------------------------------------------------------------------------------------|
| VCOSEL1 | KSL3        | KSL2 | Trocessing                                                                                        |
| 0       | 0           | 0    | Multiplier PLL VCO1 is set to normal speed, and the output is 1/1 frequency-divided.              |
| 0       | 0           | 1    | Multiplier PLL VCO1 is set to normal speed, and the output is 1/2 frequency-divided.              |
| 0       | 1           | 0    | Multiplier PLL VCO1 is set to normal speed, and the output is 1/4 frequency-divided.              |
| 0       | 1           | 1    | Multiplier PLL VCO1 is set to normal speed, and the output is 1/8 frequency-divided.              |
| 1       | 0           | 0    | Multiplier PLL VCO1 is set to high speed <sup>*1</sup> , and the output is 1/1 frequency-divided. |
| 1       | 0           | 1    | Multiplier PLL VCO1 is set to high speed <sup>*1</sup> , and the output is 1/2 frequency-divided. |
| 1       | 1           | 0    | Multiplier PLL VCO1 is set to high speed <sup>*1</sup> , and the output is 1/4 frequency-divided. |
| 1       | 1           | 1    | Multiplier PLL VCO1 is set to high speed <sup>*1</sup> , and the output is 1/8 frequency-divided. |

\*1 Approximately twice the normal speed.

| Command bit |      | t    | Processing                                                                                       |
|-------------|------|------|--------------------------------------------------------------------------------------------------|
| VCOSEL2     | KSL1 | KSL0 | Tiocessing                                                                                       |
| 0           | 0    | 0    | Wide-band PLL VCO2 is set to normal speed, and the output is 1/1 frequency-divided.              |
| 0           | 0    | 1    | Wide-band PLL VCO2 is set to normal speed, and the output is 1/2 frequency-divided.              |
| 0           | 1    | 0    | Wide-band PLL VCO2 is set to normal speed, and the output is 1/4 frequency-divided.              |
| 0           | 1    | 1    | Wide-band PLL VCO2 is set to normal speed, and the output is 1/8 frequency-divided.              |
| 1           | 0    | 0    | Wide-band PLL VCO2 is set to high speed <sup>*2</sup> , and the output is 1/1 frequency-divided. |
| 1           | 0    | 1    | Wide-band PLL VCO2 is set to high speed <sup>*2</sup> , and the output is 1/2 frequency-divided. |
| 1           | 1    | 0    | Wide-band PLL VCO2 is set to high speed <sup>*2</sup> , and the output is 1/4 frequency-divided. |
| 1           | 1    | 1    | Wide-band PLL VCO2 is set to high speed <sup>*2</sup> , and the output is 1/8 frequency-divided. |

 $^{\ast_{\mathbf{2}}}$  Approximately twice the normal speed.

SONY



#### Data 1 Data 2 Data 3 Data 4 Command D3 D2 D1 D0 D3 to D1 D0 D3 D2 D1 D0 D3 D2 D1 D0 DSPB Function MCSL CKOSL1 CKOSL0 ZDPL ZMUT 0 0 0 000 SYCOF 0 ON/OFF specifications OPSL1 Data 5 D2 D1 D0 D3

#### \$9X commands (OPSL1 = 0)

\* Data 2 D0 and subsequent data are DF/DAC function settings.

#### \$9X commands (OPSL1 = 1)

\* Data 2 D0 and subsequent data are DF/DAC function settings.

| Command                    |    | Data 1         |    | Data 1 Data 2 |          |       | ta 2 | Data 3 |        |        |      | Data 4 |    |    |  |
|----------------------------|----|----------------|----|---------------|----------|-------|------|--------|--------|--------|------|--------|----|----|--|
| Commanu                    | D3 | D2             | D1 | D0            | D3 to D1 | D0    | D3   | D2     | D1     | D0     | D3   | D2     | D1 | D0 |  |
| Function<br>specifications | 0  | DSPB<br>ON/OFF | 0  | 0             | 000      | SYCOF | 1    | MCSL   | CKOSL1 | CKOSL0 | ZDPL | ZMUT   | 0  | 0  |  |

OPSL1

| Data 5 |      |    |    |  |  |  |  |
|--------|------|----|----|--|--|--|--|
| D3     | D2   | D1 | D0 |  |  |  |  |
| 0      | DCOF | 0  | 0  |  |  |  |  |

| Command bit | Processing                           |
|-------------|--------------------------------------|
| DSPB = 1    | Double-speed playback (CD-DSP block) |
| DSPB = 0    | Normal-speed playback (CD-DSP block) |

| Command bit | Processing             |  |  |  |  |  |  |
|-------------|------------------------|--|--|--|--|--|--|
| SYCOF = 1   | LRCK asynchronous mode |  |  |  |  |  |  |
| SYCOF = 0   | Normal operation       |  |  |  |  |  |  |

\* Set SYCOF = 0 in advance when setting the \$AX command LRWO to 1.

| Command bit | Processing          |
|-------------|---------------------|
| OPSL1 = 1   | DCOF can be set.    |
| OPSL1 = 0   | DCOF cannot be set. |

| Command bit Processing                                                     |                                                                   |  |  |  |  |  |
|----------------------------------------------------------------------------|-------------------------------------------------------------------|--|--|--|--|--|
| MCSL = 1 DF/DAC block master clock selection. Crystal = 768Fs (33.8688MHz) |                                                                   |  |  |  |  |  |
| MCSL = 0                                                                   | DF/DAC block master clock selection. Crystal = 384Fs (16.9344MHz) |  |  |  |  |  |

| Comm   | and bit | Processing                                                          |  |  |  |  |  |  |
|--------|---------|---------------------------------------------------------------------|--|--|--|--|--|--|
| CKOSL1 | CKOSL0  | Flocessing                                                          |  |  |  |  |  |  |
| 0      | 0       | The CKOUT pin output is 1/1-frequency divided of the crystal input. |  |  |  |  |  |  |
| 0      | 1       | The CKOUT pin output is 1/2-frequency divided of the crystal input. |  |  |  |  |  |  |
| 1      | 0       | The CKOUT pin output is 1/4-frequency divided of the crystal input. |  |  |  |  |  |  |
| 1      | 1       | The CKOUT pin output is fixed to low.                               |  |  |  |  |  |  |

| Command bit | Processing                                  |  |  |  |  |  |  |
|-------------|---------------------------------------------|--|--|--|--|--|--|
| ZDPL = 1    | MUT and RMUT pins are set to high for mute. |  |  |  |  |  |  |
| ZDPL = 0    | LMUT and RMUT pins are set to low for mute. |  |  |  |  |  |  |

\* See the description of "Mute Flag Output" for the conditions of the mute flag output.

| Command bit | Processing                  |  |  |  |  |  |  |
|-------------|-----------------------------|--|--|--|--|--|--|
| ZMUT = 1    | Zero detection mute is on.  |  |  |  |  |  |  |
| ZMUT = 0    | Zero detection mute is off. |  |  |  |  |  |  |

| Command bit | Processing        |
|-------------|-------------------|
| DCOF = 1    | DC offset is off. |
| DCOF = 0    | DC offset is on.  |

 $^{*}$  DCOF can be set when OPSL is 1.

 $^{\ast}$  Set the DC offset to off when the zero detection mute is on.

#### \$AX commands (OPSL2=0)

\* Data 2 and subsequent data are DF/DAC function settings.

| Command    |    | Dat | a 1  |     |    | Dat | Data 3 |      |      |    |
|------------|----|-----|------|-----|----|-----|--------|------|------|----|
| Command    | D3 | D2  | D1   | D0  | D3 | D2  | D1     | D0   | D3   | D2 |
| Audio CTRL | 0  | 0   | Mute | ATT | 0  | 0   | 0      | EMPH | SMUT | 0  |
|            |    |     |      |     |    |     |        |      |      |    |

#### OPSL2

| Dat | ta 3 | a 3 Data 4 |     |     |     | Data 5 |     |     |     | Data 6 |    |    |    |
|-----|------|------------|-----|-----|-----|--------|-----|-----|-----|--------|----|----|----|
| D1  | D0   | D3         | D2  | D1  | D0  | D3     | D2  | D1  | D0  | D3     | D2 | D1 | D0 |
| AD9 | AD8  | AD7        | AD6 | AD5 | AD4 | AD3    | AD2 | AD1 | AD0 | _      | _  |    |    |

\$AX commands (OPSL2 = 1)

\* Data 2 and subsequent data are DF/DAC function settings.

| Commond    |    | Dat | a 1  |     |    | Dat | Data 3 |      |      |    |
|------------|----|-----|------|-----|----|-----|--------|------|------|----|
| Command -  | D3 | D2  | D1   | D0  | D3 | D2  | D1     | D0   | D3   | D2 |
| Audio CTRL | 0  | 0   | Mute | ATT | 0  | 0   | 1      | EMPH | SMUT | 0  |

OPSL2

| Dat | ta 3 |     | Dat | a 4 | 4 Data 5 |     |     |     |     | Data 6 |      |       |      |
|-----|------|-----|-----|-----|----------|-----|-----|-----|-----|--------|------|-------|------|
| D1  | D0   | D3  | D2  | D1  | D0       | D3  | D2  | D1  | D0  | D3     | D2   | D1    | D0   |
| AD9 | AD8  | AD7 | AD6 | AD5 | AD4      | AD3 | AD2 | AD1 | AD0 | FMUT   | LRWO | BSBST | BBSL |

| Command bit | Processing                                                              |
|-------------|-------------------------------------------------------------------------|
| Mute = 1    | CD-DSP block mute is on. The zero data is output from the CD-DSP block. |
| Mute = 0    | CD-DSP block mute is off.                                               |

| Command bit | Processing                                                 |
|-------------|------------------------------------------------------------|
| ATT = 1     | Attenuation (-12dB) is applied to the CD-DSP block output. |
| ATT = 0     | Attenuation of the CD-DSP block output is off.             |

| Command bit Meaning |                                           |  |  |  |  |  |
|---------------------|-------------------------------------------|--|--|--|--|--|
| OPSL2 = 1           | FMUT, LRWO, BSBST and BBSL can be set.    |  |  |  |  |  |
| OPSL2 = 0           | FMUT, LRWO, BSBST and BBSL cannot be set. |  |  |  |  |  |

| Command bit | Processing          |  |  |  |  |
|-------------|---------------------|--|--|--|--|
| EMPH = 1    | De-emphasis is on.  |  |  |  |  |
| EMPH = 0    | De-emphasis is off. |  |  |  |  |

\* If either the EMPHI pin or EMPH is high, de-emphasis is on.

| Command bit | Processing        |  |  |  |  |
|-------------|-------------------|--|--|--|--|
| SMUT = 1    | Soft mute is on.  |  |  |  |  |
| SMUT = 0    | Soft mute is off. |  |  |  |  |

\* If either the SYSM pin or SMUT is high, soft mute is on.

| Command bit | Meaning          |  |  |  |
|-------------|------------------|--|--|--|
| AD9 to 0    | Attenuation data |  |  |  |

The attenuation data consists of 10 bits, and is set as follows.

| Attenuation data  | Audio output          |
|-------------------|-----------------------|
| 3FFh              | 0dB                   |
| 3FEh<br>3FDh<br>: | –0.0085dB<br>–0.017dB |
| 001h              | –60.198dB             |
| 000h              | -∞                    |

1023 settings are available because the attenuation data (AD9 to AD0) consists of 10 bits.

The audio output for 001h to 3FFh can be obtained by the following equation.

Audio output =  $20 \log \frac{\text{attenuation data}}{1024}$  [dB]

| Command bit | Meaning             |  |  |  |  |
|-------------|---------------------|--|--|--|--|
| FMUT = 1    | Forced mute is on.  |  |  |  |  |
| FMUT = 0    | Forced mute is off. |  |  |  |  |

\* FMUT can be set when OPSL2 is 1.

| Command bit | Meaning                |  |  |  |  |  |
|-------------|------------------------|--|--|--|--|--|
| LRWO = 1    | Forced sync mode Note) |  |  |  |  |  |
| LRWO = 0    | Normal operation       |  |  |  |  |  |

\* LRWO can be set when OPSL2 is 1.

\* Set the 9X command SYCOF = 0 in advance when setting LRWO to 1.

**Note)** Synchronization is performed at the first LRCK falling edge during reset, so that normally this mode is unnecessary. However, synchronization can be forcibly applied by setting LRWO to 1.

| Command bit | Processing         |  |  |  |
|-------------|--------------------|--|--|--|
| BSBST = 1   | Bass boost is on.  |  |  |  |
| BSBST = 0   | Bass boost is off. |  |  |  |

\* BSBSTcan be set when OPSL2 is 1.

| Command bit | Processing         |  |  |  |  |  |
|-------------|--------------------|--|--|--|--|--|
| BBSL = 1    | Bass boost is Max. |  |  |  |  |  |
| BBSL = 0    | Bass boost is Mid. |  |  |  |  |  |

\* BBSL can be set when OPSL2 is 1.

| mode    | ~      | Peak meter edge of XLAT. |        | XLAT. Sub Q is loaded to the register with each SCOR, | and peak meter is loaded when a peak is detected. |        |        |
|---------|--------|--------------------------|--------|-------------------------------------------------------|---------------------------------------------------|--------|--------|
| SL0 n   | 0 SubQ |                          | 0 SENS |                                                       | 1<br>A                                            | в<br>0 | ں<br>٦ |
| SL1     | 0      | 0                        |        | - 0                                                   | 0                                                 | -      | ~      |
| SOCT    | 0      | 0                        | 0      | o ←                                                   | ~                                                 | -      | -      |
|         | DO     | 0                        | 7      |                                                       |                                                   |        |        |
| a 1     | D1     | CPUSR                    |        |                                                       |                                                   |        |        |
| Data    | D2     | SL0                      |        |                                                       |                                                   |        |        |
|         | D3     | SL1                      |        |                                                       |                                                   |        |        |
| Command |        | Serial bus               |        |                                                       |                                                   |        |        |

| Signal                | Description                                                                                                                                                      |  |  |  |  |
|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| PER0 to 7             | RF jitter amount (used to adjust the focus bias). 8-bit binary data in PER0 = LSB, PER7 = MSB                                                                    |  |  |  |  |
| FOK                   | Focus OK                                                                                                                                                         |  |  |  |  |
| GFS                   | High when the frame sync and the insertion protection timing match.                                                                                              |  |  |  |  |
| LOCK                  | GFS is sampled at 460Hz; when GFS is high, a high signal is output. If GFS is low eight consecutive samples, a low signal is output.                             |  |  |  |  |
| EMPH                  | High when the playback disc has emphasis.                                                                                                                        |  |  |  |  |
| ALOCK                 | K GFS is sampled at 460Hz; when GFS is high eight consecutive samples, a high signal is output. If GFS is low eight consecutive samples, a low signal is output. |  |  |  |  |
| VF0 to 7              | Used during CAV-W mode. Results of measuring the disc rotational velocity.<br>(See the Timing Chart 2-3.) VF0 = LSB, VF7 = MSB.                                  |  |  |  |  |
| SPOA to D             | SPOA to D pin inputs.                                                                                                                                            |  |  |  |  |
| WFCK                  | Write frame clock output.                                                                                                                                        |  |  |  |  |
| SCOR                  | High when either subcode sync S0 or S1 is detected.                                                                                                              |  |  |  |  |
| GTOP                  | High when the sync protection window is released.                                                                                                                |  |  |  |  |
| RFCK                  | Read frame clock output.                                                                                                                                         |  |  |  |  |
| XRAOF                 | Low when the built-in 16K RAM exceeds the ±4 frame jitter margin.                                                                                                |  |  |  |  |
| L0 to L7,<br>R0 to R7 | Peak meter register output. L0 to 7 are the left-channel and R0 to 7 are the right-channel peak data. L0 and R0 are LSB.                                         |  |  |  |  |

| C1F1 | C1F2 | C1 correction status    |
|------|------|-------------------------|
| 0    | 0    | No Error                |
| 1    | 0    | Single Error Correction |
| 1    | 1    | Irretrievable Error     |

| C2F1 | C2F2 | C2 correction status    |
|------|------|-------------------------|
| 0    | 0    | No Error                |
| 1    | 0    | Single Error Correction |
| 1    | 1    | Irretrievable Error     |

| Command bit | Processing        |
|-------------|-------------------|
| CPUSR = 1   | XLON pin is high. |
| CPUSR = 0   | XLON pin is low.  |

#### Peak meter

| -<br>XLAT |                                                                                                                                   |
|-----------|-----------------------------------------------------------------------------------------------------------------------------------|
| SQCK      |                                                                                                                                   |
| SQSO      | $\int L0 \int L1 \int L2 \int L3 \int L4 \int L5 \int L6 \int L7 \int R0 \int R1 \int R2 \int R3 \int R4 \int R5 \int R6 \int R7$ |
| (Peak me  | r) '                                                                                                                              |

The LSI is set to peak detection mode by setting SOCT = 0, SL1 = 0 and SL0 = 1 with the \$X and \$BX commands. In peak detection mode, the SQSO output is connected to the peak detection register. The maximum PCM data values (absolute value, upper 8 bits) for the left and right channels can be read out from SQSO by inputting 16 clocks to SQCK. Peak detection is not performed while inputting to SQCK, and the peak detection register does not change during readout. This SQCK input is judged using a retriggerable monostable multivibrator with a time constant of 270 to 400µs. Set the time for which SQCK input is high to 270µs or less. Peak detection restarts from 270 to 400µs after SQCK input.

The peak detection register is reset to zero for each readout (16 clocks input to SQCK). The maximum value during peak detection mode is detected and held in this condition until the next readout. When setting the LSI to peak detection mode, perform readout one time initially to reset the peak detection register.

Pre-value hold and average value interpolation data are also detected by peak detection.

#### **\$CX commands**

| Command                   | D3           | D2           | D1           | D0           |
|---------------------------|--------------|--------------|--------------|--------------|
| Servo coefficient setting | Gain<br>MDP1 | Gain<br>MDP0 | Gain<br>MDS1 | Gain<br>MDS0 |
| CLV CTRL (\$DX)           |              |              |              | Gain<br>CLVS |

• CLV mode gain setting: GCLVS

| Gain<br>MDS1 | Gain<br>MDS0 | Gain<br>CLVS | GCLVS |
|--------------|--------------|--------------|-------|
| 0            | 0            | 0            | –12dB |
| 0            | 0            | 1            | –6dB  |
| 0            | 1            | 0            | –6dB  |
| 0            | 1            | 1            | 0dB   |
| 1            | 0            | 0            | 0dB   |
| 1            | 0            | 1            | +6dB  |

• CLVP mode gain setting: GMDP, GMDS

| Gain<br>MDP1 | Gain<br>MDP0 | GMDP |
|--------------|--------------|------|
| 0            | 0            | –6dB |
| 0            | 1            | 0dB  |
| 1            | 0            | +6dB |

| Gain<br>MDS1 | Gain<br>MDS0 | GMDS |
|--------------|--------------|------|
| 0            | 0            | –6dB |
| 0            | 1            | 0dB  |
| 1            | 0            | +6dB |

#### **\$DX commands**

| Command  | Data 1         |    |    |              |     |     |     | Data 3 |     |     |     |     |
|----------|----------------|----|----|--------------|-----|-----|-----|--------|-----|-----|-----|-----|
| Commanu  | D3             | D2 | D1 | D0           | D3  | D2  | D1  | D0     | D3  | D2  | D1  | D0  |
| CLV CTRL | DCLV<br>PWM MD | ТВ | TP | Gain<br>CLVS | VP7 | VP6 | VP5 | VP4    | VP3 | VP2 | VP1 | VP0 |

- See the \$CX commands.

| Command bit     | Description                                                                                       |
|-----------------|---------------------------------------------------------------------------------------------------|
| DCLV PWM MD = 1 | Digital CLV PWM mode specified. Both MDS and MDP are used. CLV-W and CAV-W modes can not be used. |
| DCLV PWM MD = 0 | Digital CLV PWM mode specified. Ternary MDP values are output. CLV-W and CAV-W modes can be used. |

| Command bit | Description                                     |
|-------------|-------------------------------------------------|
| TB = 0      | Bottom hold at a cycle of RFCK/32 in CLVS mode. |
| TB = 1      | Bottom hold at a cycle of RFCK/16 in CLVS mode. |
| TP = 0      | Peak hold at a cycle of RFCK/4 in CLVS mode.    |
| TP = 1      | Peak hold at a cycle of RFCK/2 in CLVS mode.    |

The rotational velocity R of the spindle can be expressed with the following equation.

| Command bit       | Description                       |
|-------------------|-----------------------------------|
| VP0 to 7 = F0 (H) | Playback at half (normal) speed   |
| :                 | to                                |
| VP0 to 7 = E0 (H) | Playback at normal (double) speed |

$$R = \frac{256 - n}{32}$$

R: Relative velocity at normal speed = 1 n: VP0 to 7 setting value

#### Note)

- Values in parentheses are for when DSPB is 1.
- Values when crystal is 16.9344 MHz and XTSL is low or when crystal is 33.8688 MHz and XTSL is high.
- VP0 to 7 setting values are valid in CAV-W mode.





#### **\$EX commands**

| Command  | Data 1 |     |     | Data 2 |      |      | Data 3 |      |      |      |      |      |
|----------|--------|-----|-----|--------|------|------|--------|------|------|------|------|------|
| Commanu  | D3     | D2  | D1  | D0     | D3   | D2   | D1     | D0   | D3   | D2   | D1   | D0   |
| CLV mode | CM3    | CM2 | CM1 | CM0    | EPWM | SPDC | ICAP   | SFSL | VC2C | HIFC | LPWR | VPON |

| Command bit |     |     |     | Mode  | Description                                                                                                                             |  |
|-------------|-----|-----|-----|-------|-----------------------------------------------------------------------------------------------------------------------------------------|--|
| CM3         | CM2 | CM1 | CM0 | woue  | Description                                                                                                                             |  |
| 0           | 0   | 0   | 0   | STOP  | Spindle stop mode.*1                                                                                                                    |  |
| 1           | 0   | 0   | 0   | KICK  | Spindle forward rotation mode.*1                                                                                                        |  |
| 1           | 0   | 1   | 0   | BRAKE | Spindle reverse rotation mode. Valid only when LPWR = 0, in any modes.*1                                                                |  |
| 1           | 1   | 1   | 0   | CLVS  | Rough servo mode. When the RF-PLL circuit isn't locked, this mode is used to adjust the disc rotations within the RF-PLL capture range. |  |
| 1           | 1   | 1   | 1   | CLVP  | PLL servo mode.                                                                                                                         |  |
| 0           | 1   | 1   | 0   | CLVA  | Automatic CLVS/CLVP switching mode.<br>Used for normal playback.                                                                        |  |

 $^{*1}$  See the Timing Charts 1-2 to 1-7.

|      |      |      | Comm | and bit | Mode | Description |      |       |                                                |
|------|------|------|------|---------|------|-------------|------|-------|------------------------------------------------|
| EPWM | SPDC | ICAP | SFSL | VC2C    | HIFC | LPWR        | VPON | Mode  | Description                                    |
| 0    | 0    | 0    | 0    | 0       | 0    | 0           | 0    | CLV-N | Crystal reference CLV servo.                   |
| 0    | 0    | 0    | 0    | 1       | 1    | 0           | 0    | CLV-W | Used for playback in CLV-W mode.* <sup>2</sup> |
| 0    | 1    | 1    | 0    | 0       | 1    | 0           | 1    | CAV-W | Spindle control with VP0 to 7.                 |
| 1    | 0    | 1    | 0    | 0       | 1    | 0           | 1    | CAV-W | Spindle control with the external PWM.         |

\*2 Figs. 3-1 and 3-2 show the control flow with the microcomputer software in CLV-W mode.

| Command  | Data 4       |              |      |    |  |  |  |
|----------|--------------|--------------|------|----|--|--|--|
| Commanu  | D3           | D2           | D1   | D0 |  |  |  |
| SPD mode | Gain<br>CAV1 | Gain<br>CAV0 | FCSW | 0  |  |  |  |

| Gain<br>CAV1 | Gain<br>CAV0 | Gain  |
|--------------|--------------|-------|
| 0            | 0            | 0dB   |
| 0            | 1            | –6dB  |
| 1            | 0            | –12dB |
| 1            | 1            | –18dB |

• This sets the gain when controlling the spindle with the phase comparator in CAV-W mode.

| Command bit | Processing                                                     |
|-------------|----------------------------------------------------------------|
| FCSW = 0    | The VPCO2 pin is not used and is high impedance.               |
| FCSW = 1    | The VPCO2 pin is used and the pin signal is the same as VPCO1. |

| Mode  | DCLV<br>PWM MD  | LPWR    | Command | Timing chart |
|-------|-----------------|---------|---------|--------------|
|       |                 |         | KICK    | 1-2 (a)      |
|       | 0               | 0       | BRAKE   | 1-2 (b)      |
| CLV-N |                 |         | STOP    | 1-2 (c)      |
|       |                 |         | KICK    | 1-3 (a)      |
|       | 1               | 0       | BRAKE   | 1-3 (b)      |
|       |                 |         | STOP    | 1-3 (c)      |
|       |                 | 0 BRAKE | KICK    | 1-4 (a)      |
|       |                 |         | 1-4 (b) |              |
| CLV-W | 0               |         | STOP    | 1-4 (c)      |
|       | 0               | KICK    | 1-5 (a) |              |
|       | 1 BRAKE<br>STOP | 1-5 (b) |         |              |
|       |                 |         | STOP    | 1-5 (c)      |
|       |                 |         | KICK    | 1-6 (a)      |
|       |                 | 0       | BRAKE   | 1-6 (b)      |
| CAV-W | 0               |         | STOP    | 1-6 (c)      |
|       | U               |         | KICK    | 1-7 (a)      |
|       |                 | 1       | BRAKE   | 1-7 (b)      |
|       |                 |         | STOP    | 1-7 (c)      |

| Mode   | DCLV<br>PWM MD | LPWR | Timing chart    |
|--------|----------------|------|-----------------|
| CLV-N  | 0              | 0    | 1-8             |
|        | 1              | 0    | 1-9             |
| CLV-W  | 0              | 0    | 1-10            |
| CLV-VV | 0              | 1    | 1-11            |
|        |                | 0    | 1-12 (EPWM = 0) |
|        | 0              | 1    | 1-13 (EPWM = 0) |
| CAV-W  | 0              | 0    | 1-14 (EPWM = 1) |
|        |                | 1    | 1-15 (EPWM = 1) |

**Note)** The CLV-W and CAV-W modes support control only by the ternary output of the MDP pin. Therefore, when using the CLV-W and CAV-W modes, set DCLV PWM MD to 0.

#### **Timing Chart 1-2**



**Timing Chart 1-3 CLV-N mode** DCLV PWM MD = 1, LPWR = 0





CLV-W mode (when following the spindle rotational velocity) DCLV PWM MD = LPWR = 0



#### Timing Chart 1-5

CLV-W mode (when following the spindle rotational velocity) DCLV PWM MD = 0, LPWR = 1



Timing Chart 1-6 CAV-W mode DCLV PWM MD = LPWR = 0



Timing Chart 1-7 CAV-W mode DCLV PWM MD = 0, LPWR = 1



#### Timing Chart 1-8

**CLV-N mode** DCLV PWM MD = LPWR = 0





#### Timing Chart 1-11 CLV-W mode DCLV PWM MD = 0, LPWR = 1





The BRAKE pulse is masked when LPWR = 1.

#### Timing Chart 1-12 CAV-W mode EPWM = DCLV PWM MD = LPWR = 0



Timing Chart 1-13 CAV-W mode EPWM = DCLV PWM MD = 0, LPWR = 1



The BRAKE pulse is masked when LPWR = 1.

**Timing Chart 1-14** 

**CAV-W mode** EPWM = 1, DCLV PWM MD = LPWR = 0





The BRAKE pulse is masked when LPWR = 1.

**Note)** The CLV-W and CAV-W modes support control only by the ternary output of the MDP pin. Therefore, when using the CLV-W and CAV-W modes, set DCLV PWM MD to 0.

#### 1-2. Description of SENS Output

The following signals are output from SENS, depending on the microcomputer serial register value (latching not required).

| Microcomputer serial register value (latching not required) | SENS<br>output | Meaning                                                                                                                     |
|-------------------------------------------------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------|
| \$0X, 1X, 2X, 3X                                            | SEIN           | SEIN, a signal input to this LSI from the SSP, is output.                                                                   |
| \$4X                                                        | XBUSY          | Low while the auto sequencer is in operation, high when operation terminates.                                               |
| \$5X                                                        | FOK            | Outputs the signal input to the FOK pin. Normally, FOK (from RF) is input. High for "focus OK".                             |
| \$6X                                                        | SEIN           | SEIN, a signal input to this LSI from the SSP, is output.                                                                   |
| \$AX                                                        | GFS            | High when the regenerated frame sync is obtained with the correct timing.                                                   |
| \$EX                                                        | OV64           | Low when the EFM signal, after passing through the sync detection filter, is lengthened by 64 channel clock pulses or more. |
| \$7X, 8X, 9X, BX,<br>CX, DX, FX                             | "L"            | SENS pin is fixed to low.                                                                                                   |

Note that the SENS output can be read out from the SQSO pin when SOCT = 0, SL1 = 1 and SL0 = 0. (See the \$BX commands.)

#### 2. Subcode Interface

This section explains the subcode interface.

There are two methods for reading out a subcode externally. The 8-bit subcodes P to W can be read out from SBSO by inputting EXCK to the CXD2529Q.

Sub Q can be read out after the CRC check of the 80 bits of data in the subcode frame. This is accomplished, after checking SCOR and CRCF, by inputting 80 clock pulses to SQCK and reading out the data from the SQSO pin.

#### 2-1. P to W Subcode Read

Data can be read out by inputting EXCK immediately after WFCK falls. (See the Timing Chart 2-1.)

2-2. 80-bit Sub Q Read

Fig. 2-1 shows the peripheral block of the 80-bit Sub Q register.

- First, Sub Q, regenerated at one bit per frame, is input to the 80-bit serial/parallel register and the CRC check circuit.
- 96-bit Sub Q is input, and if the CRC is OK, it is output to SQSO with CRCF = 1. In addition, the 80 bits are loaded into the parallel/serial register.

When SQSO goes high 400µs or more (monostable multivibrator time constant) after the subcode is read out, the CPU determines that new data (which passed the CRC check) has been loaded.

- In the CXD2529Q, when 80-bit data is loaded, the order of the MSB and LSB is inverted for each byte. As a result, although the sequence of bytes is the same, the bits within the bytes are now ordered LSB first.
- Once the fact that the 80-bit data has been loaded is confirmed, SQCK is input so that the data can be read out. In the CXD2529Q, the SQCK input is detected, and when it is low the retriggerable monostable multivibrator is reset.
- The retriggerable monostable multivibrator has a time constant from 270 to 400µs. When the duration for which SQCK is high is less than this time constant, the monostable multivibrator is kept reset; during this interval, the S/P register is not loaded into the P/S register.
- While the monostable multivibrator is being reset, data cannot be loaded in the 80-bit parallel/serial register. In other words, while reading out with a clock cycle shorter than the monostable multivibrator time constant, the register is not rewritten by CRCOK, etc. (See the Timing Chart 2-2.)
- Although a clock is input from the SQCK pin to actually perform these operations, the high and low intervals for this clock should be between 750ns and 120µs.
# **Timing Chart 2-1**



Sub Code P.Q.R.S.T.U.V.W Read Timing



Fig. 2-1. Block Diagram



## **Timing Chart 2-3**



The relative velocity R of the disc can be expressed with the following equation.

R =  $\frac{m+1}{32}$  (R: Relative velocity, m: Measurement results)

VF0 to 7 is the result obtained by counting VCKI/2 pulses while the reference signal (132.2kHz) generated from the crystal (384Fs) is high. This count is 31 when the disc is rotating at normal speed and 63 when it is rotating at double speed (when DSPB is low).

## 3. Description of Modes

This LSI has three basic operating modes using a combination of spindle control and the PLL. The operations for each mode are described below.

#### 3-1. CLV-N mode

This mode is compatible with the CXD2507AQ, and operation is the same as the CXD2507AQ. Accordingly, the PLL capture range is  $\pm$ 150kHz.

#### 3-2. CLV-W mode

This is the wide capture range mode. This mode allows the PLL to follow the rotational velocity of the disc. This rotational following control has two types: using the built-in VCO2 or providing an external VCO. The spindle is the CLV servo like the CXD2507AQ. Operation using the built-in VCO2 is described below. (When using an external VCO, input the signal from the VPCO pin to the low-pass filter, use the output from the low-pass filter as the control voltage for the external VCO, and input the oscillation from the VCO to the VCKI pin.)

While starting to rotate a disc and/or speeding up to the lock range speed from the condition that a disc stops, CAV-W mode should be used. Specifically, first send \$E665X to set CAV-W mode and kick a disc, then send \$E60C to set CLV-W mode if ALOCK is high, which can be read out serially from the SQSO pin. CLV-W mode is used for playback while ALOCK is high. The microcomputer monitors the serial data output, and must return to adjust-speed operation (CAV-W mode) when ALOCK becomes low. The control flow according to the microcomputer software in CLV-W mode is shown in Fig. 3-2.

In CLV-W mode (normal), low power consumption is achieved by setting LPWR to high. Control was formerly performed by applying acceleration and deceleration pulses to the spindle motor. However, when LPWR is set to high, deceleration pulses are not output, thereby achieving low power consumption mode.

CLV-W mode supports control only by the ternary output of the MDP pin. Therefore, when using CLV-W mode, set DCLV PWM MD to low.

Note) The capture range for this mode is theoretically up to the signal processing limit.

#### 3-3. CAV-W mode

This is the CAV mode. In this mode, the external clock is fixed but the spindle rotational velocity can be controlled as desired. The rotational velocity is determined by the VP0 to 7 setting values or the external PWM. When controlling the spindle with VP0 to 7, setting the CAV-W mode with the \$E665 command and controlling VP0 to 7 with the \$DX commands allows the rotational velocity to be varied from low speed to double speed. (See the \$DX commands.) Also, when controlling the spindle with the external PWM, the PWMI pin is binary input which becomes KICK during high intervals and BRAKE during low intervals.

The microcomputer can know the rotational velocity using the V16M oscillation frequency. The reference frequency for the velocity measurement is the 132.3kHz signal obtained by dividing the crystal (384Fs) by 128. The velocity is obtained by counting V16M/2 pulses while the reference is high, and the result is output from the new CPU interface as 8 bits (VP0 to 7). These measurement results are 31 when the disc is rotating at normal speed or 63 when it is rotating at double speed. These values match those of the 256-n for control with VP0 to 7.

In CAV-W mode, the spindle is set to the desired rotational velocity and the operation speed for the entire system follows this rotational velocity. Therefore, the cycles for the Fs system clock, PCM data and all other output signals from this LSI change according to the rotational velocity of the disc (except for DATO, CLKO and XLTO).

Note) The capture range for this mode is theoretically up to the signal processing limit.



Fig. 3-1. Disc Stop to Normal Condition in CLV-W Mode

**CLV-W Mode** 



Fig. 3-2. CLV-W Mode Flow Chart

# 4. Description of Other Functions

# 4-1. Channel Clock Regeneration by the Digital PLL Circuit

• The channel clock is necessary for demodulating the EFM signal regenerated by the optical system. Assuming T as the channel clock cycle, the EFM signal is modulated in an integer multiple of T from 3T to 11T. In order to read out the information in the EFM signal, this integer value must be read correctly. As a result, T, that is the channel clock, is necessary.

In an actual player, PLL is necessary to regenerate the channel clock because the fluctuation in the spindle rotation alters the width of the EFM signal pulses.

The block diagram of this PLL is shown in Fig. 4-1.

The CXD2529Q has a built-in three-stage PLL.

- The first-stage PLL is for the wide-band PLL. When the built-in VCO2 is used, LPF is required externally. When the built-in VCO2 is not used, LPF and VCO are required externally.
- The output of this first-stage PLL is used as a reference for all clocks within the LSI.
- The second-stage PLL generates a high-frequency clock needed by the third-stage digital PLL.
- The third-stage PLL is a digital PLL that regenerates the actual channel clock.
- The new digital PLL in CLV-W mode follows the rotational velocity of the disc, in addition to the conventional secondary loop.

## Block Diagram 4-1



#### 4-2. Frame Sync Protection

- In a CD player operating at normal speed, a frame sync is recorded approximately every 136µs (7.35kHz). This signal is used as a reference to know which data is the data within a frame. Conversely, if the frame sync cannot be recognized, the data is processed as error data because it cannot be recognized what the data is. As a result, recognizing the frame sync properly is extremely important for improving playability.
- In the CXD2529Q, window protection and forward protection/backward protection have been adopted for frame sync protection. The adoption of these functions achieves very powerful frame sync protection.

There are two window widths: one for cases where a rotational disturbance affects the player and the other for cases where there is no rotational disturbance (WSEL = 0/1). In addition, the forward protection counter is fixed to 13, and the backward protection counter is fixed to 3. In other words, when the frame sync is being played back normally and then cannot be detected due to scratches or other problems, a maximum of 13 frames are inserted. If the frame sync cannot be detected for 13 frames or more, the window is released and the frame sync is resynchronized.

In addition, immediately after the window is released and resynchronization is executed, if a proper frame sync cannot be detected within 3 frames, the window is released immediately.

#### 4-3. Error Correction

• In the CD format, one 8-bit data contains two error correction codes, C1 and C2. For C1 correction, the code is created with 28-byte information and 4-byte C1 parity.

For C2 correction, the code is created with 24-byte information and 4-byte parity.

Both C1 and C2 are Reed-Solomon codes with a minimum distance of 5.

- The CXD2529Q SEC strategy provides excellent playability through powerful frame sync protection and C1 and C2 error corrections.
- The correction status can be monitored outside the LSI. See Table 4-1.
- When the C2 pointer is high, the data in question was uncorrectable. Either the pre-value was held for that data, or an average value interpolation was made.

| MNT3 | MNT1 | MNT0 | Description              |
|------|------|------|--------------------------|
| 0    | 0    | 0    | No C1 errors             |
| 0    | 0    | 1    | One C1 error corrected   |
| 0    | 1    | 1    | C1 correction impossible |
| 1    | 0    | 0    | No C2 errors             |
| 1    | 0    | 1    | One C2 error corrected   |
| 1    | 1    | 1    | C2 correction impossible |

Table 4-1.

# **Timing Chart 4-1**



# 4-4. DA Interface

• The CXD2529Q DA interface is as described below.

This interface includes 48 cycles of the bit clock within one LRCK cycle, and is MSB first. When LRCK is high, the data is for the left channel.



## 4-5. Digital Out

There are three Digital Out formats: the type 1 format for broadcasting stations, the type 2 form 1 format for home use, and the type 2 form 2 format for the manufacture of software.

The CXD2529Q supports type 2 form 1.

Digital Out C bit

Sub Q data which are matched twice in succession after a CRC check are input to the first four bits (bit 0 to 3) of the channel status.





## 4-6. Servo Auto Sequencer

This function performs a series of controls, including auto focus and track jumps. When the auto sequence command is received from the CPU, auto focus, 1-track jump, 2N-track jumps, and N-track move are executed automatically.

SSP (servo signal processor LSI) is used in an exclusive manner during the auto sequence execution (when XBUSY = low), so that commands from the CPU are not transferred to the SSP, but can be sent to the CXD2529Q.

Connect the CPU, RF and SSP as shown in Fig. 4-2.

When CLOK goes from low to high while XBUSY is low, XBUSY does not become high for a maximum of 100µs after that point. This is designed to prevent the transfer of erroneous data to the SSP when XBUSY changes from low to high by the monostable multivibrator, which is reset by CLOK being low (when XBUSY is low).

#### (a) Auto Focus (\$47)

Focus search-up is performed, FOK and FZC are checked, and the focus servo is turned on.

If \$47 is received from the CPU, the focus servo is turned on according to Fig. 4-3. The auto focus starts with focus search-up, and the pickup should be lowered beforehand (focus search-down). In addition, blind E of register 5 is used to eliminate FZC chattering. In other words, the focus servo is turned on at the falling edge of FZC after FZC has been continuously high for a longer time than E.

#### Connection diagram for using auto sequencer (example)



Fig. 4-2.



Fig. 4-3-(a). Auto Focus Flow Chart



Fig. 4-3-(b). Auto Focus Timing Chart

(b) Track Jump

1, 10, and 2N-track jumps are performed respectively. Always use this when focus, tracking, and the sled servo are on. Note that tracking gain-up and braking-on should be sent beforehand because they are not performed.

1-track jump

When \$48 (\$49 for REV) is received from the CPU, a FWD (REV) 1-track jump is performed in accordance with Fig. 4-4. Set blind A and brake B with register 5.

• 10-track jump

When \$4A (\$4B for REV) is received from the CPU, a FWD (REV) 10-track jump is performed in accordance with Fig. 4-5. The principal difference between the 10-track jump and the 1-track jump is whether to kick the sled or not. In addition, after kicking the actuator, when 5 tracks have been counted through CNIN, the brake is applied to the actuator. Then, when the actuator speed is found to have slowed up enough (determined by the CNIN cycle becoming longer than the overflow C set in register 5), the tracking and sled servos are turned on.

2N-track jump

When \$4C (\$4D for REV) is received from the CPU, a FWD (REV) 2N-track jump is performed in accordance with Fig. 4-6. The track jump count "N" is set in register 7. Although N can be set to 2<sup>16</sup> tracks, note that the setting is actually limited by the actuator. CNIN is used for counting the number of jumps.

Although the 2N track jump basically follows the same sequence as the 10-track jump, the one difference is that after the tracking servo is turned on, the sled continues to move only for "D", set in register 6.

N-track move

When \$4E (\$4F for REV) is received from the CPU, a FWD (REV) N-track move is performed in accordance with Fig. 4-7. N can be set to a maximum of 2<sup>16</sup> tracks. CNIN is used for counting the number of jumps. This N-track move uses a method in which only the sled is moved, and is suited for moves over thousands of tracks.



Fig. 4-4-(a). 1-Track Jump Flow Chart



Fig. 4-4-(b). 1-Track Jump Timing Chart



Fig. 4-5-(a). 10-Track Jump Flow Chart



Fig. 4-5-(b). 10-Track Jump Timing Chart



Fig. 4-6-(a). 2N-Track Jump Flow Chart







Fig. 4-7-(a). N-Track Move Flow Chart



Fig. 4-7-(b). N-Track Move Timing Chart

## 4-7. Digital CLV

Fig. 4-8 shows the Block Diagram. Digital CLV allows PWM output in CLVS, CLVP and other modes with the MDS error and MDP error signal sampling frequency increased to 130kHz during normal-speed operation. In addition, the digital spindle servo can set the gain.

Digital CLV



CLVS U/D: Up/down signal from the CLVS servo MDS error: Frequency error for CLVP servo MDP error: Phase error for CLVP servo PWMI: Spindle drive signal from the microcomputer

Fig. 4-8. Block Diagram

# 4-8. Asymmetry Compensation



Fig. 4-9. Example of Asymmetry Compensation Application Circuit

## 5. 1-bit DAC Block

#### 5-1. DAC Block Input Timing

Fig. 5-1 shows the input timing for the DAC block.

In the CXD2529Q, there is no internal transfer of audio data from the CD signal processing block to the DAC block. Therefore, data can be transferred to the DAC block through an audio DSP or similar device.

When data is input to the DAC block without passing through an audio DSP or similar device, data should be connected externally. In this case, EMPH, LRCK, BCK and PCMD can be connected directly with EMPHI, LRCKI, BCKI and PCMDI respectively.

#### 5-2. Description of DAC Block Functions

# **Zero Data Detection**

When the condition where the lower 4 bits of the input data are DC and the remaining upper bits are all "0" or all "1" continues for approximately 300ms, zero data is detected. Zero data detection is performed independently for the left and right channels.

## **Mute Flag Output**

The LMUT and RMUT pins become active when any of the following conditions are met.

The polarity can be selected by the \$9X command ZDPL.

- When zero data is detected.
- When a high signal is input to the SYSM pin.
- When the \$AX command SMUT is set.

## **Attenuation Operation**

Assume attenuation data X1, X2, and X3, where X1 > X3 > X2, and audio outputs Y1, Y2, and Y3, where Y1 > Y3 > Y2. First, assume X1 is transferred and then X2 is transferred. If X2 is transferred before Y1 is reached (state "A" in the diagram), then the value continues approaching Y2. Next, if X3 is transferred before Y2 is reached (either state "B" or "C"), the value begins approaching Y3 from the value at that point ("B" or "C").









#### DAC Block Mute Operation

#### Soft mute

Soft mute is applied when any of the following conditions are met. Mute is performed, attenuating the input data.

- When attenuation data is set to 000 (h)
- When the \$AX command SMUT is set to 1
- When a high signal is input to the SYSM pin



#### Forced mute

Forced mute is applied when the \$AX command FMUT is set to 1.

The PWM output to the LPF block is fixed to low.

\* Set OPSL2 to 1 for FMUT setting. (See the description of "\$AX commands".)

#### Zero detection mute

Forced mute is applied when the \$9X command ZMUT is set to 1 and the zero data is detected for the left and right channels.

(See the description of "Zero Data Detection".)

## LRCK Synchronization

Synchronization is performed at the first LRCK input falling edge during reset. When the LRCK input frequency varies, the synchronization is lost. At that time, resynchronization should be executed.

The LRCK input frequency varies to the IC master clock switching and playback speed change when the high/low levels of the XTSL pin change, \$9 command DSPB setting changes or \$9X command MCSL setting changes.

Also, LRCK may be switched when there is another IC between the CD DSP block and DAC block. In this case resynchronization is required.

In order to perform resynchronization, set the \$AX command LRCK to 1 and set LRWO to 0 after one LRCK cycle or more.

\* Set LRWO with OPSL2 = 1. (See the description of "\$AX commands".)

\* Set the 9X command SYCOF = 0 in advance when setting LRWO to 1.

# SONY

## SYCOF

Playback can be simply performed by setting SYCOF of address 9 to 1 when LRCK is connected to LRCKI, PCMD to PCMDI and BCK to BCK in CAV-W mode.

Normally, the memory proof and the like is used for playback in CAV-W mode.

In this mode, the LRCK output conforms not to the crystal but to the VCO. Therefore, synchronization is frequently lost.

By setting SYCOF of address 9 to 1, the synchronization loss of the LRCKI input is ignored and the playback can be simply performed.

However, the playback is not perfect because the pre-value hold or data skip is occurred for the LRCKI input wow flatter.

\* Set SYCOF to 0 in all cases except for the playback with LRCK directly connected to LRCKI,

PCMD to PCMDI and BCK to BCK in CAV-W mode.

\* Set SYCOF to 0 in advance when LRCK resynchronization is applied with LRWO = 0.

#### **Digital Bass Boost**

Bass boost without the external parts is possible by the built-in digital filter. The strength of boost has 2 levels; Mid and Max. BSBST and BBSL of address A are used for the setting.

See Graph 5-2 for the digital bass boost frequency response.



Digital Bass Boost Frequency Response [Hz]

Graph 5-2.

# 6. LPF Block

The CXD2529Q incorporates a first-stage secondary active LPF and a reference voltage-applied operational amplifier, which require many resistors and capacitors.

The cut-off frequency fc can be freely set due to the external resistors and capacitors.

Here, the reference voltage (Vc) is (AVDD - AVss)/2.

Fig. 6-1 shows the LPF block application circuit. In this circuit, the cut-off frequency is  $fc \approx 40 kHz$ .

The external capacitors' values when fc = 30kHz and 50kHz are indicated below for reference. The resistors' values do not change.

When fc ≈ 30kHz: C1 = 200pF, C2 = 910pF
When fc ≈ 50kHz: C1 = 120pF, C2 = 560pF

## LPF Block Application Circuit



Fig. 6-1. LPF External Circuit Example

## 7. Setting Method of the CXD2529Q Playback Speed (in CLV-N mode)

#### (A) CD-DSP block

The playback modes shown below can be selected by the combination of the crystal, XTSL pin and \$9X command DSPB.

| Crystal | XTSL | DSPB | CD-DSP block playback speed |
|---------|------|------|-----------------------------|
| 768Fs   | 1    | 0    | × 1                         |
| 768Fs   | 1    | 1    | × 2                         |
| 384Fs   | 0    | 0    | × 1                         |
| 384Fs   | 0    | 1    | × 2                         |
| 384Fs   | 1    | 1    | × 1*1                       |

#### CD-DSP block playback speed

Fs = 44.1 kHz

\*1 Low power consumption mode. The CD-DSP processing speed is halved, allowing the power consumption to be decreased.

#### (B) 1-bit DAC block

The operating speed of the DAC block is determined by the crystal and the \$9X command MCSL regardless of the operating conditions of the CD-DSP block mentioned above. This allows the playback mode for the DAC block and CD-DSP block to be set independently.

## 1-bit DAC block playback speed

| Crystal | MCSL | DAC block playback speed |
|---------|------|--------------------------|
| 768Fs   | 1    | × 1                      |
| 768Fs   | 0    | ×2                       |
| 384Fs   | 0    | × 1                      |

Fs = 44.1 kHz



**Application Circuit** 

#### Package Outline

Unit: mm

100PIN QFP (PLASTIC)



| SONY CODE  | QFP-100P-L01     |
|------------|------------------|
| EIAJ CODE  | *QFP100-P-1420-A |
| JEDEC CODE |                  |

#### PACKAGE STRUCTURE

| PACKAGE MATERIAL | EPOXY RESIN       |
|------------------|-------------------|
| LEAD TREATMENT   | SOLDER PLATING    |
| LEAD MATERIAL    | COPPER / 42 ALLOY |
| PACKAGE WEIGHT   | 1.4g              |