

CY2037

# High Accuracy EPROM Programmable PLL Die for Crystal Oscillators

# Features

- Erasable programmable read only memory (EPROM) programmable die for in-package programming of crystal oscillators
- High resolution Phase locked loop (PLL) with 12-bit multiplier and 10-bit divider
- EPROM programmable capacitor tuning array with optional shadow register
- Twice programmable die
- Simple 2-wire programming interface
- On-chip oscillator runs from 10 MHz to 30 MHz fundamental tuned crystal
- EPROM-selectable Transistor transistor logic (TTL) or Complementary metal oxide semiconductor (CMOS) duty cycle levels
- Operating frequency:
  - □ 1 MHz to 133 MHz at 5 V
  - □ 1 MHz to 100 MHz at 3.3 V
  - □ 1 MHz to 66.6 MHz at 2.7 V
- Eight selectable post divide options, using PLL or reference oscillator output
- Programmable asynchronous or synchronous OE and power-down (PD#) modes(CY2037 and CY2037-2)
- Frequency select (CY2037-3)
- Low jitter outputs typically:
   □ < ± 100 ps (pk-pk) at 5 V and f > 33 MHz
   □ < ± 125 ps (pk-pk) at 3.3 V and f > 33 MHz
- 3.3 V or 5 V operation
- Small die
- Controlled rise and fall times and output slew rate

## Table 1. Device Functionality: Output Frequencies

| Parameter | Description | Condition                        | Min | Мах | Unit |
|-----------|-------------|----------------------------------|-----|-----|------|
| Fo        |             | $V_{DD}$ = 4.5 V to 5.5 V        | 1   | 133 | MHz  |
|           | frequency   | V <sub>DD</sub> = 3.0 V to 3.6 V | 1   | 100 | MHz  |
|           |             | $V_{DD}$ = 2.7 V to 3.0 V        | 1   | 66  | MHz  |

# **Functional Description**

CY2037 is an EPROM-programmable, high accuracy, PLL-based die designed for the crystal oscillator market. The die attaches directly to a low cost 10 to 30 MHz crystal and can be packaged into a 4-pin through-hole or surface mount packages. The oscillator devices may be stocked as blank parts and custom frequencies programmed in-package at the last stage before shipping. This enables fast-turn manufacture of custom and standard crystal oscillators without the need for dedicated, expensive crystals.

CY2037 contains an on-chip oscillator and a unique oscillator tuning circuit for fine-tuning of the output frequency. The crystal  $C_{load}$  may be selectively adjusted by programming a set of seven EPROM bits. This feature is used to compensate for crystal variations or to obtain a more accurate synthesized frequency.

CY2037 uses EPROM programming with a simple 2-wire, 4-pin interface that includes  $V_{SS}$  and  $V_{DD}$ . Clock outputs may be generated up to 133 MHz at 5 V or up to 100 MHz at 3.3 V. The entire configuration can be reprogrammed once, which allows the programmed inventory to be altered or reused.

CY2037 PLL die is designed for very high resolution. It has a 12-bit feedback counter multiplier and a 10-bit reference counter divider. This enables the synthesis of highly accurate and stable output clock frequencies with zero or low PPM error. The clock is further modified by eight output divider options of 1, 2, 4, 8, 16, 32, 64, and 128. The divider input can be selected as the PLL or crystal oscillator output, providing a total of 16 separate output options. For further flexibility, the ouput is selectable between TTL and CMOS duty cycle levels.

CY2037 also contain flexible power management controls. These parts include both power down (PD#) and output enable (OE) features with integrated pull-up resistors. The PD# and OE modes have an additional setting to determine timing (asynchronous or synchronous) with respect to the output signal. When PD# or OE modes are enabled, CLKOUT is tri-stated and pulled low by a weak pull-down. In PD# mode, all active circuitry on chip get shutdown, where in OE mode PLL and oscillator remain operating.

Controlled rise and fall times, unique output driver circuits, and innovative circuit layout techniques enable CY2037 to have low jitter and accurate outputs, making it suitable for most PC, networking, and consumer applications.

On the other hand, CY2037-3 contains a frequency select function in place of the power-down and output enable modes. For example, consumer products often require frequency compatibility with different electrical standards around the world. With this frequency select feature, a product that incorporates CY2037-3 could be compatible with both NTSC for North American, and PAL for Europe by simply changing the FS line. The twice programmable feature is absent in CY2037-3, because the second EPROM row is now being used for the alternate frequency.



# Logic Block Diagram





# Contents

| .4  |
|-----|
| .4  |
| . 5 |
| . 5 |
| . 5 |
| . 5 |
| . 6 |
| . 6 |
| . 6 |
| .7  |
| .7  |
| . 8 |
|     |

| Switching Waveforms<br>Ordering Information |    |
|---------------------------------------------|----|
| Ordering Code Definitions                   |    |
| Acronyms                                    | 12 |
| Reference Documents                         | 12 |
| Document Conventions                        | 12 |
| Units of Measure                            | 12 |
| Document History Page                       | 13 |
| Sales, Solutions, and Legal Information     | 14 |
| Worldwide Sales and Design Support          | 14 |
| Products                                    | 14 |
| PSoC Solutions                              | 14 |



# **Die Pad Description**



Note: Active die size:  $X = 55.9 \text{ mils} / 1420.1 \mu \text{m}$   $Y = 40.9 \text{ mils} / 1039.4 \mu \text{m}$ Scribe:  $X \text{ (horizontal)} = 3.1 \text{ mils} / 80 \mu \text{m}$   $Y \text{ (vertical)} = 3.1 \text{ mils} / 80 \mu \text{m}$ Bond pad opening:  $85 \mu \text{m} \times 85 \mu \text{m}$ Pad pitch:  $125 \mu \text{m} \times 125 \mu \text{m}$ (pad center to pad center) Bottom side of Die can be connected to Vss or can be isolated. Do not connect to V<sub>DD</sub>.

| Ordering Code    | Device Name |
|------------------|-------------|
| CY2037EBWAF-IL   | 7C80383A    |
| CY2037-2WAF-IL   | 7C80381A    |
| CY2037-311WAF-IL | 7C80340A    |

# **Die Pad Summary**

| Name            | Die<br>Pad | X Coordinate<br>(µm) | Y Coordinate<br>(µm) | Description                                                                                                                                                                |
|-----------------|------------|----------------------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>DD</sub> | 1, 2       | 124.7                | 855.6, 731           | Voltage supply                                                                                                                                                             |
| V <sub>SS</sub> | 8, 9       | 1291.35              | 99.6, 225.2          | Ground                                                                                                                                                                     |
| X <sub>D</sub>  | 4          | 124.7                | 481.8                | Crystal connection                                                                                                                                                         |
| X <sub>X</sub>  | 3          | 124.7                | 606.4                | No connect <sup>[1]</sup>                                                                                                                                                  |
| X <sub>G</sub>  | 6          | 124.7                | 232.6                | Crystal connection                                                                                                                                                         |
| PD#/OE<br>or FS | 7          | 124.7                | 108                  | CY2037 and CY2037-2: EPROM-programmable power-down or output<br>enable pad<br>CY2037-3: Frequency select.<br>Serves as V <sub>PP</sub> in programming mode for all devices |
| CLKOUT          | 11         | 1282.45              | 901.8                | Clock output. Also serves as three-state input during programming.                                                                                                         |
| N/C             | 5, 10      | 124.7,1282.45        | 357.2, 769.4         | No connect (so do not bond to these pads)                                                                                                                                  |

Note

1. For customers not bonding the X<sub>D</sub> or X<sub>G</sub> pad to external pins, an alternative bonding option would be shorting the Xx pad to the X<sub>D</sub> pad.



**Power Management Features** 

when the control input is deasserted.

CY2037 contains EPROM-programmable PD# and OE functions. If power-down (PD#) is selected, all active circuitry on

the chip is shut down, output is tri-stated and pulled low by a

weak pull-down when the control pin goes LOW. The weak

pull-down is easily overdriven by another active CLKOUT for

applications that require multiple CLKOUTs on a single signal path.The oscillator and PLL circuits must relock when the part leaves the power-down mode. If output enable (OE) mode is selected, the output is tri-stated and weakly pulled low when the control pin goes low. In this mode the oscillator and PLL circuits continue to operate, allowing a rapid return to normal operation

In addition, the PD# and OE modes can be programmed to occur synchronously or asynchronously with respect to the output signal. When the asynchronous setting is used, the power-down or output disable occurs immediately (allowing for logic delays), regardless of the position in the clock cycle. However, when the synchronous setting is used, the part waits for a falling edge at the output before the power-down or output enable signal is

initiated, thus preventing output glitches. In asynchronous or synchronous setting, the output is always enabled

synchronously by waiting for the next falling edge of the output.



# **EPROM Configuration Block**

Table 2 summarizes the features that are configurable by EPROM. Refer "7C8038x/7C8034X Proprietary Specification" for further details. This specification can be obtained from your Cypress factory representative.

## Table 2. EPROM Adjustable Features

| Adjustable Features               |                                                       |  |  |  |
|-----------------------------------|-------------------------------------------------------|--|--|--|
| Adjust                            | Feedback counter value (P)                            |  |  |  |
| frequency                         | Reference counter value (Q)                           |  |  |  |
|                                   | Output divider selection                              |  |  |  |
| Oscillator tunir                  | Oscillator tuning (load capacitance values)           |  |  |  |
| Duty cycle levels (TTL or CMOS)   |                                                       |  |  |  |
| Power management mode (OE or PD#) |                                                       |  |  |  |
| Power manage                      | Power management timing (synchronous or asynchronous) |  |  |  |

## PLL Output Frequency

CY2037 contains a high resolution PLL with 12-bit multiplier and 10-bit divider. The output frequency of the PLL is determined by the following formula:

$$F_{PLL} = \frac{2 \cdot (P+5)}{(Q+2)} \cdot F_{REF}$$

In this formula, P is the feedback counter value and Q is the reference counter value. P and Q are EPROM programmable values.

# **Crystal Oscillator Tuning Circuit**

# CY2037 contains a unique tuning circuit to fine-tune the output frequency of the device. The tuning circuit consists of an array of eleven load capacitors on both sides of the oscillator drive inverter. The capacitor load values are EPROM-programmable and may be increased in small increments. As the capacitor load is increased the circuit is fine-tuned to a lower frequency. The capacitor load values vary from 0.17 pF to 8 pF for a 100:1 total control ratio. The tuning increments are shown in Table 3 on page 6. Refer to "7C8038x/7C8034x Proprietary Specification" for further details.



## Figure 1. Crystal Oscillator Tuning Circuit



## Table 3. Crystal Oscillator Parameter

| Parameter       | Description                                                                                  | Min        | Тур    | Max        | Unit     |
|-----------------|----------------------------------------------------------------------------------------------|------------|--------|------------|----------|
| R <sub>f</sub>  | Feedback resistor, $V_{DD}$ = 4.5 V to 5.5 V<br>Feedback resistor, $V_{DD}$ = 2.7 V to 3.6 V | 0.5<br>1.0 | 2<br>4 | 3.5<br>9.0 | ΜΩ<br>ΜΩ |
| Capacitors h    | ave ± 20% tolerance                                                                          |            |        |            |          |
| Cg              | Gate capacitor                                                                               | -          | 13     | -          | pF       |
| C <sub>d</sub>  | Drain capacitor                                                                              | -          | 9      | -          | pF       |
| C <sub>0</sub>  | Series capacitor                                                                             | -          | 0.27   | -          | pF       |
| C <sub>1</sub>  | Series capacitor                                                                             | -          | 0.52   | -          | pF       |
| C <sub>2</sub>  | Series capacitor                                                                             | -          | 1.00   | -          | pF       |
| C <sub>3</sub>  | Series capacitor                                                                             | -          | 0.7    | -          | pF       |
| C <sub>4</sub>  | Series capacitor                                                                             | -          | 1.4    | -          | pF       |
| C <sub>5</sub>  | Series capacitor                                                                             | -          | 2.6    | -          | pF       |
| C <sub>6</sub>  | Series capacitor                                                                             | -          | 5.0    | -          | pF       |
| C <sub>7</sub>  | Series capacitor                                                                             | -          | 0.45   | -          | pF       |
| C <sub>8</sub>  | Series capacitor                                                                             | -          | 0.85   | -          | pF       |
| C <sub>9</sub>  | Series capacitor                                                                             | -          | 1.7    | -          | pF       |
| C <sub>10</sub> | Series capacitor                                                                             | -          | 3.3    | -          | pF       |

# CY2037 Vs CY2037-2

CY2037 contains a shadow register in addition to the EPROM register. The shadow register is an exact copy of the EPROM register and is the default register when the valid bit is not set. It is useful when the prototype or production environment calls for measuring and adjusting the CLKOUT frequency several times. Multiple adjustments can be performed with the shadow register. After the required frequency is achieved the EPROM register is permanently programmed.

Some production flows do not require the use of the shadow register. If this is the case, then CY2037-2 is the chosen device and CY2037-2 has a disabled shadow register. CY2037-3 contains the shadow register.

# Frequency Select Feature of CY2037-3

CY2037-3 contains a frequency select function in place of the power-down and the output enable functions. With the frequency select feature, customers can switch two different frequencies that are configured in the two EPROM rows. Table 4 lists the definition of the frequency select pin (FS).

| Table 4 | Frequency   | Select Pin | Decoding  | for CY2037-3 |
|---------|-------------|------------|-----------|--------------|
|         | i i cquelle |            | Decouning |              |

| FS Pin Output Frequency |                                |  |  |
|-------------------------|--------------------------------|--|--|
| 0                       | From EPROM row 0 configuration |  |  |
| 1                       | From EPROM row 1 configuration |  |  |

# Inkless Die Pick Map (DPM) Format

Cypress ships inkless wafers to customers with an accompanying die pick map, which is used to determine the good die for assembly and programming. Customers can also access individual DPM files at their convenience through ftp.cypress.com with a valid user account login and password. Contact your local Cypress Field Application Engineer (FAE) or sales representative for a customer FTP account. The DPM files are named with the fab lot number and wafer number scribed on the wafer. The DPM files are transferred to the customer's FTP account when the factory ships out the wafers against their purchase order (PO).



# **Absolute Maximum Ratings**

Exceeding maximum ratings may shorten the useful life of the device. User guidelines are not tested.  $\ensuremath{^{[2]}}$ 

Supply voltage .....-0.5 V to +7.0 V

# **Operating Conditions**

| Input voltage –0.5 V to $V_{\text{DD}}$ +                   | 0.5 V |
|-------------------------------------------------------------|-------|
| Storage temperature (non-condensing) 55 °C to +1            | 50 °C |
| Junction temperature40 °C to +1                             | 00 °C |
| Static discharge voltage2<br>(per MIL-STD-883, method 3015) | 000 V |

| Parameter                      | Description                                                                                                                                                                                                                                                                                                                                                                                                                          | Min  | Мах                        | Unit                       |
|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------------------------|----------------------------|
| V <sub>DD</sub>                | Supply voltage (3.3 V)                                                                                                                                                                                                                                                                                                                                                                                                               | 2.7  | 3.6                        | V                          |
|                                | Supply voltage (5.0 V)                                                                                                                                                                                                                                                                                                                                                                                                               | 4.5  | 5.5                        | V                          |
| T <sub>AJ</sub> <sup>[3]</sup> | Operating temperature, Junction                                                                                                                                                                                                                                                                                                                                                                                                      | -10  | +100                       | °C                         |
| C <sub>TTL</sub>               | Max. capacitive load on outputs for TTL levels<br>$V_{DD}$ = 4.5 V to 5.5 V, output frequency = 1 MHz to 40 MHz<br>$V_{DD}$ = 4.5 V to 5.5 V, output frequency = 40 MHz to 133 MHz                                                                                                                                                                                                                                                   | _    | 50<br>25                   | pF<br>pF                   |
| C <sub>CMOS</sub>              | Max. capacitive load on outputs for CMOS levels<br>$V_{DD} = 4.5 \text{ V}$ to 5.5 V, output frequency = 1 MHz to 66.6 MHz<br>$V_{DD} = 4.5 \text{ V}$ to 5.5 V, output frequency = 66.6 MHz to 133 MHz<br>$V_{DD} = 3.0 \text{ V}$ to 3.6 V, output frequency = 1 MHz to 40 MHz<br>$V_{DD} = 3.0 \text{ V}$ to 3.6 V, output frequency = 40 MHz to 100 MHz<br>$V_{DD} = 2.7 \text{ V}$ to 3.0 V, output frequency = 1 MHz to 66 MHz | _    | 50<br>25<br>30<br>15<br>15 | pF<br>pF<br>pF<br>pF<br>pF |
| X <sub>REF</sub>               | Reference frequency, input crystal. Fundamental tuned crystals only                                                                                                                                                                                                                                                                                                                                                                  | 10   | 30                         | MHz                        |
| t <sub>PU</sub>                | Power up time for all $V_{\mbox{\scriptsize DD}}$ 's to reach minimum specified voltage (power ramps must be monotonic)                                                                                                                                                                                                                                                                                                              | 0.05 | 50                         | ms                         |

# **Electrical Characteristics**

Over the Operating Range<sup>[4]</sup>

| Parameter                       | Description                                 | Test Conditions                                                                                                       | Min                                                    | Тур        | Мах                       | Unit     |
|---------------------------------|---------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|------------|---------------------------|----------|
| V <sub>IL</sub>                 | Low-level input voltage                     | V <sub>DD</sub> = 4.5 V to 5.5 V<br>V <sub>DD</sub> = 2.7 V to 3.6 V                                                  | -                                                      | -          | 0.8<br>0.2V <sub>DD</sub> | V<br>V   |
| V <sub>IH</sub>                 | High-level input voltage                    | V <sub>DD</sub> = 4.5 V to 5.5 V<br>V <sub>DD</sub> = 2.7 V to 3.6 V                                                  | 2.0<br>0.7V <sub>DD</sub>                              | -          | -                         | V<br>V   |
| V <sub>OL</sub>                 | Low-level output voltage                    | V <sub>DD</sub> = 4.5 V to 5.5 V, I <sub>OL</sub> = 16 mA<br>V <sub>DD</sub> = 2.7 V to 3.6 V, I <sub>OL</sub> = 8 mA | -                                                      | -          | 0.4<br>0.4                | V<br>V   |
| V <sub>OHCMOS</sub>             | High-level output voltage,<br>CMOS levels   | $V_{DD}$ = 4.5 V to 5.5 V, $I_{OH}$ = –16 mA<br>V <sub>DD</sub> = 2.7 V to 3.6V , $I_{OH}$ = –8 mA                    | $\begin{array}{c} V_{DD}-0.4\\ V_{DD}-0.4 \end{array}$ | -          | -                         | V<br>V   |
| V <sub>OHTTL</sub>              | High-level output voltage,<br>TTL levels    | $V_{DD}$ = 4.5 V to 5.5 V, I <sub>OH</sub> = –8 mA                                                                    | 2.4                                                    | -          | -                         | V        |
| IIL                             | Input low-current                           | V <sub>IN</sub> = 0 V                                                                                                 | -                                                      | -          | 10                        | μΑ       |
| I <sub>IH</sub>                 | Input high-current                          | V <sub>IN</sub> = V <sub>DD</sub>                                                                                     | -                                                      | -          | 5                         | μΑ       |
| I <sub>DD</sub>                 | Power supply current,<br>Unloaded           | $V_{DD}$ = 4.5 V to 5.5 V, output frequency $\leq$ 133 MHz $V_{DD}$ = 2.7 V to 3.6 V, output frequency $\leq$ 100 MHz | -                                                      | -          | 45<br>25                  | mA<br>mA |
| I <sub>DDS</sub> <sup>[5]</sup> | Standby current                             | V <sub>DD</sub> = 2.7 V to 3.6 V                                                                                      | -                                                      | 10         | 50                        | μA       |
| R <sub>UP</sub>                 | Input pull-up resistor                      | $V_{DD}$ = 4.5 V to 5.5 V, $V_{IN}$ = 0 V<br>$V_{DD}$ = 4.5 V to 5.5 V, $V_{IN}$ = 0.7 $V_{DD}$                       | 1.1<br>50                                              | 3.0<br>100 | 8.0<br>200                | MΩ<br>kΩ |
| I <sub>PD_CLKOUT</sub>          | CLKOUT pull-down<br>current(OE or PD# mode) | V <sub>DD</sub> = 5.0 V                                                                                               | _                                                      | 20         | _                         | μΑ       |

#### Notes

2. Stresses greater than listed can impair the life of the device.

This product is sold in die form so operating conditions are specified for the die, or junction temperature.
 This part was characterized in a 20-pin SOIC package with external crystal, Electrical Characteristics can change with other package types.
 If external reference is used, it is required to stop the reference (set reference to LOW) during power-down.



# **Output Clock Switching Characteristics**

Over the Operating Range<sup>[6]</sup>

| Parameter       | Description                                                                                                                          | Test Conditions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Min                  | Тур | Max                                    | Unit                       |
|-----------------|--------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-----|----------------------------------------|----------------------------|
| t <sub>1w</sub> | Output duty cycle at 1.4 V,<br>$V_{DD}$ = 4.5 V to 5.5 V<br>$t_{1w}$ = $t_{1A} \div t_{1B}$<br>Figure 2 on page 9.                   | 1 MHz to 40 MHz, $C_L \le$ 50 pF<br>40 MHz to 66 MHz, $C_L \le$ 15 pF<br>66 MHz to 125 MHz, $C_L \le$ 25 pF<br>125 MHz to 133 MHz, $C_L \le$ 15 pF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 45<br>45<br>40<br>40 | -   | 55<br>55<br>60<br>60                   | %<br>%<br>%                |
| t <sub>1x</sub> | Output duty cycle at V <sub>DD</sub> /2,<br>V <sub>DD</sub> = 4.5 V to 5.5 V<br>$t_{1x} = t_{1A} \div t_{1B}$<br>Figure 2 on page 9. | 1 MHz to 66.6 MHz, $C_L \le 25 \text{ pF}$<br>66.6 MHz to 125 MHz, $C_L \le 25 \text{ pF}$<br>125 MHz to 133 MHz, $C_L \le 15 \text{ pF}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                      | -   | 55<br>60<br>60                         | %<br>%<br>%                |
| t <sub>1y</sub> | Output duty cycle at V <sub>DD</sub> /2,<br>V <sub>DD</sub> = 3.0 V to 3.6 V<br>$t_{1y} = t_{1A} \div t_{1B}$<br>Figure 2 on page 9. | 1 MHz to 40 MHz, $C_L \le$ 30 pF<br>40 MHz to 100 MHz, $C_L \le$ 15 pF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                      | -   | 55<br>60                               | %<br>%                     |
| t <sub>1z</sub> | Output duty cycle at V <sub>DD</sub> /2,<br>V <sub>DD</sub> = 2.7 V to 3.0 V<br>$t_{1z} = t_{1A} \div t_{1B}$<br>Figure 2 on page 9. | 1 MHz to 40 MHz, $C_L \leq$ 15 pF 40 MHz to 66.6 MHz, $C_L \leq$ 10 pF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                      | -   | 60<br>60                               | %<br>%                     |
| t <sub>2</sub>  | Output clock rise time<br>Figure 3 on page 9.                                                                                        | Between 0.8 V to 2.0 V, $V_{DD}$ = 4.5 V to 5.5 V, $C_L$ = 50 pF<br>Between 0.8 V to 2.0 V, $V_{DD}$ = 4.5 V to 5.5 V, $C_L$ = 25 pF<br>Between 0.8 V to 2.0 V, $V_{DD}$ = 4.5 V to 5.5 V, $C_L$ = 15 pF<br>Between 0.2 $V_{DD}$ to 0.8 $V_{DD}$ , $V_{DD}$ = 4.5 V to 5.5 V,<br>$C_L$ = 50 pF<br>Between 0.2 $V_{DD}$ to 0.8 $V_{DD}$ , $V_{DD}$ = 3.0 V to 3.6 V,<br>$C_L$ = 30 pF<br>Between 0.2 $V_{DD}$ to 0.8 $V_{DD}$ , $V_{DD}$ = 2.7 V to 3.6 V,<br>$C_L$ = 15 pF                                                                                                                                                                    |                      | _   | 1.8<br>1.2<br>0.9<br>3.4<br>4.0<br>2.4 | ns<br>ns<br>ns<br>ns<br>ns |
| t <sub>3</sub>  | Output clock fall time<br>Figure 3 on page 9.                                                                                        | $ \begin{array}{l} \text{Between 0.8 V to 2.0 V, } V_{DD} = 4.5 \text{ V to 5.5 V, } C_L = 50 \text{ pF} \\ \text{Between 0.8 V to 2.0 V, } V_{DD} = 4.5 \text{ V to 5.5 V, } C_L = 25 \text{ pF} \\ \text{Between 0.8 V to 2.0 V, } V_{DD} = 4.5 \text{ V to 5.5 V, } C_L = 15 \text{ pF} \\ \text{Between 0.2 V}_{DD} \text{ to 0.8 V}_{DD}, V_{DD} = 4.5 \text{ V to 5.5 V, } \\ C_L = 50 \text{ pF} \\ \text{Between 0.2 V}_{DD} \text{ to 0.8 V}_{DD}, V_{DD} = 3.0 \text{ V to 3.6 V,} \\ C_L = 30 \text{ pF} \\ \text{Between 0.2 V}_{DD} \text{ to 0.8 V}_{DD}, V_{DD} = 2.7 \text{ V to 3.6 V,} \\ C_L = 15 \text{ pF} \end{array} $ | _                    | _   | 1.8<br>1.2<br>0.9<br>3.4<br>4.0<br>2.4 | ns<br>ns<br>ns<br>ns<br>ns |
| t <sub>4</sub>  | Startup time out of power-down Figure 4 on page 9.                                                                                   | PD# pin LOW to HIGH <sup>[7]</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | _                    | 1   | 2                                      | ms                         |
| t <sub>5a</sub> | Power-down delay time<br>(synchronous setting)<br>Figure 4 on page 9.                                                                | PD# pin LOW to output LOW<br>(T = period of output clk)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | _                    | T/2 | T+10                                   | ns                         |
| t <sub>5b</sub> | Power-down delay time<br>(asynchronous setting)<br>Figure 4 on page 9.                                                               | PD# pin LOW to output LOW                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | _                    | 10  | 15                                     | ns                         |
| t <sub>6</sub>  | Power-up time<br>Figure 5 on page 10.                                                                                                | From power-on <sup>[7]</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | -                    | 1   | 2                                      | ms                         |
| t <sub>7a</sub> | Output disable time<br>(synchronous setting)<br>Figure 6 on page 10.                                                                 | OE pin LOW to output high Z<br>(T = period of output clk)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | _                    | T/2 | T+10                                   | ns                         |

## Notes

Not all parameters measured in production testing.
 Oscillator start time cannot be guaranteed for all crystal types. This specification is for operation with AT cut crystals with ESR < 70 ohms.</li>



| Parameter       | Description                                                               | Test Conditions                                                                                                                                                                              | Min | Тур                  | Max         | Unit           |
|-----------------|---------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|----------------------|-------------|----------------|
| t <sub>7b</sub> | Output disable time<br>(asynchronous setting)<br>Figure 6 on page 10.     | OE pin LOW to output high Z                                                                                                                                                                  | -   | 10                   | 15          | ns             |
| t <sub>8</sub>  | Output enable time (always<br>synchronous enable)<br>Figure 6 on page 10. | OE pin LOW to HIGH<br>(T = period of output clk)                                                                                                                                             | _   | Т                    | 1.5T+2<br>5 | ns             |
| t <sub>9</sub>  | Peak-to-peak period jitter<br>Figure 7 on page 10.                        | $V_{DD}$ = 4.5 V to 5.5 V, F <sub>O</sub> > 33 MHz, VCO > 100 MHz<br>$V_{DD}$ = 2.7 V to 3.6 V, F <sub>O</sub> > 33 MHz, VCO > 100 MHz<br>$V_{DD}$ = 2.7 V to 5.5 V, F <sub>O</sub> < 33 MHz | -   | ±100<br>±125<br>±250 | -           | ps<br>ps<br>ps |

# **Switching Waveforms**





## Figure 3. Output Rise/Fall Time







#### Notes

- In synchronous mode the power down or output tri-state is not initiated until the next falling edge of the output clock.
   In asynchronous mode the power down or output tri-state occurs within 25 ns regardless of position in the output clock cycle.



Figure 5. Power-Up Timing







Figure 7. Period Jitter



### Notes

10. In synchronous mode the power down or output tri-state is not initiated until the next falling edge of the output clock.
 11. In asynchronous mode the power down or output tri-state occurs within 25 ns regardless of position in the output clock cycle.



# **Ordering Information**

| Ordering Code    | Туре          | Wafer Thickness | Operating Range  |
|------------------|---------------|-----------------|------------------|
| CY2037EBWAF-IL   | Inkless wafer | 14 ± 0.5 mils   | –10 °C to 100 °C |
| CY2037-2WAF-IL   | Inkless wafer | 14 ± 0.5 mils   | –10 °C to 100 °C |
| CY2037-311WAF-IL | Inkless wafer | 11 ± 0.5 mils   | –10 °C to 100 °C |

# **Ordering Code Definitions**





# Acronyms

| Acronym | Description                             |  |
|---------|-----------------------------------------|--|
| CLKOUT  | Clock output                            |  |
| CMOS    | Complementary metal oxide semiconductor |  |
| DPM     | Die pick map                            |  |
| EPROM   | Erasable programmable read only memory  |  |
| NTSC    | National television system committee    |  |
| OE      | Output enable                           |  |
| PAL     | Phase alternate line                    |  |
| PD      | Power down                              |  |
| PLL     | Phase locked loop                       |  |
| PPM     | Parts per million                       |  |
| TTL     | Transistor transistor logic             |  |

# **Reference Documents**

Reference documents are available through your local Cypress sales representative. You can also direct your requests to tsbusdev@cypress.com.

| Document Number | Document Title                            | Description                                                    |  |
|-----------------|-------------------------------------------|----------------------------------------------------------------|--|
| 71-00005        | 7C8038x/7C8034X proprietary specification | Appendix C contains programming specification for customer use |  |

# **Document Conventions**

## **Units of Measure**

| Symbol | Unit of Measure                            | Symbol | Unit of Measure               |
|--------|--------------------------------------------|--------|-------------------------------|
| °C     | degrees Celsius                            | μW     | micro Watts                   |
| dB     | decibels                                   | mA     | milli Amperes                 |
| dBc/Hz | decibels relative to the carrier per Hertz | mm     | milli meters                  |
| fC     | femto Coulomb                              | ms     | milli seconds                 |
| fF     | femto Farads                               | mV     | milli Volts                   |
| Hz     | Hertz                                      | nA     | nano Amperes                  |
| KB     | 1024 bytes                                 | ns     | nano seconds                  |
| Kbit   | 1024 bits                                  | nV     | nano Volts                    |
| kHz    | kilo Hertz                                 | Ω      | ohms                          |
| kΩ     | kilo ohms                                  | pА     | pico Amperes                  |
| MHz    | mega Hertz                                 | pF     | pico Farads                   |
| MΩ     | mega Ohms                                  | рр     | peak-to-peak                  |
| μA     | micro Amperes                              | ppm    | parts per million             |
| μF     | micro Farads                               | ps     | pico seconds                  |
| μH     | micro Henrys                               | sps    | samples per second            |
| μs     | micro seconds                              | σ      | sigma: one standard deviation |
| μV     | micro Volts                                |        |                               |
| μVrms  | micro Volts root-mean-square               |        |                               |



# **Document History Page**

| Revision | ECN     | Orig. of<br>Change | Submission<br>date | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|----------|---------|--------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| **       | 112248  | DSG                | 03/01/02           | Change from Spec number: 38-00679 to 38-07354                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| *A       | 121857  | RBI                | 12/14/02           | Power up requirements added to Operating Conditions Information                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| *B       | 291092  | RGL                | See ECN            | Updated Min. Operating Temperature, Junction                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| *C       | 522769  | RGL                | See ECN            | Added CY2037B information. Updated absolute maximum Junction temper-<br>ature specification. Updated Ordering information table.<br>Added Die Pad description and coordinates                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| *D       | 804376  | RGL                | See ECN            | Minor Change: To post on web                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| *E       | 2192266 | DPF/PYRS           | See ECN            | Added Inkless Die information.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| *F       | 2748211 | TSAI               | 08/10/09           | Posting to external web.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| *G       | 2761988 | KVM                | 09/14/09           | Add CY2037EBWAF-IL to Ordering Information table<br>Remove obsolete part numbers: CY2037AWAF, CY2037-2WAF,<br>CY2037-3WAF, CY2037-3WAF-IL.<br>Removed Status column in Ordering Information table; replaced with footno                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| *H       | 2906472 | CXQ                | 04/07/2010         | Removed inactive part from Ordering Information table.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| *        | 3022612 | BASH               | 09/03/2010         | Post divider number corrected in "Feature" section from 16 to 8 on page 1.<br>Removed all references of obsolete parts(CY2037A) and Benefits section fro<br>page 1.(CTI die scribe: X(horizontal)= 2.6 mils/65.6 um, Y(vertical)=3.0<br>mils/76.9 um)<br>Die diagram on page 3 updated with Pad numbers, Scribe dimensions for<br>TSMC part, Device name table, note for bottom side of die connection.<br>"T" for Transistor removed from Figure 1 on page 4 as it is not mentioned ir<br>figure anywhere.<br>Changed parameter name to I <sub>PD_CLOCKOUT</sub> and clarified its description in<br>Electrical Characterisitcs table on page 7.<br>Added Figure 6 and 7 for OE and Period Jitter on page 9.<br>Part numbers CY2037EB and CY2037-311 added in ordering infomation or<br>page 9.<br>Added Ordering code definitions, Acronyms, Reference documents and<br>Document conventions. |
| *J       | 3069175 | BASH               | 10/25/2010         | Removing CY2037B from die pad description on page 4, ordering information and ordering code definitions.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |



# Sales, Solutions, and Legal Information

## Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

## Products

| Automotive               | cypress.com/go/automotive |
|--------------------------|---------------------------|
| Clocks & Buffers         | cypress.com/go/clocks     |
| Interface                | cypress.com/go/interface  |
| Lighting & Power Control | cypress.com/go/powerpsoc  |
|                          | cypress.com/go/plc        |
| Memory                   | cypress.com/go/memory     |
| Optical & Image Sensing  | cypress.com/go/image      |
| PSoC                     | cypress.com/go/psoc       |
| Touch Sensing            | cypress.com/go/touch      |
| USB Controllers          | cypress.com/go/USB        |
| Wireless/RF              | cypress.com/go/wireless   |
|                          |                           |

## **PSoC Solutions**

psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 5

© Cypress Semiconductor Corporation, 2010. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems and in doing so indemnifies Cypress against all charges.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.

## Document Number: 38-07354 Rev. \*J

## Revised October 25, 2010

Page 14 of 14

Purchase of I<sup>2</sup>C components from Cypress or one of its sublicensed Associated Companies conveys a license under the Philips I<sup>2</sup>C Patent Rights to use these components in an I<sup>2</sup>C system, provided that the system conforms to the I<sup>2</sup>C Standard Specification as defined by Philips. As from October 1st, 2006 Philips Semiconductors has a new trade name - NXP Semiconductors. All products and company names mentioned in this document may be the trademarks of their respective holders.