# 1:10 Clock Fanout Buffer with Output Enable #### **Features** - · Low-voltage operation - V<sub>DD</sub> range from 2.5 to 3.3V - 1:10 fanout - Drives either a 50-ohm or 75-ohm transmission line - · Over voltage tolerant input hot swappable - Low input capacitance - · Low output skew - Low propagation delay - Typical (tpd < 4 ns) - High-speed operation > 200 MHz - LVTTL-/LVCMOS-compatible input - Output disable to three-state - · Industrial versions available - Packages available include: SOIC/SSOP ### Description The Cypress series of network circuits is produced using advanced 0.35-micron CMOS technology, achieving the industries fastest logic and buffers. The Cypress CY2CC1810 fanout buffer features one input and ten three-state outputs. Designed for data communications clock management applications, the large fanout from a single input reduces loading on the input clock. AVCMOS-type outputs dynamically adjust for variable impedance-matching and eliminate the need for series-damping resistors; they also reduce noise overall. #### Pin Description | Pin Number | Pin Name | Pin I | Description | |----------------------------|-----------------|---------------|--------------| | 1,7,8,12,13,17,20,24 | G <sub>ND</sub> | Ground | Power | | 3,10,15,22 | $V_{DD}$ | Power Supply | Power | | 5 | OE# | Output Enable | LVTTL/LVCMOS | | 6 | IN | Input | LVTTL/LVCMOS | | 2,4,9,11,14,16,18,19,21,23 | Q10Q1 | Output | AVCMOS | # Maximum Ratings<sup>[1][2]</sup> | Storage Temperature:65°C to + 150°C | Supply Voltage to Ground Potential | |-------------------------------------|-------------------------------------------------| | Ambient Temperature:40°C to +85°C | (Outputs only)0.5V to V <sub>DD</sub> + 0.5V | | Supply Voltage to Ground Potential | DC Output Voltage0.5V to V <sub>DD</sub> + 0.5V | | V <sub>CC</sub> 0.5V to 4.6V | Power Dissipation0.75W | | Input0.5V to 5.8V | | #### **DC Parameter** @ 3.3V $V_{DD}$ = 3.3V $\pm$ 5%, $T_A$ = -40°C to +85°C (see *Figure 6*) | Parameter | Description | Conditions | | Min. | Тур. | Max. | Unit | |------------------|--------------------------|-----------------------------------------------------|---------------------------|------|------|------|------| | V <sub>OH</sub> | Output High Voltage | $V_{DD} = Min., V_{IN} = V_{IH} \text{ or } V_{IL}$ | $I_{OH} = -12 \text{ mA}$ | 2.3 | 3.3 | | V | | V <sub>OL</sub> | Output Low Voltage | $V_{DD} = Min., V_{IN} = V_{IH} \text{ or } V_{IL}$ | I <sub>OL</sub> = 12 mA | | 0.2 | 0.5 | V | | V <sub>IH</sub> | Input High Voltage | Guaranteed Logic High Level | | 2 | | 5.8 | V | | V <sub>IL</sub> | Input Low Voltage | Guaranteed Logic Low Level | | | | 0.8 | V | | I <sub>IH</sub> | Input High Current | V <sub>DD</sub> = Max. | $V_{IN} = 2.7V$ | | | 1 | uA | | I <sub>IL</sub> | Input Low Current | V <sub>DD</sub> = Max. | $V_{IN} = 0.5V$ | | | -1 | uA | | I | Input High Current | $V_{DD} = Max., V_{IN} = V_{DD}(Max)$ | | | | 20 | uA | | V <sub>IK</sub> | Clamp Diode Voltage | $V_{DD} = Min., I_{IN} = -18 \text{ mA}$ | | | -0.7 | -1.2 | V | | I <sub>OK</sub> | Continuous Clamp Current | $V_{DD} = Max., V_{OUT} = GND$ | | | | -50 | mA | | O <sub>OFF</sub> | Power-down Disable | $V_{DD} = GND, V_{OUT} = < 4.5V$ | | | | 100 | uA | | $V_{H}$ | Input Hysteresis | | | | 80 | | mV | #### **DC Parameter** @ 2.5V $V_{DD}$ = 2.5V $\pm$ 5%, $T_A$ = -40°C to +85°C (see Figure 1) | Parameter | Description | Conditions | | Min. | Тур. | Max. | Unit | |------------------|--------------------------|-----------------------------------------------------|-------------------------|------|------|------|------| | V <sub>OH</sub> | Output High Voltage | $V_{DD} = Min., V_{IN} = V_{IH} \text{ or } V_{II}$ | I <sub>OH</sub> = -7 mA | 1.8 | | | V | | VОН | Output riigir voltage | VDD = WIII., VIN = VIH OF VIL | I <sub>OH</sub> = 12 mA | 1.6 | | | V | | $V_{OL}$ | Output Low Voltage | $V_{DD} = Min., V_{IN} = V_{IH} \text{ or } V_{IL}$ | I <sub>OL</sub> = 12 mA | | | 0.65 | V | | V <sub>IH</sub> | Input High Voltage | Guaranteed Logic High Level | | 1.6 | | 5.0 | V | | V <sub>IL</sub> | Input Low Voltage | Guaranteed Logic Low Level | | | | 0.8 | V | | I <sub>IH</sub> | Input High Current | $V_{DD} = Max.$ | V <sub>IN</sub> = 2.4V | | | 1 | uA | | I <sub>IL</sub> | Input Low Current | $V_{DD} = Max.$ | V <sub>IN</sub> = 0.5V | | | -1 | uA | | I <sub>I</sub> | Input High Current | $V_{DD} = Max., V_{IN} = V_{DD}(Max.)$ | | | | 20 | uA | | V <sub>IK</sub> | Clamp Diode Voltage | $V_{DD} = Min., I_{IN} = -18 \text{ mA}$ | | | -0.7 | -1.2 | V | | I <sub>OK</sub> | Continuous Clamp Current | $V_{DD} = Max., V_{OUT} = GND$ | | | | -50 | mA | | O <sub>OFF</sub> | Power-down Disable | $V_{DD} = GND, V_{OUT} = < 4.5V$ | | | | 100 | uA | | $V_{H}$ | Input Hysteresis | | | | 80 | | mV | ### Capacitance | Symbol | Description | Test Conditions | Тур. | Max. | Unit | |------------------|--------------------|-----------------------|------|------|------| | C <sub>IN</sub> | Input Capacitance | V <sub>IN</sub> = 0V | 2.5 | | pF | | C <sub>OUT</sub> | Output Capacitance | V <sub>OUT</sub> = 0V | 6.5 | | pF | Stresses greater than those listed under absolute maximum ratings may cause permanent damage to the device. This is intended to be a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operation sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. Multiple Supplies: The voltage on any input or I/O pin cannot exceed the power pin during power-up. Power supply sequencing is NOT required. # Power Supply Characteristics (See Figure 1) | Parameter | Description | Test Conditions | Test Conditions | | Тур. | Max. | Unit | |------------------|---------------------------------------------------------|--------------------------------------------------------------------------------------|----------------------------------------|--|------|------|------------| | $\Delta_{ICC}$ | Delta I <sub>CC</sub> Quiescent<br>Power Supply Current | $(I_{DD} @ V_{DD} = Max. and V_{IN} = V_{DD}) - Max. and V_{IN} = V_{DD} - 0.6V)$ | - (I <sub>DD</sub> @ V <sub>DD</sub> = | | | 50 | uA | | I <sub>CCD</sub> | Dynamic Power Supply<br>Current | V <sub>DD</sub> = Max.<br>Input toggling 50% Duty Cycle,<br>Outputs Open | fL= fMAX<br>OE# = V <sub>DD</sub> | | | 0.63 | mA/<br>MHz | | I <sub>C</sub> | Total Power Supply<br>Current | V <sub>DD</sub> = Max.<br>Input toggling 50% Duty Cycle,<br>Outputs Open fL = 40 MHz | fL=100 MHz<br>OE# = GND | | | 25 | mA | # **High-frequency Parametrics** | Parameter | Description | Test Conditions | | Min. | Тур | Max | Unit | |----------------------|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|--------------|------|-----|-----|------| | DJ | Jitter, Deterministic | 50% duty cycle tW(50–50) The "point to point load circuit" Output Jitter – Input Jitter | See Figure 8 | | | 20 | ps | | F <sub>max</sub> | Maximum frequency $V_{DD} = 3.3V$ | 50% duty cycle tW(50–50)<br>Standard Load Circuit. | See Figure 6 | | | 160 | MHz | | | | 50% duty cycle tW(50–50) The "point to point load circuit" | See Figure 8 | | | 200 | | | F <sub>max(20)</sub> | Maximum frequency V <sub>DD</sub> = 3.3 V | 20% duty cycle tW(20–80) The "point to point load circuit" V <sub>IN</sub> = 3.0V/0.0V V <sub>OUT</sub> = 2.3V/0.4V | See Figure 8 | | | 200 | MHz | | | Maximum frequency V <sub>DD</sub> = 2.5 V | The "point to point load circuit" V <sub>IN</sub> = 2.4V/0.0V V <sub>OUT</sub> = 1.7V/0.7V | See Figure 3 | | | 100 | | | t <sub>W</sub> | Minimum pulse V <sub>DD</sub> = 3.3 V | The "point to point load circuit" $V_{IN} = 3.0 \text{V}/0.0 \text{V F} = 100 \text{ MHz}$ $V_{OUT} = 2.0 \text{V}/0.8 \text{V}$ | See Figure 7 | 2 | | | ns | | | Minimum pulse V <sub>DD</sub> = 2.5 V | The "point to point load circuit" $V_{IN} = 2.4 \text{V}/0.0 \text{V F} = 100 \text{ MHz}$ $V_{OUT} = 1.7 \text{V}/0.7 \text{V}$ | See Figure 2 | 1 | | | | # AC Switching Characteristics @ $3.3V V_{DD} = 3.3V \pm 5\%$ , $T_A = -40$ °C to +85°C (See Figure 6) | Parameter | Description | | Min. | Тур. | Max. | Unit | |--------------------|--------------------------------------------------------------------------------------------------------------------------|---------------|------|------|------|------| | t <sub>PLH</sub> | Propagation Delay – Low to High | See Figure 9 | 1.5 | 3 | 3.9 | nS | | t <sub>PHL</sub> | Propagation Delay – High to Low | 1 | 1.5 | 3 | 3.9 | nS | | t <sub>PHZ</sub> | Propagation Delay – High to High Z | See Figure 10 | | 4 | | nS | | $t_{PLZ}$ | Propagation Delay – Low to High Z | 1 | | 3 | | nS | | t <sub>R</sub> | Output Rise Time | See Figure 9 | | 0.8 | | V/nS | | t <sub>F</sub> | Output Fall Time | 1 | | 0.8 | | V/nS | | t <sub>SK(0)</sub> | Output Skew: Skew between outputs of the same package (in phase) | See Figure 12 | | | 0.2 | nS | | t <sub>SK(p)</sub> | Pulse Skew: Skew between opposite transitions of the same output $(t_{PHL}-t_{PLH})$ | See Figure 11 | | | 0.2 | nS | | t <sub>SK(t)</sub> | Package Skew: Skew between outputs of different packages at the same power supply voltage, temperature and package type. | See Figure 13 | | | 0.3 | nS | | t <sub>OFF</sub> | Delay from OE to Driver Off | | | | 4.0 | nS | | t <sub>ON</sub> | Delay from OE to Driver on | | | | 4.0 | nS | Document #: 38-07055 Rev. \*C ### AC Switching Characteristics @ $2.5V V_{DD} = 2.5V \pm 5\%$ , $T_A = -40$ °C to +85°C (See Figure 1) | Parameter | Description | | Min. | Тур. | Max. | Unit | |--------------------|--------------------------------------------------------------------------------------------------------------------------|---------------|------|------|------|------| | t <sub>PLH</sub> | Propagation Delay – Low to High | See Figure 4 | 1.5 | 3.8 | 3.5 | nS | | t <sub>PHL</sub> | Propagation Delay – High to Low | | 1.5 | 3.8 | 3.5 | nS | | t <sub>PHZ</sub> | Propagation Delay – High to High Z | See Figure 5 | | 5 | | nS | | t <sub>PLZ</sub> | Propagation Delay – Low to High Z | | | 4 | | nS | | t <sub>R</sub> | Output Rise Time | See Figure 4 | | 0.4 | | V/nS | | t <sub>F</sub> | Output Fall Time | | | 0.6 | | V/nS | | t <sub>SK(0)</sub> | Output Skew: Skew between outputs of the same package (in phase) | See Figure 12 | | | 0.2 | nS | | t <sub>SK(p)</sub> | Pulse Skew: Skew between opposite transitions of the same output $(t_{PHL}-t_{PLH})$ | See Figure 11 | | | 0.2 | nS | | t <sub>SK(t)</sub> | Package Skew: Skew between outputs of different packages at the same power supply voltage, temperature and package type. | See Figure 13 | | | 0.3 | nS | | t <sub>OFF</sub> | Delay from OE to Driver Off | | | | 5.0 | nS | | t <sub>ON</sub> | Delay from OE to Driver on | | | | 5.0 | nS | # Parameter Measurement Information: V<sub>DD</sub> @ 2.5V<sup>[3,5,6]</sup> Figure 1. Load Circuit Figure 2. Voltage Waveforms-Pulse Duration Figure 3. Point-to-Point Load Circuit Figure 4. Voltage Waveforms-Propagation Delay Times<sup>[9]</sup> Figure 5. Voltage Waveforms-**Enable and Disable Times**[4,7,8] Table 1. | Test | S1 | | |------------------------------------|-------------------|--------------| | t <sub>PLH</sub> /t <sub>PHL</sub> | Open | See Figure 4 | | t <sub>PLZ</sub> /t <sub>PZL</sub> | $2 \times V_{DD}$ | See Figure 5 | | t <sub>PHZ</sub> /t <sub>PZH</sub> | $V_{SS}$ | Gee rigule 5 | #### Notes: - $\ensuremath{C_L}$ includes probe and jig capacitance. - Waveform 1 is for an output with internal conditions such that the output is LOW, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is HIGH except when disabled by the output control. All input pulses are supplied by generators having the following characteristics: PRR < 10 MHz, $Zo = 50\Omega$ , $t_R < 2.5$ nS, $t_F < 2.5$ nS. - Outputs are measured one at a time with one transition per measurement. - $t_{\text{PLZ}}$ and $t_{\text{PHZ}}$ are the same as $t_{\text{DIS}}$ . - $t_{\rm PZL}$ and $t_{\rm PZH}$ are the same as $t_{\rm EN}$ . $t_{\rm PLH}$ and $t_{\rm PHL}$ are the same as $t_{\rm PD}$ . # Parameter Measurement Information: $V_{DD}$ @ 3.3 $V^{[10,12,13]}$ Figure 6. Load Circuit Figure 7. Voltage Waveforms-Pulse Duration Figure 8. Point-to-Point Load Circuit Figure 9. Voltage Waveforms-Propagation Delay Times<sup>[16]</sup> Figure 10. Voltage Waveforms– Enable and Disable Times<sup>[11,14,15]</sup> Table 2. | Test | S1 | | |------------------------------------|-------|---------------| | t <sub>PLH</sub> /t <sub>PHL</sub> | Open | See Figure 9 | | $t_{PLZ}/t_{PZL}$ | 2xVDD | See Figure 10 | | t <sub>PHZ</sub> /t <sub>PZH</sub> | VSS | See rigure 10 | $tsk_{(P)} = It_{PHL} - t_{PLH}I$ Figure 11. Pulse Skew-tsk(p) #### Notes: - 10. C<sub>L</sub> includes probe and jig capacitance - Waveform 1 is for an output with internal conditions such that the output is LOW, except when disabled by the output control. Waveform 2 is for an output with - internal conditions such that the output is HIGH, except when disabled by the output control. All input pulses are supplied by generators having the following characteristics: PRR < 10 MHz, Zo = $50\Omega$ , $t_R$ < 2.5 nS, $t_F$ < 2.5 nS. - The outputs are measured one at a time with one transition per measurement. 13. - $t_{\text{PLZ}}$ and $t_{\text{PHZ}}$ are the same as $t_{\text{DIS}}$ . - 15. - $t_{\rm PZL}$ and $t_{\rm PZH}$ are the same as $t_{\rm EN}$ . tPLH and tPHL are the same as $t_{\rm PD}$ . $$tsk_{(P)} = It_{PLH2} - t_{PLH1} I or t_{PHL2} - t_{PHL1} I$$ Figure 12. Output Skew-tsk<sub>(0)</sub> $$tsk_{(t)} = It_{PLH2} - t_{PLH1} I or t_{PHL2} - t_{PHL1} I$$ Figure 13. Package Skew - tsk(t) #### **Ordering Information** | Part Number | Package Type | Product Flow | |--------------|---------------------------|--------------------------| | CY2CC1810SI | 24-pin SOIC | Industrial, –40° to 85°C | | CY2CC1810SIT | 24-pin SOIC-Tape and Reel | Industrial, –40° to 85°C | | CY2CC1810OI | 24-pin SSOP | Industrial, –40° to 85°C | | CY2CC1810OIT | 24-pin SSOP-Tape and Reel | Industrial, –40° to 85°C | | CY2CC1810SC | 24-pin SOIC | Commercial, 0°C to 70°C | | CY2CC1810SCT | 24-pin SOIC-Tape and Reel | Commercial, 0°C to 70°C | | CY2CC1810OC | 24-pin SSOP | Commercial, 0°C to 70°C | | CY2CC1810OCT | 24-pin SSOP-Tape and Reel | Commercial, 0°C to 70°C | #### **Package Drawing and Dimensions** #### 24-lead (300-mil) Molded SOIC S13 #### 24-lead (5.3-mm) Shrunk Small Outline Package O24 All product and company names mentioned in this document are the trademarks of their respective holders. # **Document History Page** | Document Title: CY2CC1810 1:10 Clock Fanout Buffer with Output Enable Document #: 38-07055 | | | | | |--------------------------------------------------------------------------------------------|---------|------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------| | REV. | ECN NO. | Issue Date | Orig. of<br>Change | Description of Change | | ** | 107080 | 06/07/01 | IKA | Convert from IMI to Cypress format | | *A | 114316 | 05/08/02 | TSM | $\Delta$ I <sub>DD</sub> validation | | *B | 119147 | 10/07/02 | RGL | Added 5.8 as the Max. value for VIH in the DC Parameters @3.3V table. Changed the Max. value of the VIH from 5.8 to 5.0 in the DC Parameters @2.5V table. | | *C | 122742 | 12/14/02 | RBI | Added power up requirements to maximum ratings information. | Document #: 38-07055 Rev. \*C