

# SMPTE HOTLink<sup>™</sup> Transmitter/Receiver

#### Features

- SMPTE-259M-BCD compliant along with SMPTE-259M encoder (CY7C9235) and decoder (CY7C9335)
- Fibre Channel compliant
- DVB-ASI compliant
- RX PLL tolerant of long run length data patterns (>20 bits)
- 8B/10B-coded or 10-bit unencoded
- TTL synchronous I/O
- No external PLL components
- Triple PECL 100K serial outputs
- Dual PECL 100K serial inputs
- Low power: 350 mW (Tx), 650 mW (Rx)
- Compatible with fiber-optic modules, coaxial cable, and twisted pair media
- Built-In Self-Test
- Single +5V supply
- 28-pin PLCC
- 0.8 $\mu$  BiCMOS

### **Functional Description**

The CY7B9234 SMPTE HOTLink<sup>™</sup> Transmitter and CY7B9334 SMPTE HOTLink Receiver bolt on to the SMPTE Scrambler Controller (CY7C9235) and SMPTE Descram-

bler/Framer Controller (CY7C9335) completing the four piece chipset to transfer uncompressed SMPTE-259M encoded video over high-speed serial links (fiber, coax, and twisted pair). SMPTE HOTLink supports SMPTE-259M-BCD standard data rates at 177, 270, and 360 Mbps. *Figure 1* illustrates typical connections to host systems or controllers.

Eight or ten bits of user data or protocol information are loaded into the SMPTE HOTLink transmitter and, in DVB mode, are encoded. Serial data is shifted out of the three differential positive ECL (PECL) serial ports at the bit rate (which is 10 times the byte rate).

The SMPTE HOTLink receiver accepts the serial bit stream at its differential line receiver inputs and, using a completely integrated PLL Clock Synchronizer, recovers the timing information necessary for data reconstruction. The bit stream is deserialized, and in DVB mode, decoded and checked for transmission errors. Recovered bytes are presented in parallel to the receiving host along with a byte rate clock.

The 8B/10B encoder/decoder can be disabled in SMPTE or DVB systems that already encode or scramble the transmitted data. I/O signals are available to create a seamless interface with both asynchronous FIFOs (i.e., CY7C42X) and clocked FIFOs (i.e., CY7C44X). A Built-In Self-Test pattern generator and checker allows testing of the transmitter, receiver, and the connecting link as a part of a system diagnostic check.

SMPTE HOTLink devices are ideal for a variety of video applications including video transmission equipment, video recorders, video editing equipment, and video routers.



HOTLink is a trademark of Cypress Semiconductor Corporation. ESCON is a registered trademark of IBM.

3901 North First Street
San Jose
CA 95134
408-943-2600
Revised March 19, 1999



Figure 1. SMPTE HOTLink System Connections

# CY7B9234 Transmitter Pin Configuration



# CY7B9334 Receiver Pin Configuration





# **Maximum Ratings**

(Above which the useful life may be impaired. For user guide-lines, not tested.)

| Storage Temperature65°C to +150°C                       |
|---------------------------------------------------------|
| Ambient Temperature with<br>Power Applied55°C to +125°C |
| Supply Voltage to Ground Potential0.5V to +7.0V         |
| DC Input Voltage0.5V to +7.0V                           |
| Output Current into TTL Outputs (LOW)                   |
| Output Current into PECL outputs (HIGH)50 mA            |

| Static Discharge Voltage       | >4001V  |
|--------------------------------|---------|
| (per MIL-STD-883, Method 3015) |         |
| Latch-Up Current               | >200 mA |

# **Operating Range**

| Range      | Ambient<br>Temperature              | v <sub>cc</sub> |
|------------|-------------------------------------|-----------------|
| Commercial | 0°C to +70°C                        | 5V ± 10%        |
| Industrial | -40°C to +85°C                      | 5V ± 10%        |
| Military   | –55°C to +125°C<br>Case Temperature | 5V ± 10%        |

# **Pin Description**

## CY7B9234 SMPTE HOTLink Transmitter

| Name                                      | I/O     | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-------------------------------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| D <sub>0-7</sub><br>(D <sub>b - h</sub> ) | TTL In  | Parallel Data Input. Data is clocked into the Transmitter on the rising edge of CKW if $\overline{\text{ENA}}$ is LOW (or on the next rising CKW with $\overline{\text{ENN}}$ LOW). If $\overline{\text{ENA}}$ and $\overline{\text{ENN}}$ are HIGH, a Null character (K28.5) is sent. When MODE is HIGH, D <sub>0, 1,7</sub> become D <sub>b</sub> , c,h respectively.                                                                                                                                                                                                                                                                                                              |
| SC/D (D <sub>a</sub> )                    | TTL In  | Special Character/Data Select. A HIGH on SC/ $\overline{D}$ when CKW rises causes the transmitter to encode the pattern on D <sub>0-7</sub> as a control code (Special Character), while a LOW causes the data to be coded using the 8B/10B data alphabet. When MODE is HIGH, SC/ $\overline{D}$ (D <sub>a</sub> ) acts as D <sub>a</sub> input. SC/ $\overline{D}$ has the same timing as D <sub>0-7</sub> .                                                                                                                                                                                                                                                                        |
| SVS<br>(D <sub>j</sub> )                  | TTL In  | Send Violation Symbol. If SVS is HIGH when CKW rises, a Violation symbol is encoded and sent while the data on the parallel inputs is ignored. If SVS is LOW, the state of $D_{0-7}$ and SC/D determines the code sent. In normal or test mode, this pin overrides the BIST generator and forces the transmission of a Violation code. When MODE is HIGH (placing the transmitter in unencoded mode), SVS ( $D_j$ ) acts as the $D_j$ input. SVS has the same timing as $D_{0-7}$ .                                                                                                                                                                                                  |
| ENA                                       | TTL In  | Enable Parallel Data. If ENA is LOW on the rising edge of CKW, the data is loaded, encoded, and sent. If ENA and ENN are HIGH, the data inputs are ignored and the Transmitter will insert a Null character (K28.5) to fill the space between user data. ENA may be held HIGH/LOW continuously or it may be pulsed with each data byte to be sent. If ENA is being used for data control, ENN will normally be strapped HIGH, but can be used for BIST function control.                                                                                                                                                                                                             |
| ENN                                       | TTL In  | Enable Next Parallel Data. If $\overline{\text{ENN}}$ is LOW, the data appearing on D <sub>0-7</sub> at the next rising edge of CKW is loaded, encoded, and sent. If $\overline{\text{ENA}}$ and $\overline{\text{ENN}}$ are HIGH, the data appearing on D <sub>0-7</sub> at the next rising edge of CKW will be ignored and the Transmitter will insert a Null character to fill the space between user data. $\overline{\text{ENN}}$ may be held HIGH/LOW continuously or it may be pulsed with each data byte sent. If $\overline{\text{ENN}}$ is being used for data control, $\overline{\text{ENA}}$ will normally be strapped HIGH, but can be used for BIST function control. |
| CKW                                       | TTL In  | Clock Write. CKW is both the clock frequency reference for the multiplying PLL that generates the high-speed transmit clock, and the byte rate write signal that synchronizes the parallel data input. CKW must be connected to a crystal controlled time base that runs within the specified frequency range of the Transmitter and Receiver.                                                                                                                                                                                                                                                                                                                                       |
| FOTO                                      | TTL In  | Fiber-Optic Transmitter Off. FOTO determines the function of two of the three PECL transmitter output pairs. If FOTO is LOW, the data encoded by the Transmitter will appear at the outputs continuously. If FOTO is HIGH, OUTA $\pm$ and OUTB $\pm$ are forced to their "logic zero" state (OUT+ = LOW and OUT- = HIGH), causing a fiber-optic transmit module to extinguish its light output. OUTC is unaffected by the level on FOTO, and can be used as a loop-back signal source for board-level diagnostic testing.                                                                                                                                                            |
| OUT A±<br>OUT B±<br>OUT C±                | PECLOut | Differential Serial Data Outputs. These PECL 100K outputs (+5V referenced) are capable of driving terminated transmission lines or commercial fiber-optic transmitter modules. Unused pairs of outputs can be wired to $V_{CC}$ to reduce power if the output is not required. OUTA± and OUTB± are controlled by the level on FOTO, and will remain at their "logical zero" states when FOTO is asserted. OUTC± is unaffected by the level on FOTO (OUTA+ and OUTB+ are used as a differential test clock input while in Test mode, i.e., MODE=UNCONNECTED or forced to $V_{CC}/2$ ).                                                                                                |



# CY7B9234 SMPTE HOTLink Transmitter (continued)

| Name             | I/O        | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|------------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MODE             | 3-Level In | Encoder Mode Select. The level on MODE determines the encoding method to be used. When wired to GND, MODE selects 8B/10B encoding. When wired to $V_{CC}$ , data inputs bypass the encoder and the bit pattern on $D_{a-j}$ goes directly to the shifter. When left floating (internal resistors hold the input at $V_{CC}/2$ ) the internal bit-clock generator is disabled and OUTA+/OUTB+ become the differential bit clock to be used for factory test. In typical applications MODE is wired to $V_{CC}$ or GND.                                                                                                                                   |
| BISTEN           | TTL In     | Built-In Self-Test Enable. When BISTEN is LOW and ENA and ENN are HIGH, the transmitter sends an alternating 1–0 pattern (D10.2 or D21.5). When either ENA or ENN is set LOW and BISTEN is LOW, the transmitter begins a repeating test sequence that allows the Transmitter and Receiver to work together to test the function of the entire link. In normal use this input is held HIGH or wired to $V_{CC}$ . The BIST generator is a free-running pattern generator that need not be initialized, but if required, the BIST sequence can be initialized by momentarily asserting SVS while BISTEN is LOW. BISTEN has the same timing as $D_{0-7}$ . |
| RP               | TTL Out    | Read Pulse. $\overline{RP}$ is a 60% LOW duty-cycle byte-rate pulse train suitable for the read pulse in CY7C42X FIFOs.<br>The frequency on $\overline{RP}$ is the same as CKW when enabled by $\overline{ENA}$ , and duty cycle is independent of the CKW duty cycle. Pulse widths are set by logic internal to the transmitter. In BIST mode, $\overline{RP}$ will remain HIGH for all but the last byte of a test loop. $\overline{RP}$ will pulse LOW one byte time per BIST loop.                                                                                                                                                                  |
| V <sub>CCN</sub> |            | Power for output drivers.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| V <sub>CCQ</sub> |            | Power for internal circuitry.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| GND              |            | Ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

### CY7B9334 SMPTE HOTLink Receiver

| Name                                    | I/O                  | Description                                                                                                                                                                                                                                                                                                                                                                                                                       |
|-----------------------------------------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Q <sub>0-7</sub><br>(Q <sub>b-h</sub> ) | TTL Out              | $Q_{0-7}$ Parallel Data Output. $Q_{0-7}$ contain the most recently received data. These outputs change synchronously with CKR. When MODE is HIGH, $Q_{0, 1,7}$ become $Q_{b, c,h}$ respectively.                                                                                                                                                                                                                                 |
| SC/D(Q <sub>a</sub> )                   | TTL Out              | Special Character/Data Select. SC/ $\overline{D}$ indicates the context of received data. HIGH indicates a Control (Special Character) code, LOW indicates a Data character. When MODE is HIGH (placing the receiver in Unencoded mode), SC/ $\overline{D}$ acts as the Q <sub>a</sub> output. SC/ $\overline{D}$ has the same timing as Q <sub>0-7</sub> .                                                                       |
| RVS (Q <sub>j</sub> )                   | TTL Out              | Received Violation Symbol. A HIGH on RVS indicates that a code rule violation has been detected in the received data stream. A LOW shows that no error has been detected. In BIST mode, a LOW on RVS indicates correct operation of the Transmitter, Receiver, and link on a byte-by-byte basis. When MODE is HIGH (placing the receiver in Unencoded mode), RVS acts as the $Q_j$ output. RVS has the same timing as $Q_{0-7}$ . |
| RDY                                     | TTL Out              | Data Output Ready. A LOW pulse on RDY indicates that new data has been received and is ready to be delivered. A missing pulse on RDY shows that the received data is the Null character (normally inserted by the transmitter as a pad between data inputs). In BIST mode RDY will remain LOW for all but the last byte of a test loop and will pulse HIGH one byte time per BIST loop.                                           |
| CKR                                     | TTL Out              | Clock Read. This byte rate clock output is phase and frequency aligned to the incoming serial data stream. $\overline{RDY}$ , $Q_{0-7}$ , SC/ $\overline{D}$ , and RVS all switch synchronously with the rising edge of this output.                                                                                                                                                                                              |
| A/B                                     | PECL in              | Serial Data Input Select. This PECL 100K (+5V referenced) input selects INA or INB as the active data input. If $A/\overline{B}$ is HIGH, INA is connected to the shifter and signals connected to INA will be decoded. If $A/\overline{B}$ is LOW INB is selected.                                                                                                                                                               |
| INA±                                    | Diff In              | Serial Data Input A. The differential signal at the receiver end of the communication link may be connected to the differential input pairs INA $\pm$ or INB $\pm$ . Either the INA pair or the INB pair can be used as the main data input and the other can be used as a loopback channel or as an alternative data input selected by the state of $A/B$ .                                                                      |
| INB<br>(INB+)                           | PECL in<br>(Diff In) | Serial Data Input B. This pin is either a single-ended PECL data receiver (INB) or half of the INB differential pair. If SO is wired to $V_{CC}$ , then INB± can be used as differential line receiver interchangeably with INA±. If SO is normally connected and loaded, INB becomes a single-ended PECL 100K (+5V referenced) serial data input. INB is used as the test clock while in Test mode.                              |



## CY7B9334 SMPTE HOTLink Receiver (continued)

| Name             | I/O                  | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|------------------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SI<br>(INB–)     | PECL in<br>(Diff In) | Status Input. This pin is either a single-ended PECL status monitor input (SI) or half of the INB differential pair. If SO is wired to $V_{CC}$ , then INB± can be used as differential line receiver interchangeably with INA±. If SO is normally connected and loaded, SI becomes a single-ended PECL 100K (+5V referenced) status monitor input, which is translated into a TTL-level signal at the SO pin.                                                                                                                                            |
| SO               | TTL Out              | Status Out. SO is the TTL-translated output of SI. It is typically used to translate the Carrier Detect output from a fiber-optic receiver connected to SI. When this pin is normally connected and loaded (without any external pull-up resistor), SO will assume the same logical level as SI and INB will become a single-ended PECL serial data input. If the status monitor translation is not desired, then SO may be wired to $V_{CC}$ and the INB± pair may be used as a differential serial data input.                                          |
| RF               | TTL In               | Reframe Enable. RF controls the Framer logic in the Receiver. When RF is held HIGH, each SYNC (K28.5) symbol detected in the shifter will frame the data that follows. If is HIGH for 2,048 consecutive bytes, the internal framer switches to double-byte mode. When RF is held LOW, the reframing logic is disabled. The incoming data stream is then continuously deserialized and decoded using byte boundaries set by the internal byte counter. Bit errors in the data stream will not cause alias SYNC characters to reframe the data erroneously. |
| REFCLK           | TTL In               | Reference Clock. REFCLK is the clock frequency reference for the clock/data synchronizing PLL. REFCLK sets the approximate center frequency for the internal PLL to track the incoming bit stream. REFCLK must be connected to a crystal-controlled time base that runs within the frequency limits of the Tx/Rx pair, and the frequency must be the same as the transmitter CKW frequency (within CKW±0.1%)                                                                                                                                              |
| MODE             | 3-Level In           | Decoder Mode Select. The level on the MODE pin determines the decoding method to be used. When wired to GND, MODE selects 8B/10B decoding. When wired to $V_{CC}$ , registered shifter contents bypass the decoder and are sent to $Q_{a-j}$ directly. When left floating (internal resistors hold the MODE pin at $V_{CC}/2$ ) the internal bit clock generator is disabled and INB becomes the bit rate test clock to be used for factory test. In typical applications, MODE is wired to $V_{CC}$ or GND.                                              |
| BISTEN           | TTL In               | Built-In Self-Test Enable. When $\overline{\text{BISTEN}}$ is LOW the Receiver awaits a D0.0 (sent once per BIST loop) character and begins a continuous test sequence that tests the functionality of the Transmitter, the Receiver, and the link connecting them. In BIST mode the status of the test can be monitored with RDY and RVS outputs. In normal use BISTEN is held HIGH or wired to $V_{CC}$ . BISTEN has the same timing as $Q_{0-7}$ .                                                                                                     |
| V <sub>CCN</sub> |                      | Power for output drivers.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| V <sub>CCQ</sub> |                      | Power for internal circuitry.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| GND              |                      | Ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

### CY7B9234 SMPTE HOTLink Transmitter Block Diagram Description

#### Input Register

The Input register holds the data to be processed by the SMPTE HOTLink transmitter and allows the input timing to be made consistent with standard FIFOs. The Input register is clocked by CKW and loaded with information on the  $D_{0-7}$ , SC/D, and SVS pins. Two enable inputs (ENA and ENN) allow the user to choose when data is loaded in the register. Asserting ENA (Enable, active LOW) causes the inputs to be loaded in the register on the rising edge of CKW. If ENN (Enable Next, active LOW) is asserted when CKW rises, the data present on the inputs on the next rising edge of CKW will be loaded into the Input register. If neither ENA nor ENN are asserted LOW on the rising edge of CKW, then a SYNC (K28.5) character is sent. These two inputs allow proper timing and function for compatibility with either asynchronous FIFOs or clocked FIFOs without external logic, as shown in *Figure 5.* 

In BIST mode, the Input register becomes the signature pattern generator by logically converting the parallel Input register into a Linear Feedback Shift Register (LFSR). When enabled, this LFSR will generate a 511-byte sequence that includes all Data and Special Character codes, including the explicit violation symbols. This pattern provides a predictable but pseudo-random sequence that can be matched to an identical LFSR in the Receiver.

#### Encoder

The Encoder transforms the input data held by the Input register into a form more suitable for transmission on a serial interface link. The code used is specified by ANSI X3.230 (Fibre Channel), IBM ESCON® channel (code tables are at the end of this datasheet), and the DVB-ASI serial interface. The eight D<sub>0-7</sub> data inputs are converted to either a Data symbol or a Special Character, depending upon the state of the SC/D input. If SC/D is HIGH, the data inputs represent a control code and are encoded using the Special Character code table. If SC/D is LOW, the data inputs are converted using the Data code table. If a byte time passes with the inputs disabled, the Encoder will output a Special Character Comma K28.5 (or SYNC) that will maintain link synchronization. SVS input forces the transmission of a specified Violation symbol to allow the user to check error handling system logic in the controller or for proprietary applications.



The 8B/10B coding function of the Encoder can be bypassed for SMPTE systems that include an external coder or scrambler function as part of the controller. This bypass is controlled by setting the MODE select pin HIGH. When in bypass mode,  $D_{a-j}$  (note that bit order is specified in the Fibre Channel 8B/10B code) become the ten inputs to the Shifter, with  $D_a$  being the first bit to be shifted out.

#### Shifter

The Shifter accepts parallel data from the Encoder once each byte time and shifts it to the serial interface output buffers using a PLL multiplied bit clock that runs at ten (10) times the byte clock rate. Timing for the parallel transfer is controlled by the counter included in the Clock Generator and is not affected by signal levels or timing at the input pins.

#### OutA, OutB, OutC

The serial interface PECL output buffers (ECL100K referenced to +5V) are the drivers for the serial media. They are all connected to the Shifter and contain the same serial data. Two of the output pairs (OUTA± and OUTB±) are controllable by the FOTO input and can be disabled by the system controller to force a logical zero (i.e., "light off") at the outputs. The third output pair (OUTC±) is not affected by FOTO and will supply a continuous data stream suitable for loop-back testing of the subsystem.

OUTA± and OUTB± will respond to FOTO input changes within a few bit times. However, since FOTO is not synchronized with the transmitter data stream, the outputs will be forced off or turned on at arbitrary points in a transmitted byte. This function is intended to augment an external laser safety controller and as an aid for Receiver PLL testing.

In wire-based systems, control of the outputs may not be required, and FOTO can be strapped LOW. The three outputs are intended to add system and architectural flexibility by offering identical serial bit-streams with separate interfaces for redundant connections or for multiple destinations. Unneeded outputs can be wired to  $V_{CC}$  to disable and power down the unused output circuitry.

#### **Clock Generator**

The clock generator is an embedded phase-locked loop (PLL) that takes a byte-rate reference clock (CKW) and multiplies it by ten (10) to create a bit rate clock for driving the serial shifter. The byte rate reference comes from CKW, the rising edge of which clocks data into the Input register. This clock must be a crystal referenced pulse stream that has a frequency between the minimum and maximum specified for the SMPTE HOTLink Transmitter/Receiver pair. Signals controlled by this block form the bit clock and the timing signals that control internal data transfers between the Input register and the Shifter.

The read pulse ( $\overline{RP}$ ) is derived from the feedback counter used in the PLL multiplier. It is a byte-rate pulse stream with the proper phase and pulse widths to allow transfer of data from an asynchronous FIFO. Pulse width is independent of CKW duty cycle, since proper phase and duty cycle is maintained by the PLL. The  $\overline{RP}$ pulse stream will insure correct data transfers between asynchronous FIFOs and the transmitter input latch with no external logic.

#### **Test Logic**

Test logic includes the initialization and control for the Built-In Self-Test (BIST) generator, the multiplexer for Test mode clock distribution, and control logic to properly select the data encoding. Test logic is discussed in more detail in the CY7B9234 SMPTE HOTLink Transmitter Operating Mode Description.

#### CY7B9334 SMPTE HOTLink Receiver Block Diagram Description

#### Serial Data Inputs

Two pairs of differential line receivers are the inputs for the serial data stream. INA± or INB± can be selected with A/B input. INA± is selected with A/B HIGH and INB± is selected with A/B LOW. The threshold of A/B is compatible with the ECL 100K signals from PECL fiber-optic interface modules or active equalizers. TTL logic elements can be used to select the A or B inputs by adding a resistor pull-up to the TTL driver connected to A/B. The differential threshold of INA± and INB± will accommodate wire interconnect with filtering losses or transmission line attenuation greater than 20 dB ( $V_{DIF} \ge 50 \text{ mV}$ ) or can be directly connected to fiber-optic interface modules (any ECL logic family, not limited to ECL 100K). The common mode tolerance will accommodate a wide range of signal termination voltages. The highest HIGH input that can be tolerated is  $V_{IN} = V_{CC}$ , and the lowest LOW input that can be interpreted correctly is  $V_{IN} = \text{GND}+2.0\text{V}$ .

#### **PECL-TTL Translator**

The function of the INB(INB+) input and the SI(INB–) input is defined by the connections on the SO output pin. If the PECL/TTL translator function is not required, the SO output is wired to  $V_{CC}$ . A sensor circuit will detect this connection and cause the inputs to become INB± (a differential line-receiver serial-data input). If the PECL/TTL translator function is required, the SO output is connected to its normal TTL load (typically one or more TTL inputs, but no pull-up resistor) and the INB+ input becomes INB (single-ended ECL 100K, serial data input) and the INB– input becomes SI (single-ended, ECL 100K status input).

This positive-referenced PECL-to-TTL translator is provided to eliminate external logic between an PECL fiber-optic interface module "carrier detect" output and the TTL input in the control logic. The input threshold is compatible with ECL 100K levels (+5V referenced). It can also be used as part of the link status indication logic for wire connected systems.

#### **Clock Synchronization**

The Clock Synchronization function is performed by an embedded phase-locked loop (PLL) that tracks the frequency of the incoming bit stream and aligns the phase of its internal bit rate clock to the serial data transitions. This block contains the logic to transfer the data from the Shifter to the Decode register once every byte. The counter that controls this transfer is initialized by the Framer logic. CKR is a buffered output derived from the bit counter used to control the Decode register and the output register transfers.

Clock output logic is designed so that when reframing causes the counter sequence to be interrupted, the period and pulse width of CKR will never be less than normal. Reframing may stretch the period of CKR by up to 90%, and either CKR Pulse Width HIGH or Pulse Width LOW may be stretched, depending on when reframe occurs.

The REFCLK input provides a byte-rate reference frequency to improve PLL acquisition time and limit unlocked frequency excursions of the CKR when no data is present at the serial inputs. The frequency of REFCLK is required to be within



 $\pm 0.1\%$  of the frequency of the clock that drives the transmitter CKW pin.

#### Framer

Framer logic checks the incoming bit-stream for the pattern that defines the byte boundaries. This combinatorial logic filter looks for the X3.230 symbol defined as a Special Character Comma (K28.5). When it is found, the free-running bit counter in the Clock Synchronization block is synchronously reset to its initial state, thus framing the data correctly on the correct byte boundaries.

Random errors that occur in the serial data can corrupt some data patterns into a bit-pattern identical to a K28.5, and thus cause an erroneous data-framing error. The RF input prevents this by inhibiting reframing during times when normal message data is present. When RF is held LOW, the SMPTE HOTLink receiver will deserialize the incoming data without trying to reframe the data to incoming patterns. When RF rises, <u>RDY</u> will be inhibited until a K28.5 has been detected, after which <u>RDY</u> will resume its normal function. While RF is HIGH, it is possible that an error could cause misframing, after which all data will be corrupted. Likewise, a K28.7 followed by D11.x, D20.x, or an SVS (C0.7) followed by D11.x will create alias K28.5 characters and cause erroneous framing. These sequences must be avoided while RF is HIGH.

If RF remains HIGH for greater than 2048 bytes, the framer converts to double-byte framing, requiring two K28.5 characters aligned on the same byte boundary within 5 bytes in order to reframe. Double-byte framing greatly reduces the possibility of erroneously reframing to an aliased K28.5 character.

#### Shifter

The Shifter accepts serial inputs from the Serial Data inputs one bit at a time, as clocked by the Clock Synchronization logic. Data is transferred to the Framer on each bit, and to the Decode register once per byte.

#### **Decode Register**

The Decode register accepts data from the Shifter once per byte as determined by the logic in the Clock Synchronization block. It is presented to the Decoder and held until it is transferred to the output latch.

#### Decoder

Parallel data is transformed from ANSI-specified X3.230 8B/10B codes back to "raw data" in the Decoder. This block

uses the standard decoder patterns shown in the Valid Data Characters and Valid Special Character Codes and Sequences sections of this datasheet. Data patterns are signaled by a LOW on the SC/D output and Special Character patterns are signaled by a HIGH on the SC/D output. Unused patterns or disparity errors are signaled as errors by a HIGH on the RVS output and by specific Special Character codes.

#### **Output Register**

The Output register holds the recovered data ( $Q_{0-7}$ , SC/ $\overline{D}$ , and RVS) and aligns it with the recovered byte clock (CKR). This synchronization insures proper timing to match a FIFO interface or other logic that requires glitch free and specified output behavior. Outputs change synchronously with the rising edge of CKR.

In BIST mode, this register becomes the signature pattern generator and checker by logically converting itself into a Linear Feedback Shift Register (LFSR) pattern generator. When enabled, this LFSR will generate a 511-byte sequence that includes all Data and Special Character codes, including the explicit violation symbols. This pattern provides a predictable but pseudo-random sequence that can be matched to an identical LFSR in the Transmitter. When synchronized, it checks each byte in the Decoder with each byte generated by the LFSR and shows errors at RVS. Patterns generated by the LFSR are compared after being buffered to the output pins and then fed back to the comparators, allowing test of the entire receive function.

In BIST mode, the LFSR is initialized by the first occurrence of the transmitter BIST loop start code D0.0 (D0.0 is sent only once per BIST loop). Once the BIST loop has been started, RVS will be HIGH for pattern mismatches between the received sequence and the internally generated sequence. Code rule violations or running disparity errors that occur as part of the BIST loop will not cause an error indication. RDY will pulse HIGH once per BIST loop and can be used to check test pattern progress. The receiver BIST generator can be reinitialized by leaving and re-entering BIST mode.

#### Test Logic

Test logic includes the initialization and control for the Built-In Self-Test (BIST) generator, the multiplexer for Test mode clock distribution, and control logic for the decoder. Test logic is discussed in more detail in the CY7B9334 SMPTE HOTLink Receiver Operating Mode Description



### CY7B9234/CY7B9334 Electrical Characteristics Over the Operating Range<sup>[1]</sup>

| Parameter                       | Description                                     | Т                                      | Test Conditions                  |                        | Max.                   | Unit |
|---------------------------------|-------------------------------------------------|----------------------------------------|----------------------------------|------------------------|------------------------|------|
| TTL OUTs,                       | CY7B9234: RP; CY7B9334: Q <sub>0-</sub>         | 7, SC/D, RVS, R                        | DY, CKR, SO                      |                        |                        |      |
| V <sub>OHT</sub>                | Output HIGH Voltage                             | $I_{OH} = -2 \text{ mA}$               |                                  | 2.4                    |                        | V    |
| V <sub>OLT</sub>                | Output LOW Voltage                              | $I_{OL} = 4 \text{ mA}$                |                                  |                        | 0.45                   | V    |
| I <sub>OST</sub>                | Output Short Circuit Current                    | V <sub>OUT</sub> =0V <sup>[2]</sup>    |                                  | -15                    | -90                    | mA   |
| TTL INs, C                      | (7B9234: D <sub>0-7</sub> , SC/D, SVS, ENA      | , ENN, CKW, FO                         | TO, BISTEN; CY7B9334: RI         | F, REFCLK, B           | ISTEN                  |      |
| V <sub>IHT</sub>                | Input HIGH Voltage                              |                                        | Com'l, Ind'l, & Mil              | 2.0                    | V <sub>CC</sub>        | V    |
|                                 |                                                 |                                        | Ind'l & Mil (CKW and FOTO, only) | 2.2                    | V <sub>CC</sub>        | V    |
| V <sub>ILT</sub>                | Input LOW Voltage                               |                                        |                                  | -0.5                   | 0.8                    | V    |
| IIHT                            | Input HIGH Current                              | $V_{IN} = V_{CC}$                      |                                  | -10                    | +10                    | μΑ   |
| I <sub>ILT</sub>                | Input LOW Current                               | $V_{IN} = 0.0V$                        |                                  |                        | - 500                  | μΑ   |
| Transmitter                     | PECL-Compatible Output Pins                     | : OUTA+, OUTA                          | -, OUTB+, OUTB-, OUTC+,          | OUTC-                  | •                      |      |
| V <sub>OHE</sub>                | Output HIGH Voltage                             | Load=50Ωto                             | Com'l                            | V <sub>CC</sub> -1.03  | V <sub>CC</sub> -0.83  | V    |
|                                 | (V <sub>CC</sub> referenced)                    | $V_{CC} - 2V$                          | Ind'l & Mil                      | V <sub>CC</sub> -1.05  | V <sub>CC</sub> -0.83  | V    |
| V <sub>OLE</sub>                | Output LOW Voltage                              |                                        |                                  | V <sub>CC</sub> -1.86  | V <sub>CC</sub> -1.62  | V    |
|                                 | (V <sub>CC</sub> referenced)                    | $V_{CC} - 2V$                          | Ind'l & Mil                      | V <sub>CC</sub> -1.96  | V <sub>CC</sub> -1.62  | V    |
| V <sub>ODIF</sub>               | Output Differential Voltage<br> (OUT+) – (OUT–) | Load = 50 ohr                          | ns to $V_{CC} - 2V$              | 0.6                    |                        | V    |
| Receiver Pl                     | ECL-Compatible Input Pins: A/                   | B, SI, INB                             |                                  |                        | ·                      |      |
| V <sub>IHE</sub>                | Input HIGH Voltage                              |                                        | Com'l                            | V <sub>CC</sub> -1.165 | V <sub>CC</sub>        | V    |
|                                 |                                                 |                                        | Ind'l & Mil                      | V <sub>CC</sub> -1.14  | V <sub>CC</sub>        | V    |
| V <sub>ILE</sub>                | Input LOW Voltage                               |                                        | Com'l                            | 2.0                    | V <sub>CC</sub> -1.475 | V    |
|                                 |                                                 |                                        | Ind'l & Mil                      | 2.0                    | V <sub>CC</sub> -1.50  | V    |
| I <sub>IHE</sub> <sup>[3]</sup> | Input HIGH Current                              | V <sub>IN</sub> = V <sub>IHE</sub> Max | ,<br>                            |                        | +500                   | μΑ   |
| I <sub>ILE</sub> <sup>[3]</sup> | Input LOW Current                               | $V_{IN} = V_{ILE}$ Min.                |                                  | +0.5                   |                        | μΑ   |
| Differential                    | Line Receiver Input Pins: INA                   | , INA–, INB+, IN                       | B-                               |                        | •                      |      |
| V <sub>DIFF</sub>               | Input Differential Voltage<br> (IN+) – (IN–)    |                                        |                                  | 50                     |                        | mV   |
| V <sub>IHH</sub>                | Highest Input HIGH Voltage                      |                                        |                                  |                        | V <sub>CC</sub>        | V    |
| V <sub>ILL</sub>                | Lowest Input LOW Voltage                        |                                        |                                  | 2.0                    |                        | V    |
| I <sub>IHH</sub>                | Input HIGH Current                              | V <sub>IN</sub> = V <sub>IHH</sub> Max | ζ.                               |                        | 750                    | μA   |
| I <sub>ILL</sub> <sup>[4]</sup> | Input LOW Current                               | $V_{IN} = V_{ILL}$ Min.                |                                  | -200                   |                        | μΑ   |
| Miscellaneo                     | DUS                                             |                                        |                                  | Тур.                   | Max.                   |      |
| I <sub>CCT</sub> <sup>[5]</sup> | Transmitter Power Supply                        | Freq. = Max.                           | Com'l                            | 65                     | 85                     | mA   |
|                                 | Current                                         |                                        | Ind'l & Mil                      | 75                     | 95                     | mA   |
| I <sub>CCR</sub> <sup>[6]</sup> | Receiver Power Supply                           | Freq. = Max.                           | Com'l                            | 120                    | 155                    | mA   |
|                                 | Current                                         |                                        | Ind'l & Mil                      | 135                    | 160                    | mA   |

Notes:

1.

2. 3.

**es:** See the last page of this specification for Group A subgroup testing information. Tested one output at a time, output shorted for less than one second, less than 10% duty cycle. Applies to A/B only. Input currents are always positive at all voltages above  $V_{CC}/2$ . Maximum  $I_{CCT}$  is measured with  $V_{CC} = Max$ , one PECL output pair loaded with 50 ohms to  $V_{CC} - 2.0V$ , others tied to  $V_{CC}$ , BISTEN = LOW.  $I_{CCT}$  includes current into  $V_{CC0}$  is determined by PECL load currents, typically 30 mA with 50 ohms to  $V_{CC} - 2.0V$ . Each additional enabled PECL pair adds 5 mA to  $I_{CCT}$  and an additional load current to  $V_{CCN}$  as described. When calculating the contribution of PECL load currents to chip power dissipation, the output load current should be multiplied by 1V instead of  $V_{CC}$ . Maximum  $I_{CCR}$  is measured with  $V_{CC} = Max$ , RF = LOW, and outputs unloaded. Typical  $I_{CCR}$  is measured with  $V_{CC} = 5.0V$ ,  $T_A = 25^{\circ}C$ , RF = LOW, BISTEN = LOW, and outputs unloaded.  $I_{CCR}$  includes current into  $V_{CC0}$  (pins 21 and 24). Current into  $V_{CCN}$  (pin 9) is determined by the total TTL output buffer quiescent current plus the sum of all the load currents for each output pin. The total buffer quiescent current is 10mA max, and max. TTL load current for each output pin can be calculated as follows: Where  $R_L$ -equivalent load resistance,  $C_L$ =capacitive load, and  $F_{pin}$ =frequency in MHz of data on pin. A derating factor of 1.1 has been  $V_{CCV} = 0.95^{\circ}(V_{CCV}, 5)^{\circ}0.3$ 4. 5.

6

$$\frac{I_{ICCN}}{TTLPin} + \frac{0.95}{R_L} \frac{(V_{CCN}^* 5)^* 0.3}{R_L} C_L^* \frac{V_{CCN}}{2} 1.5 * F_{pin} * 1.1$$

included to account for worst process corner and temperature condition.



# Capacitance<sup>[7]</sup>

| Parameter       | Description       | Test Conditions                                                  | Max. | Unit |
|-----------------|-------------------|------------------------------------------------------------------|------|------|
| C <sub>IN</sub> | Input Capacitance | $T_A = 25^{\circ}C, f_0 = 1 \text{ MHz}, V_{CC} = 5.0 \text{ V}$ | 10   | pF   |

# **AC Test Loads and Waveforms**



### Transmitter Switching Characteristics Over the Operating Range<sup>[1]</sup>

|                   |                                                              | 7B9234              | 4-270 | 7B9234              | 4-400 |      |
|-------------------|--------------------------------------------------------------|---------------------|-------|---------------------|-------|------|
| Parameter         | Description                                                  | Min.                | Max   | Min.                | Max   | Unit |
| t <sub>CKW</sub>  | Write Clock Cycle                                            | 30.3                | 62.5  | 25                  | 62.5  | ns   |
| t <sub>B</sub>    | Bit Time <sup>[9]</sup>                                      | 3.03                | 6.25  | 2.5                 | 6.25  | ns   |
| t <sub>CPWH</sub> | CKW Pulse Width HIGH                                         | 6.5                 |       | 6.5                 |       | ns   |
| t <sub>CPWL</sub> | CKW Pulse Width LOW                                          | 6.5                 |       | 6.5                 |       | ns   |
| t <sub>SD</sub>   | Data Set-Up Time <sup>[10]</sup>                             | 5                   |       | 5                   |       | ns   |
| t <sub>HD</sub>   | Data Hold Time <sup>[10]</sup>                               | 0                   |       | 0                   |       | ns   |
| t <sub>SENP</sub> | Enable Set-Up Time (to insure correct RP) <sup>[11]</sup>    | 6t <sub>B</sub> + 8 |       | 6t <sub>B</sub> + 8 |       | ns   |
| t <sub>HENP</sub> | Enable Hold Time (to insure correct RP) <sup>[11]</sup>      | 0                   |       | 0                   |       | ns   |
| t <sub>PDR</sub>  | Read Pulse Rise Alignment <sup>[12]</sup>                    | -4                  | 2     | -4                  | 2     | ns   |
| t <sub>PPWH</sub> | Read Pulse HIGH <sup>[12]</sup>                              | 4t <sub>B</sub> –3  |       | 4t <sub>B</sub> -3  |       | ns   |
| t <sub>PDF</sub>  | Read Pulse Fall Alignment <sup>[12]</sup>                    | 6t <sub>B</sub> –3  |       | 6t <sub>B</sub> -3  |       | ns   |
| t <sub>RISE</sub> | PECL Output Rise Time 20–80% (PECL Test Load) <sup>[7]</sup> |                     | 1.2   |                     | 1.2   | ns   |
| t <sub>FALL</sub> | PECL Output Fall Time 80–20% (PECL Test Load) <sup>[7]</sup> |                     | 1.2   |                     | 1.2   | ns   |
| t <sub>DJ</sub>   | Deterministic Jitter (peak-peak) <sup>[7, 13]</sup>          |                     | 35    |                     | 35    | ps   |
| t <sub>RJ</sub>   | Random Jitter (peak-peak) <sup>[7, 14]</sup>                 |                     | 175   |                     | 175   | ps   |
| t <sub>RJ</sub>   | Random Jitter (σ) <sup>[7,14]</sup>                          |                     | 20    |                     | 20    | ps   |

Notes:

Tested initially and after any design or process changes that may affect these parameters, but not 100% tested. 7.

Cypress uses constant current (ATE) load configurations and forcing functions. This figure is for reference only.
Transmitter t<sub>B</sub> is calculated as t<sub>CKW</sub>/10. The byte rate is one tenth of the bit rate.
Data includes D<sub>0-7</sub>, SC/D, SVS, ENA, ENN, and BISTEN. t<sub>SD</sub> and t<sub>HD</sub> minimum timing assures correct data load on rising edge of CKW, but not RP function or timing.
t<sub>SENP</sub> and t<sub>HENP</sub> timing insures correct RP function and correct data load on the rising edge of CKW.

12.

13. 14.

Loading on RP is the standard TTL test load shown in part (a) of AC Test Loads and Waveforms except  $C_L = 15 \text{ pF.}$ While sending continuous K28.5s, RP unloaded, outputs loaded to 50 $\Omega$  to V<sub>CC</sub>-2.0V, over the operating range. While sending continuous K28.7s, after 100,000 samples measured at the cross point of differential outputs, time referenced to CKW input, over the operating range.



### Receiver Switching Characteristics Over the Operating Range<sup>[1]</sup>

|                   |                                                                               | 7B933              | 34-270             | 7B933              | 4-400              |      |
|-------------------|-------------------------------------------------------------------------------|--------------------|--------------------|--------------------|--------------------|------|
| Parameter         | Description                                                                   | Min.               | Max.               | Min.               | Max.               | Unit |
| t <sub>CKR</sub>  | Read Clock Period (No Serial Data Input), REFCLK as Reference <sup>[15]</sup> | -1                 | +1                 | -1                 | +1                 | %    |
| t <sub>B</sub>    | Bit Time <sup>[16]</sup>                                                      | 3.03               | 6.25               | 2.5                | 6.25               | ns   |
| t <sub>CPRH</sub> | Read Clock Pulse HIGH                                                         | 5t <sub>B</sub> –3 |                    | 5t <sub>B</sub> –3 |                    | ns   |
| t <sub>CPRL</sub> | Read Clock Pulse LOW                                                          | 5t <sub>B</sub> –3 |                    | 5t <sub>B</sub> –3 |                    | ns   |
| t <sub>RH</sub>   | RDY Hold Time                                                                 | t <sub>B</sub> 2.5 |                    | t <sub>B</sub> 2.5 |                    | ns   |
| t <sub>PRF</sub>  | RDY Pulse Fall to CKR Rise                                                    | 5t <sub>B</sub> –3 |                    | 5t <sub>B</sub> –3 |                    | ns   |
| t <sub>PRH</sub>  | RDY Pulse Width HIGH                                                          | 4t <sub>B</sub> –3 |                    | 4t <sub>B</sub> –3 |                    | ns   |
| t <sub>A</sub>    | Data Access Time <sup>[17, 18]</sup>                                          | 2t <sub>B</sub> -2 | 2t <sub>B</sub> +4 | 2t <sub>B</sub> -2 | 2t <sub>B</sub> +4 | ns   |
| t <sub>ROH</sub>  | Data Hold Time <sup>[17, 18]</sup>                                            | t <sub>B</sub> 2.5 |                    | t <sub>B</sub> 2.5 |                    | ns   |
| t <sub>H</sub>    | Data Hold Time from CKR Rise [17, 18]                                         | 2t <sub>B</sub> –3 |                    | 2t <sub>B</sub> –3 |                    | ns   |
| t <sub>CKX</sub>  | REFCLK Clock Period Referenced to CKW of Transmitter <sup>[19]</sup>          | -0.1               | +0.1               | -0.1               | +0.1               | %    |
| t <sub>CPXH</sub> | REFCLK Clock Pulse HIGH                                                       | 6.5                |                    | 6.5                |                    | ns   |
| t <sub>CPXL</sub> | REFCLK Clock Pulse LOW                                                        | 6.5                |                    | 6.5                |                    | ns   |
| t <sub>DS</sub>   | Propagation Delay SI to SO (note PECL and TTL thresholds) <sup>[20]</sup>     |                    | 20                 |                    | 20                 | ns   |
| t <sub>SA</sub>   | Static Alignment <sup>[7, 21]</sup>                                           |                    | 100                |                    | 100                | ps   |
| t <sub>EFW</sub>  | Error Free Window <sup>[7, 22]</sup>                                          | 0.9t <sub>B</sub>  |                    | 0.9t <sub>B</sub>  |                    |      |

Notes:

15. The period of t<sub>CKR</sub> will match the period of the transmitter CKW when the receiver is receiving serial data. When data is interrupted, CKR may drift to one of the range limits

16.

17.

18. 19.

The period of  $t_{CKR}$  will match the period of the transmitter CKW when the receiver is receiving senario at a virtual is interrupted, CKK may drift to the or the range match above. Receiver  $t_B$  is calculated as  $t_{CKR}/10$  if no data is being received, or  $t_{CKW}/10$  if data is being received. See note. Data includes  $Q_{0-7}$ , SC/D, and RVS.  $t_A$ ,  $t_{ROH}$ , and  $t_H$  specifications are only valid if all outputs (CKR, RDY,  $Q_{0-7}$ , SC/D, and RVS) are loaded with similar DC and AC loads. REFCLK has no phase or frequency relationship with CKR and only acts as a centering reference to reduce clock synchronization time. REFCLK must be within 0.1% of the transmitter CKW frequency, necessitating a ±500-PPM crystal. The PECL switching threshold is the midpoint between the PECL–  $V_{OH}$ , and  $V_{OL}$  specification (approximately  $V_{CC} - 1.35V$ ). The TTL switching threshold is 1.5V. Static alignment is a measure of the alignment of the Receiver sampling point to the center of a bit. Static alignment is measured by sliding one bit edge in 3 000 nominal transitions until a byte error occurs. 20. 21.

Brite data and the second of the second and part of the second of the sec



# Switching Waveforms for the CY7B9234 SMPTE HOTLink Transmitter







# Switching Waveforms for the CY7B9334 SMPTE HOTLink Receiver





**Static Alignment** 



**Error-Free Window** 



Figure 2. CY7B9234 Transmitter Data Pipeline

# SMPTE HOTLink CY7B9234 Transmitter and CY7B9334 Receiver Operation

The CY7B9234 Transmitter operating with the CY7B9334 Receiver form a general purpose data communications subsystem capable of transporting user data at up to 33Mbytes per second (40 Mbytes per second for -400 devices) over several types of serial interface media. Figure 2 illustrates the flow of data through the SMPTE HOTLink CY7B9234 transmitter pipeline. Data is latched into the transmitter on the rising edge of CKW when enabled by ENA or ENN. RP is asserted LOW with a 60% LOW/40% HIGH duty cycle when ENA is LOW. RP may be used as a read strobe for accessing data stored in a FIFO. The parallel data flows through the encoder and is then shifted out of the OUTx± PECL drivers. The bit-rate clock is generated internally from a multiply-by-ten PLL clock generator. The latency through the transmitter is approximately 21t<sub>B</sub> - 10 ns over the operating range. A more complete description is found in the section "CY7B9234 SMPTE HOTLink Transmitter Operating Mode Description."

Figure 3 illustrates the data flow through the SMPTE HOTLink CY7B9334 receiver pipeline. Serial data is sampled by the receiver on the INx $\pm$  inputs. The receiver PLL locks onto the

serial bit stream and generates an internal bit rate clock. The bit stream is descrialized, decoded and then presented at the parallel output pins. A byte rate clock (bit clock  $\div$  10) synchronous with the parallel data is presented at the CKR pin. The RDY pin will be asserted to LOW to indicate that data or control characters are present on the outputs. RDY will not be asserted LOW in a field of K28.5s except for any single K28.5 or the last one in a continuous series of K28.5's. The latency through the receiver is approximately  $24t_B + 10$  ns over the operating range. A more complete description of the receiver is in the section "CY7B9334 SMPTE HOTLink Receiver Operating Mode Description."

The SMPTE HOTLink Receiver has a built-in byte framer that synchronizes the Receiver pipeline with incoming SYNC (K28.5) characters. *Figure 4* illustrates the SMPTE HOTLink CY7B9334 Receiver framing operation. The Framer is enabled when the RF pin is asserted HIGH. RF is latched into the receiver on the falling edge of CKR. The framer looks for K28.5 characters embedded in the serial data stream. When a K28.5 is found, the framer sets the parallel byte boundary for subsequent data to the K28.5 boundary. While the framer is enabled, the RDY pin indicates the status of the framing operation.







When the RF pin is asserted HIGH,  $\overline{\text{RDY}}$  leaves it normal mode of operation and is asserted HIGH while the framer searches the data stream for a K28.5 character. After the framer has synchronized to a K28.5 character, the Receiver will assert the  $\overline{\text{RDY}}$  pin LOW when the K28.5 character is present at the parallel output. The  $\overline{\text{RDY}}$  pin will then resume its normal operation as dictated by the MODE and BISTEN pins.

The normal operation of the  $\overline{\text{RDY}}$  pin in encoded mode is to signal when parallel data is present at the output pins by pulsing LOW with a 60% LOW/40% HIGH duty cycle. RDY does not pulse LOW in a field of K28.5 characters; however, RDY does pulse LOW for the last K28.5 character in the field or for any single K28.5. In unencoded mode, the normal operation of the RDY pin is to signal when any K28.5 is at the parallel output pins.

The Transmitter and Receiver parallel interface timing and functionality can be made to match the timing and functionality of either an asynchronous FIFO or a clocked FIFO by appropriately connecting signals (See *Figure 5*). Proper operation of the FIFO interface depends upon various FIFO-specific access and response specifications.

The SMPTE HOTLink Transmitter and Receiver serial interface provides a seamless interface to various types of media. A minimal number of external components are needed to properly terminate transmission lines and provide PECL loads. For proper power supply decoupling, a single 0.01  $\mu$ F for each device is all that is required to bypass the VCC and GND pins. *Figure 6* illustrates a SMPTE HOTLink Transmitter and Receiver interface to fiber-optic and copper media. More information on interfacing SMPTE HOTLink to various media can be found in the "HOTLink Design Considerations" application note.

### CY7B9234 SMPTE HOTLink Transmitter Operating Mode Description

In normal operation, the Transmitter can operate in either of two modes. The Encoded mode allows a user to send and receive eight (8) bit data and control information without first converting it to transmission characters. The Bypass mode is used for systems in which the encoding and decoding is performed in an external protocol controller.

In either mode, data is loaded into the Input register of the Transmitter on the rising edge of CKW. The input timing and functional response of the Transmitter input can be made to match the timing and functionality of either an asynchronous FIFO or a clocked FIFO by an appropriate connection of input signals (See *Figure 5*). Proper operation of the FIFO interface de-



pends upon various FIFO-specific access and response specifications.

#### **Encoded Mode Operation**

In Encoded mode the input data is interpreted as eight bits of data ( $D_0-D_7$ ), a context control bit (SC/D), and a system diagnostic input bit (SVS). If the context of the data is to be normal message data, the SC/D input should be LOW, and the data should be encoded using the valid data character set described in the Valid Data Characters section of this datasheet. If the context of the data is to be control or protocol information, the SC/D input will be HIGH, and the data will be encoded using the valid Special character set described in the Valid Special Character Codes and Sequences section. Special characters include all protocol characters necessary to encode packets for Fibre Channel, ESCON, DVB-ASI proprietary systems, and diagnostic purposes.

The diagnostic characters and sequences available as Special Characters include those for Fibre Channel link testing, as well

as codes to be used for testing system response to link errors and timing. A Violation symbol can be explicitly sent as part of a user data packet (i.e., send C0.7;  $D_{7-0} = 111\ 00000$  and SC/D = 1), or it can be sent in response to an external system using the SVS input. This will allow system diagnostic logic to evaluate the errors in an unambiguous manner, and will not require any modification to the transmission interface to force transmission errors for testing purposes.

#### **Bypass Mode Operation**

In Bypass mode the input data is interpreted as ten (10) bits  $(D_{b-h})$ , SC/ $\overline{D}$  (Da), and SVS (Dj) of pre-encoded transmission data to be serialized and sent over the link. This data can use any encoding method suitable to the designer. The only restrictions upon the data encoding method is that it contain suitable transition density for the Receiver PLL data synchronizer (one per 10 bit byte on average), and that it be compatible with the transmission media. Occasional long run length data patterns > 20 bits are acceptable.







Data loaded into the Input register on the rising edge of CKW will be loaded into the Shifter on the subsequent rising edges of CKW. It will then be shifted to the outputs one bit at a time using the internal clock generated by the clock generator. The first bit of the transmission character (Da) will appear at the output (OUTA $\pm$ , OUTB $\pm$ , and OUTC $\pm$ ) after the next CKW edge.

While in either the Encoded mode or Bypass mode, if a CKW edge arrives when the inputs are not enabled (ENA and ENN both HIGH), the Encoder will insert a pad character K28.5 (e.g., C5.0) to maintain proper link synchronization (in Bypass mode the proper sense of running disparity cannot be guaranteed for the first pad character, but is correct for all pad characters that follow). This automatic insertion of pad characters can be inhibited by insuring that the Transmitter is always enabled (i.e., ENA or ENN is hard-wired LOW).

#### PECL Output Functional and Connection Options

The three pairs of PECL outputs all contain the same information and are intended for use in systems with multiple connections. Each output pair may be connected to a different serial media, each of which may be a different length, link type, or interface technology. For systems that do not require all three output pairs, the unused pairs should be wired to V<sub>CC</sub> to minimize the power dissipated by the output circuit, and to minimize unwanted noise generation. An internal voltage comparator detects when an output differential pair is wired to V<sub>CC</sub>, causing the current source for that pair to be disabled. This results in a power savings of around 5 mA for each unused pair.

In systems that require the outputs to be shut off during some periods when link transmission is prohibited (e.g., for laser safety functions), the FOTO input can be asserted. While it is possible to insure that the output state of the PECL drivers is LOW (i.e., light is off) by sending all 0's in Bypass mode, it is often inconvenient to insert this level of control into the data transmission channel, and it is impossible in Encoded mode. FOTO is provided to simplify and augment this control function (typically found in laser-based transmission systems). FOTO will force OUTA+ and OUTB+ to go LOW, OUTA- and OUTB- to go HIGH, while allowing OUTC± to continue to function normally (OUTC is typically used as a diagnostic feedback and cannot be disabled). This separation of function allows various system configurations without undue load on the control function or data channel logic.

#### **Transmitter Serial Data Characteristics**

The CY7B9234 SMPTE HOTLink Transmitter serial output conforms to the requirements of the Fibre Channel specification. The serial data output is controlled by an internal Phase-Locked Loop that multiplies the frequency of CKW by ten (10) to maintain the proper bit clock frequency. The jitter characteristics (including both PLL and logic components) are shown below:

Deterministic Jitter ( $D_j$ ) < 35 ps (peak-peak). Typically measured while sending a continuous K28.5 (C5.0).

Random Jitter ( $R_j$ ) < 175 ps (peak-peak). Typically measured while sending a continuous K28.7 (C7.0).

#### **Transmitter Test Mode Description**

The CY7B9234 Transmitter offers two types of test mode operation, BIST mode and Test mode. In a normal system application, the Built-In Self-Test (BIST) mode can be used to check the functionality of the Transmitter, the Receiver, and the link connecting them. This mode is available with minimal impact on user system logic, and can be used as part of the normal system diagnostics. Typical connections and timing are shown in *Figure 7*.





### Figure 6. SMPTE HOTLink Connection Diagram<sup>[23]</sup>

23. SMPTE-259M-BCD interfaces may require external line drivers and adaptive equalization circuits to meet all SMPTE signalling specifications. Substitute alternative I/O circuits at Xs and at [A, B] and [C, D, E].

Note:







#### **BIST Mode**

BIST mode functions as follows:

- 1. Set BISTEN LOW to begin test pattern generation. Transmitter begins sending bit rate ...1010...
- 2. Set either ENA or ENN LOW to begin pattern sequence generation (use of the Enable pin not being used for normal FIFO or system interface can minimize logic delays between the controller and transmitter).
- 3. Allow the Transmitter to run through several BIST loops or until the Receiver test is complete. RP will pulse LOW once

per BIST loop, and can be used by an external counter to monitor the number of test pattern loops.

4. When testing is completed, set BISTEN HIGH and ENA and ENN HIGH and resume normal function.

**Note**: It may be advisable to send violation characters to test the RVS output in the Receiver. This can be done by explicitly sending a violation with the SVS input, or allowing the transmitter BIST loop to run while the Receiver runs in normal mode. The BIST loop includes deliberate violation symbols and will adequately test the RVS function.



BIST mode is intended to check the entire function of the Transmitter (except the Transmitter input pins and the bypass function in the Encoder), the serial link, and the Receiver. It augments normal factory ATE testing and provides the designer with a rigorous test mechanism to check the link transmission system without requiring any significant system overhead.

While in Bypass mode, the BIST logic will function in the same way as in the Encoded mode. MODE = HIGH and BISTEN = LOW causes the Transmitter to switch to Encoded mode and begin sending the BIST pattern, as if MODE = LOW. When BISTEN returns to HIGH, the Transmitter resumes normal Bypass operation. In Test mode the BIST function works as in the Normal mode. For more information on BIST, consult the "HOTLink Built-In Self-Test" Application Note.

#### Test Mode

The MODE input pin selects between three transmitter functional modes. When wired to  $V_{CC}$ , the  $D(_{a-j})$  inputs bypass the Encoder and load directly from the Input register into the Shifter. When wired to GND, the inputs  $D_{0-7}$ , SVS, and SC/ $\overline{D}$  are encoded using the Fibre Channel 8B/10B codes and sequences (shown at the end of this datasheet). Since the Transmitter is usually hard wired to Encoded or Bypass mode and not switched between them, a third function is provided for the MODE pin. Test mode is selected by floating the MODE pin (internal resistors hold the MODE pin at  $V_{CC}/2$ ). Test mode is used for factory or incoming device test.

Test mode causes the Transmitter to function in its Encoded mode, but with OutA+/OutB+ (used as a differential test clock input) as the bit rate clock input instead of the internal PLL-generated bit clock. In this mode, inputs are clocked by CKW and transfers between the Input register and Shifter are timed by the internal counters. The bit-clock and CKW must maintain a fixed phase and divide-by-ten ratio. The phase and pulse width of RP are controlled by phases of the bit counter (PLL feedback counter) as in Normal mode. Input and output patterns can be synchronized with internal logic by observing the state of RP or the device can be initialized to match an ATE test pattern using the following technique:

- 1. With the MODE pin either HIGH or LOW, stop CKW and bit-clock.
- 2. Force the MODE pin to MID (open or  $V_{CC}\!/\!2)$  while the clocks are stopped.
- 3. Start the bit-clock and let it run for at least 2 cycles.
- 4. Start the CKW clock at the bit-clock/10 rate.

Test mode is intended to allow logical, DC, and AC testing of the Transmitter without requiring that the tester check output data patterns at the bit rate, or accommodate the PLL lock, tracking, and frequency range characteristics that are required when the SMPTE HOTLink part operates in its normal mode. To use OutA+/OutB+ as the test clock input, the FOTO input is held HIGH while in Test mode. This forces the two outputs to go to an "PECL LOW," which can be ignored while the test system creates a differential input signal at some higher voltage.

### CY7B9334 SMPTE HOTLink Receiver Operating Mode Description

In normal user operation, the Receiver can operate in either of two modes. The Encoded mode allows a user system to send

and receive 8-bit data and control information without first converting it to transmission characters. The Bypass mode is used for systems in which the encoding and decoding is performed by an external protocol controller.

In either mode, serial data is received at one of the differential line receiver inputs and routed to the Shifter and the Clock Synchronization. The PLL in the Clock Synchronizer aligns the internally generated bit rate clock with the incoming data stream and clocks the data into the shifter. At the end of a byte time (ten bit times), the data accumulated in the shifter is transferred to the Decode register.

To properly align the incoming bit stream to the intended byte boundaries, the bit counter in the Clock Synchronizer must be initialized. The Framer logic block checks the incoming bit stream for the unique pattern that defines the byte boundaries. This combinatorial logic filter looks for the X3.230 symbol defined as "Special Character Comma" (K28.5). Once K28.5 is found, the free running bit counter in the Clock Synchronizer block is synchronously reset to its initial state, thus "framing" the data to the correct byte boundaries.

Since noise-induced errors can cause the incoming data to be corrupted, and since many combinations of error and legal data can create an alias K28.5, an option is included to disable resynchronization of the bit counter. The Framer will be inhibited when the RF input is held LOW. When RF rises, RDY will be inhibited until a K28.5 has been detected, and RDY will resume its normal function. Data will continue to flow through the Receiver while RDY is inhibited.

#### **Encoded Mode Operation**

In Encoded mode the serial input data is decoded into eight bits of data ( $Q_0-Q_7$ ), a context control bit (SC/D), and a system diagnostic output bit (RVS). If the pattern in the Decode register is found in the Valid Data Characters table, the context of the data is decoded as normal message data and the SC/D output will be LOW. If the incoming bit pattern is found in the Valid Special Character Codes and Sequences table, it is interpreted as "control" or "protocol information," and the SC/D output will be HIGH. Special characters include all protocol characters defined for use in packets for Fibre Channel, ESCON, and other proprietary and diagnostic purposes.

The Violation symbol that can be explicitly sent as part of a user data packet (i.e., Transmitter sending C0.7;  $D_{7-0} = 111$  00000 and SC/ $\overline{D} = 1$ ; or SVS = 1) will be decoded and indicated in exactly the same way as a noise-induced error in the transmission link. This function will allow system diagnostics to evaluate the error in an unambiguous manner, and will not require any modification to the receiver data interface for error-testing purposes.

#### **Bypass Mode Operation**

In Bypass mode the serial input data is not decoded, and is transferred directly from the Decode register to the Output register's 10 bits ( $Q(a_{-j})$ ). It is assumed that the data has been pre-encoded prior to transmission, and will be decoded in subsequent logic external to SMPTE HOTLink. This data can use any encoding method suitable to the designer. The only restrictions upon the data encoding method is that it contain suitable transition density for the Receiver PLL data synchronizer (one per 10 bit byte) and that it be compatible with the transmission media.



The framer function in Bypass mode is identical to Encoded mode, so a K28.5 pattern can still be used to re-frame the serial bit stream.

#### **Parallel Output Function**

The 10 outputs ( $Q_{0-7}$ , SC/ $\overline{D}$ , and RVS) all transition simultaneously, and are aligned with  $\overline{\text{RDY}}$  and CKR with timing allowances to interface directly with either an asynchronous FIFO or a clocked FIFO. Typical FIFO connections are shown in *Figure 5*.

Data outputs can be clocked into the system using either the rising or falling edge of CKR, or the rising or falling edge of RDY. If CKR is used, RDY can be used as an enable for the receiving logic. A LOW pulse on RDY shows that new data has been received and is ready to be delivered. The signal on RDY is a 60%-LOW duty cycle byte-rate pulse train suitable for the write pulse in asynchronous FIFOs such as the CY7C42X, or the enable write input on Clocked FIFOs such as the CY7C44X. HIGH on RDY shows that the received data appearing at the outputs is the null character (normally inserted by the transmitter as a pad between data inputs) and should be ignored.

When the Transmitter is disabled it will continuously send pad characters (K28.5). To assure that the receive FIFO will not be overfilled with these dummy bytes, the RDY pulse output is inhibited during fill strings. Data at the  $Q_{0-7}$  outputs will reflect the correct received data, but will not appear to change, since a string of K28.5s all are decoded as  $Q7-0 = 000\ 00101$  and <u>SC/D</u> = 1 (C5.0). When new data appears (not K28.5), the RDY output will resume normal function. The "last" K28.5 will be accompanied by a normal RDY pulse.

Fill characters are defined as any K28.5 followed by another K28.5. All fill characters will not cause RDY to pulse. Any K28.5 followed by any other character (including violation or illegal characters) will be interpreted as usable data and will cause RDY to pulse.

As noted above, RDY can also be used as an indication of correct framing of received data. While the Receiver is awaiting receipt of a K28.5 with RF HIGH, the RDY outputs will be inhibited. When RDY resumes, the received data will be properly framed and will be decoded correctly. In Bypass mode with RF HIGH, RDY will pulse once for each K28.5 received. For more information on the RDY pin, consult the "HOTLink CY7B933 RDY Pin Description" application note.

Code rule violations and reception errors will be indicated as follows:

### RVS SC/D Qouts Name

|    | Good Data code received<br>with good Running Disparity<br>(RD) | 0  | 0 | 00–FF I | D0.0–31.7 |
|----|----------------------------------------------------------------|----|---|---------|-----------|
|    | Good Special Character<br>code received with good RD           | 0  | 1 | 00–0B ( | C0.0-11.0 |
|    | K28.7 immediately following<br>K28.1 (ESCON Connect_SOF        | )0 | 1 | 27      | C7.1      |
|    | K28.7 immediately following<br>K28.5 (ESCON Passive_SOF)       | 0  | 1 | 47      | C7.2      |
| 5. | Unassigned code received                                       | 1  | 1 | E0      | C0.7      |
| -  | –K28.5+ received when<br>RD was +                              | 1  | 1 | E1      | C1.7      |
|    | +K28.5– received when<br>RD was –                              | 1  | 1 | E2      | C2.7      |
|    | Good code received<br>with wrong RD                            | 1  | 1 | E4      | C4.7      |
|    |                                                                |    |   |         |           |

### **Receiver Serial Data Requirements**

The CY7B9334 SMPTE HOTLink Receiver serial input capability conforms to the requirements of the Fibre Channel specification. The serial data input is tracked by an internal Phase-Locked Loop that is used to recover the clock phase and to extract the data from the serial bit-stream. Jitter tolerance characteristics (including both PLL and logic component requirements) are shown below:

- Deterministic Jitter tolerance (D<sub>j</sub>) >40% of t<sub>B</sub>. Typically measured while receiving data carried by a bandwidth-limited channel (e.g., a coaxial transmission line) while maintaining a Bit Error Rate (BER) <10<sup>-12</sup>.
- Random Jitter tolerance (R<sub>j</sub>) > 90% of t<sub>B</sub>. Typically measured while receiving data carried by a random-noise-limited channel (e.g., a fiber-optic transmission system with low light levels) while maintaining a Bit Error Rate (BER) <10<sup>-12</sup>.
- Total Jitter tolerance >90% of  $t_B$ . Total of  $D_i + R_i$ .
- PLL-Acquisition time <500-bit times from worst-case phase or frequency change in the serial input data stream, to receiving data within BER objective of 10<sup>-12</sup>. Stable power supplies within specifications, stable REFCLK input frequency and normal data framing protocols are assumed. Note: Acquisition time is measured from worst-case phase or frequency change to zero phase and frequency error. As a result of the receiver's wide jitter tolerance, valid data will appear at the receiver's outputs a few byte times after a worst-case phase change.



# **Receiver Test Mode Description**

The CY7B9334 Receiver offers two types of test mode operation, BIST mode and Test mode. In a normal system application, the Built-In Self-Test (BIST) mode can be used to check the functionality of the Transmitter, the Receiver and the link connecting them. This mode is available with minimal impact on user system logic, and can be used as part of the normal system diagnostics. Typical connections and timing are shown in *Figure 7*.

#### **BIST Mode**

BIST Mode function is as follows:

- Set BISTEN LOW to enable self-test generation and await RDY LOW indicating that the initialization code has been received.
- 2. Monitor RVS and check for any byte time with the pin HIGH to detect pattern mismatches. RDY will pulse HIGH once per BIST loop, and can be used by an external counter to monitor test pattern progress.  $Q_{0-7}$  and SC/D will show the expected pattern and may be useful for debug purposes.
- 3. When testing is completed, set **BISTEN** HIGH and resume normal function.

**Note:** A specific test of the RVS output may be required to assure an adequate test. To perform this test, it is only necessary to have the Transmitter send violation (SVS = HIGH) for a few bytes before beginning the BIST test sequence. Alternatively, the Receiver could enter BIST mode after the Transmitter has begun sending BIST loop data, or be removed before the Transmitter finishes sending BIST loops, each of which contain several deliberate violations and should cause RVS to pulse HIGH.

BIST mode is intended to check the entire function of the Transmitter, serial link, and Receiver. It augments normal factory ATE testing and provides the user system with a rigorous test mechanism to check the link transmission system, without requiring any significant system overhead.

When in Bypass mode, the BIST logic will function in the same way as in the Encoded mode. MODE = HIGH and  $\overrightarrow{\text{BISTEN}}$  = LOW causes the Receiver to switch to Encoded mode and begin checking the decoded received data of the BIST pattern, as if MODE = LOW. When  $\overrightarrow{\text{BISTEN}}$  returns to HIGH, the Receiver resumes normal Bypass operation. In Test mode the BIST function works as in the normal mode.

#### **Test Mode**

The MODE input pin selects between three receiver functional modes. When wired to V<sub>CC</sub>, the Shifter contents bypass the Decoder and go directly from the Decoder latch to the Q<sub>a-j</sub> inputs of the Output latch. When wired to GND, the outputs are decoded using the 8B/10B codes shown at the end of this datasheet and become Q<sub>0-7</sub>, RVS, and SC/D. The third function is Test mode, used for factory or incoming device test. This mode can be selected by leaving the MODE pin open (internal circuitry forces the open pin to V<sub>CC</sub>/2).

Test mode causes the Receiver to function in its Encoded mode, but with INB (INB+) as the bit rate Test clock instead of the Internal PLL generated bit clock. In this mode, transfers between the Shifter, Decoder register and Output register are controlled by their normal logic, but with an external bit rate clock instead of the PLL (the recovered bit clock). Internal logic and test pattern inputs can be synchronized by sending a SYNC pattern and allowing the Framer to align the logic to the bit-stream. The flow is as follows:

- 1. Assert Test mode for several test clock cycles to establish normal counter sequence.
- 2. Assert RF to enable reframing.
- 3. Input a repeating sequence of bits representing K28.5 (Sync).
- 4. RDY falling shows the byte boundary established by the K28.5 input pattern.
- 5. Proceed with pattern, voltage and timing tests as is convenient for the test program and tester to be used.

(While in Test mode and in BIST mode with RF HIGH, the  $Q_{0-7}$ , RVS, and SC/D outputs reflect various internal logic states and not the received data.)

Test mode is intended to allow logical, DC, and AC testing of the Receiver without requiring that the tester generate input data at the bit rate or accommodate the PLL lock, tracking and frequency range characteristics that are required when the part operates in its normal mode.

### **8B/10B Codes and Notation Conventions**

Information to be transmitted over a serial link is encoded eight bits at a time into a 10-bit Transmission Character and then sent serially, bit by bit. Information received over a serial link is collected ten bits at a time, and those Transmission Characters that are used for data (Data Characters) are decoded into the correct eight-bit codes. The 10-bit Transmission Code supports all 256 8-bit combinations. Some of the remaining Transmission Characters (Special Characters) are used for functions other than data transmission.

The primary rationale for use of a Transmission Code is to improve the transmission characteristics of a serial link. The encoding defined by the Transmission Code ensures that sufficient transitions are present in the serial bit stream to make clock recovery possible at the Receiver. Such encoding also greatly increases the likelihood of detecting any single or multiple bit errors that may occur during transmission and reception of information. In addition, some Special Characters of the Transmission Code selected by Fibre Channel Standard consist of a distinct and easily recognizable bit pattern (the Special Character Comma) that assists a Receiver in achieving word alignment on the incoming bit stream.

#### **Notation Conventions**

The documentation for the 8B/10B Transmission Code uses letter notation for the bits in an 8-bit byte. Fibre Channel Standard notation uses a bit notation of A, B, C, D, E, F, G, H for the 8-bit byte for the raw 8-bit data, and the letters a, b, c, d, e, i, f, g, h, j for encoded 10-bit data. There is a correspondence between bit A and bit a, B and b, C and c, D and d, E and e, F and f, G and g, and H and h. Bits i and j are derived, respectively, from (A,B,C,D,E) and (F,G,H).

The bit labeled A in the description of the 8B/10B Transmission Code corresponds to bit 0 in the numbering scheme of the FC-2 specification, B corresponds to bit 1, as shown below.

| FC-2 bit designation—    | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|--------------------------|---|---|---|---|---|---|---|---|
| HOTLink D/Q designation— | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| 8B/10B bit designation—  | Н | G | F | Е | D | С | В | А |



To clarify this correspondence, the following example shows the conversion from an FC-2 Valid Data Byte to a Transmission Character (using 8B/10B Transmission Code notation)

Converted to 8B/10B notation (note carefully that the order of bits is reversed):

Data Byte Name D5.2 Bits: <u>ABCDE</u> <u>FGH</u> 10100 010

Translated to a Transmission Character in the 8B/10B Transmission Code:

Each valid Transmission Character of the 8B/10B Transmission Code has been given a name using the following convention: cxx.y, where c is used to show whether the Transmission Character is a Data Character (c is set to D, and the SC/D pin is LOW) or a Special Character (c is set to K, and the SC/D pin is HIGH). When c is set to D, xx is the decimal value of the binary number composed of the bits E, D, C, B, and A in that order, and the y is the decimal value of the binary number composed of the bits H, G, and F in that order. When c is set to K, xx and y are derived by comparing the encoded bit patterns of the Special Character to those patterns derived from encoded Valid Data bytes and selecting the names of the patterns most similar to the encoded bit patterns of the Special Character.

Under the above conventions, the Transmission Character used for the examples above, is referred to by the name D5.2. The Special Character K29.7 is so named because the first six bits (abcdei) of this character make up a bit pattern similar to that resulting from the encoding of the unencoded 11101 pattern (29), and because the second four bits (fghj) make up a bit pattern similar to that resulting from the encoding of the unencoded 111 pattern (21), and because the second four bits (fghj) make up a bit pattern similar to that resulting from the encoding of the unencoded 111 pattern (7).

**Note:** This definition of the 10-bit Transmission Code is based on (and is in basic agreement with) the following references, which describe the same 10-bit transmission code.

A.X. Widmer and P.A. Franaszek. "A DC-Balanced, Partitioned-Block, 8B/10B Transmission Code" *IBM Journal of Research and Development*, 27, No. 5: 440–451 (September, 1983).

U.S. Patent 4,488,739. Peter A. Franaszek and Albert X. Widmer. "Byte-Oriented DC Balanced (0.4) 8B/10B Partitioned Block Transmission Code" (December 4, 1984).

Fibre Channel Physical and Signaling Interface (ANS X3.230–1994 ANSI FC–PH Standard).

IBM Enterprise Systems Architecture/390 ESCON I/O Interface (document number SA22–7202).

#### 8B/10B Transmission Code

The following information describes how the tables shall be used for both generating valid Transmission Characters (encoding) and checking the validity of received Transmission Characters (decoding). It also specifies the ordering rules to be followed when transmitting the bits within a character and the characters within the higher-level constructs specified by the standard.

#### **Transmission Order**

Within the definition of the 8B/10B Transmission Code, the bit positions of the Transmission Characters are labeled a, b, c, d, e, i, f, g, h, j. Bit "a" shall be transmitted first followed by bits b, c, d, e, i, f, g, h, and j in that order. (Note that bit i shall be transmitted between bit e and bit f, rather than in alphabetical order.)

#### Valid and Invalid Transmission Characters

The following tables define the valid Data Characters and valid Special Characters (K characters), respectively. The tables are used for both generating valid Transmission Characters (encoding) and checking the validity of received Transmission Characters (decoding). In the tables, each Valid-Data-byte or Special-Character-code entry has two columns that represent two (not necessarily different) Transmission Characters. The two columns correspond to the current value of the running disparity ("Current RD–" or "Current RD+"). Running disparity is a binary parameter with either the value negative (–) or the value positive (+).

After powering on, the Transmitter may assume either a positive or negative value for its initial running disparity. Upon transmission of any Transmission Character, the transmitter will select the proper version of the Transmission Character based on the current running disparity value, and the Transmitter shall calculate a new value for its running disparity based on the contents of the transmitted character. Special Character codes C1.7 and C2.7 can be used to force the transmission of a specific Special Character with a specific running disparity as required for some special sequences in X3.230.

After powering on, the Receiver may assume either a positive or negative value for its initial running disparity. Upon reception of any Transmission Character, the Receiver shall decide whether the Transmission Character is valid or invalid according to the following rules and tables and shall calculate a new value for its Running Disparity based on the contents of the received character.

The following rules for running disparity shall be used to calculate the new running-disparity value for Transmission Characters that have been transmitted (Transmitter's running disparity) and that have been received (Receiver's running disparity).

Running disparity for a Transmission Character shall be calculated from sub-blocks, where the first six bits (abcdei) form one sub-block and the second four bits (fghj) form the other sub-block. Running disparity at the beginning of the 6-bit sub-block is the running disparity at the end of the previous Transmission Character. Running disparity at the beginning of the 4-bit sub-block is the running disparity at the end of the 6-bit sub-block. Running disparity at the end of the Transmission Character is the running disparity at the end of the 4-bit sub-block.

Running disparity for the sub-blocks shall be calculated as follows:

- 1. Running disparity at the end of any sub-block is positive if the sub-block contains more ones than zeros. It is also positive at the end of the 6-bit sub-block if the 6-bit sub-block is 000111, and it is positive at the end of the 4-bit sub-block if the 4-bit sub-block is 0011.
- 2. Running disparity at the end of any sub-block is negative if the sub-block contains more zeros than ones. It is also



negative at the end of the 6-bit sub-block if the 6-bit sub-block is 111000, and it is negative at the end of the 4-bit sub-block if the 4-bit sub-block is 1100.

3. Otherwise, running disparity at the end of the sub-block is the same as at the beginning of the sub-block.

#### Use of the Tables for Generating Transmission Characters

The appropriate entry in the table shall be found for the Valid Data byte or the Special Character byte for which a Transmission Character is to be generated (encoded). The current value of the Transmitter's running disparity shall be used to select the Transmission Character from its corresponding column. For each Transmission Character transmitted, a new value of the running disparity shall be calculated. This new value shall be used as the Transmitter's current running disparity for the next Valid Data byte or Special Character byte to be encoded and transmitted. *Table 1* shows naming notations and examples of valid transmission characters.

# Use of the Tables for Checking the Validity of Received Transmission Characters

The column corresponding to the current value of the Receiver's running disparity shall be searched for the received Transmission Character. If the received Transmission Character is found in the proper column, then the Transmission Character is valid and the associated Data byte or Special Character code is determined (decoded). If the received Transmission Character is not found in that column, then the Transmission Character is invalid. This is called a code violation. Independent of the Transmission Character's validity, the received Transmission Character shall be used to calculate a new value of running disparity. The new value shall be used as the Receiver's current running disparity for the next received Transmission Character.

| Data      |                   |                     |           |  |  |  |  |  |  |
|-----------|-------------------|---------------------|-----------|--|--|--|--|--|--|
|           | D <sub>IN</sub> o | or Q <sub>OUT</sub> |           |  |  |  |  |  |  |
| Byte Name | 765               | 43210               | Hex Value |  |  |  |  |  |  |
| D0.0      | 000               | 00000               | 0 0       |  |  |  |  |  |  |
| D1.0      | 000               | 00001               | 01        |  |  |  |  |  |  |
| D2.0      | 000               | 00010               | 02        |  |  |  |  |  |  |
|           |                   |                     |           |  |  |  |  |  |  |
| D5.2      | 010               | 00101               | 45        |  |  |  |  |  |  |
|           |                   |                     | •         |  |  |  |  |  |  |
| D30.7     | 111               | 11110               | FE        |  |  |  |  |  |  |
| D31.7     | 111               | 11111               | FF        |  |  |  |  |  |  |

Data

Detection of a code violation does not necessarily show that the Transmission Character in which the code violation was detected is in error. Code violations may result from a prior error that altered the running disparity of the bit stream which did not result in a detectable error at the Transmission Character in which the error occurred. *Table 2* shows an example of this behavior.

|                            | RD | Character   | RD | Character   | RD | Character      | RD |
|----------------------------|----|-------------|----|-------------|----|----------------|----|
| Transmitted data character | -  | D21.1       | -  | D10.2       | -  | D23.5          | +  |
| Transmitted bit stream     | -  | 101010 1001 | -  | 010101 0101 | -  | 111010 1010    | +  |
| Bit stream after error     | -  | 101010 1011 | +  | 010101 0101 | +  | 111010 1010    | +  |
| Decoded data character     | -  | D21.0       | +  | D10.2       | +  | Code Violation | +  |

#### Table 1. Valid Transmission Characters



# Valid Data Characters (SC/ $\overline{D}$ = LOW)

| Data         |     | Bits  | Current |      | Curren | t RD+ |
|--------------|-----|-------|---------|------|--------|-------|
| Byte<br>Name | HGF | EDCBA | abcdei  | fghj | abcdei | fghj  |
| D0.0         | 000 | 00000 | 100111  | 0100 | 011000 | 1011  |
| D1.0         | 000 | 00001 | 011101  | 0100 | 100010 | 1011  |
| D2.0         | 000 | 00010 | 101101  | 0100 | 010010 | 1011  |
| D3.0         | 000 | 00011 | 110001  | 1011 | 110001 | 0100  |
| D4.0         | 000 | 00100 | 110101  | 0100 | 001010 | 1011  |
| D5.0         | 000 | 00101 | 101001  | 1011 | 101001 | 0100  |
| D6.0         | 000 | 00110 | 011001  | 1011 | 011001 | 0100  |
| D7.0         | 000 | 00111 | 111000  | 1011 | 000111 | 0100  |
| D8.0         | 000 | 01000 | 111001  | 0100 | 000110 | 1011  |
| D9.0         | 000 | 01001 | 100101  | 1011 | 100101 | 0100  |
| D10.0        | 000 | 01010 | 010101  | 1011 | 010101 | 0100  |
| D11.0        | 000 | 01011 | 110100  | 1011 | 110100 | 0100  |
| D12.0        | 000 | 01100 | 001101  | 1011 | 001101 | 0100  |
| D13.0        | 000 | 01101 | 101100  | 1011 | 101100 | 0100  |
| D14.0        | 000 | 01110 | 011100  | 1011 | 011100 | 0100  |
| D15.0        | 000 | 01111 | 010111  | 0100 | 101000 | 1011  |
| D16.0        | 000 | 10000 | 011011  | 0100 | 100100 | 1011  |
| D17.0        | 000 | 10001 | 100011  | 1011 | 100011 | 0100  |
| D18.0        | 000 | 10010 | 010011  | 1011 | 010011 | 0100  |
| D19.0        | 000 | 10011 | 110010  | 1011 | 110010 | 0100  |
| D20.0        | 000 | 10100 | 001011  | 1011 | 001011 | 0100  |
| D21.0        | 000 | 10101 | 101010  | 1011 | 101010 | 0100  |
| D22.0        | 000 | 10110 | 011010  | 1011 | 011010 | 0100  |
| D23.0        | 000 | 10111 | 111010  | 0100 | 000101 | 1011  |
| D24.0        | 000 | 11000 | 110011  | 0100 | 001100 | 1011  |
| D25.0        | 000 | 11001 | 100110  | 1011 | 100110 | 0100  |
| D26.0        | 000 | 11010 | 010110  | 1011 | 010110 | 0100  |
| D27.0        | 000 | 11011 | 110110  | 0100 | 001001 | 1011  |
| D28.0        | 000 | 11100 | 001110  | 1011 | 001110 | 0100  |
| D29.0        | 000 | 11101 | 101110  | 0100 | 010001 | 1011  |
| D30.0        | 000 | 11110 | 011110  | 0100 | 100001 | 1011  |
| D31.0        | 000 | 11111 | 101011  | 0100 | 010100 | 1011  |



| Data         |     | Bits  | Current RD- |      | Curren | t RD+ |
|--------------|-----|-------|-------------|------|--------|-------|
| Byte<br>Name | HGF | EDCBA | abcdei      | fghj | abcdei | fghj  |
| D0.1         | 001 | 00000 | 100111      | 1001 | 011000 | 1001  |
| D1.1         | 001 | 00001 | 011101      | 1001 | 100010 | 1001  |
| D2.1         | 001 | 00010 | 101101      | 1001 | 010010 | 1001  |
| D3.1         | 001 | 00011 | 110001      | 1001 | 110001 | 1001  |
| D4.1         | 001 | 00100 | 110101      | 1001 | 001010 | 1001  |
| D5.1         | 001 | 00101 | 101001      | 1001 | 101001 | 1001  |
| D6.1         | 001 | 00110 | 011001      | 1001 | 011001 | 1001  |
| D7.1         | 001 | 00111 | 111000      | 1001 | 000111 | 1001  |
| D8.1         | 001 | 01000 | 111001      | 1001 | 000110 | 1001  |
| D9.1         | 001 | 01001 | 100101      | 1001 | 100101 | 1001  |
| D10.1        | 001 | 01010 | 010101      | 1001 | 010101 | 1001  |
| D11.1        | 001 | 01011 | 110100      | 1001 | 110100 | 1001  |
| D12.1        | 001 | 01100 | 001101      | 1001 | 001101 | 1001  |
| D13.1        | 001 | 01101 | 101100      | 1001 | 101100 | 1001  |
| D14.1        | 001 | 01110 | 011100      | 1001 | 011100 | 1001  |
| D15.1        | 001 | 01111 | 010111      | 1001 | 101000 | 1001  |
| D16.1        | 001 | 10000 | 011011      | 1001 | 100100 | 1001  |
| D17.1        | 001 | 10001 | 100011      | 1001 | 100011 | 1001  |
| D18.1        | 001 | 10010 | 010011      | 1001 | 010011 | 1001  |
| D19.1        | 001 | 10011 | 110010      | 1001 | 110010 | 1001  |
| D20.1        | 001 | 10100 | 001011      | 1001 | 001011 | 1001  |
| D21.1        | 001 | 10101 | 101010      | 1001 | 101010 | 1001  |
| D22.1        | 001 | 10110 | 011010      | 1001 | 011010 | 1001  |
| D23.1        | 001 | 10111 | 111010      | 1001 | 000101 | 1001  |
| D24.1        | 001 | 11000 | 110011      | 1001 | 001100 | 1001  |
| D25.1        | 001 | 11001 | 100110      | 1001 | 100110 | 1001  |
| D26.1        | 001 | 11010 | 010110      | 1001 | 010110 | 1001  |
| D27.1        | 001 | 11011 | 110110      | 1001 | 001001 | 1001  |
| D28.1        | 001 | 11100 | 001110      | 1001 | 001110 | 1001  |
| D29.1        | 001 | 11101 | 101110      | 1001 | 010001 | 1001  |
| D30.1        | 001 | 11110 | 011110      | 1001 | 100001 | 1001  |
| D31.1        | 001 | 11111 | 101011      | 1001 | 010100 | 1001  |
| D0.2         | 010 | 00000 | 100111      | 0101 | 011000 | 0101  |
| D1.2         | 010 | 00001 | 011101      | 0101 | 100010 | 0101  |



| Byte<br>NameHGFEDCBAabcdeifghjabcdeifghjD2.2010000101011010101010100101D3.20100001111000101011100010101D4.2010001001101010101010100101D5.20100010110100101011010010101D5.201000110011010101010100101D5.2010001111110000101010100101D6.20100011111100001010001100101D7.2010010111110001010001100101D7.20100101010101010101010101D1.20100101010101010101010101D1.201001011101000101101000101D1.20100110110101010101010101D1.201001101101000101101000101D1.20100111101101010101010101D1.20100111101101010101010101D1.20100111101011010101010101D1.20100101101011010101010101D1.20101010101011010101010101D1.2010101010101101010101                                                                                                                                                                                                                                                                                                 | Data<br>Byte |     | Bits  | Current | RD-  | Curren | t RD+ |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-----|-------|---------|------|--------|-------|
| D3.20100001111000101011100010101D4.2010001001101010101010100101D5.2010001011010010101101010101D6.2010001111110000101010110101D7.20100101111100001010001100101D8.2010010011001001010001100101D9.201001001100100101100100101D1.2010010111101000101101000101D1.20100110101101010101010101D1.201001101101000101101000101D1.20100110101101010101010101D1.2010011010101010101010101D1.2010011010101010101010101D1.20100110101101010101010101D1.2010011010101010101010101D1.20100110101011010101010101D1.20100111101011010101010101D1.2010010101011010101010101D1.20101001001011010101010101D1.20101001001011010101010101                                                                                                                                                                                                                                                                                                              | Name         | HGF | EDCBA | abcdei  | fghj | abcdei | fghj  |
| D4.201000100110101010100101001011D5.20100010110100101011010010101D6.20100011111100001010001110101D7.20100010111100101010001100101D8.20100100110010101010001100101D9.20100100110010101011001010101D10.201001011101000101101000101D11.20100101001011010101010101D12.201001101101000101101000101D13.201001101010110101010100101D14.20100111001011010101010101D15.20100111001011010101010101D17.201010000010110101100000101D15.20101001001011010101010101D16.2010100100101010101010101D17.20101001001011010101010101D17.2010101010101010101010101D17.2010101010101010101010101D22.2010101010101010101010101D23.201011001010101010101                                                                                                                                                                                                                                                                                                | D2.2         | 010 | 00010 | 101101  | 0101 | 010010 | 0101  |
| D5.20100010110100101011010010101D6.2010001100110010101010110101D7.20100011111100001010001110101D8.2010010011001010101010110101D9.20100100110010101011001010101D10.201001010010110101010100101D11.2010010111101000101101000101D12.201001101011010101010100101D13.201001101011100101010100101D14.201001110010110101010100101D15.201001111010110101101000101D16.201010000011010101100100101D17.20101001001011010101010101D17.20101001001011010101010101D17.20101001001011010101010101D17.20101010101011010101010101D17.20101010101011010101010101D2.20101010101011010101010101D2.20101001011001010101010101D2.2010110011001001010101 <td< td=""><td>D3.2</td><td>010</td><td>00011</td><td>110001</td><td>0101</td><td>110001</td><td>0101</td></td<>                                                                                                                                                                              | D3.2         | 010 | 00011 | 110001  | 0101 | 110001 | 0101  |
| D6.20100011001100101010110010101D7.20100011111100001010001110101D8.201001001100101010101010101D9.20100100110010101011001010101D10.201001010010110101101010101D11.2010010100101111010001010101D12.2010011011011000101101000101D13.2010011011011000101011000101D14.201001110010110101010100101D15.201001111010110101101000101D17.2010100011000110101100100101D17.201010010010110101100100101D17.20101001110001010101010101D17.20101001001011010101010101D17.20101001001011010101010101D17.20101001001011010101010101D17.20101010101011010101010101D20.20101010101010010101010101D21.201010101110010010101010101D23.2010110100101101010101 </td <td>D4.2</td> <td>010</td> <td>00100</td> <td>110101</td> <td>0101</td> <td>001010</td> <td>0101</td>                                                                                                                                                                              | D4.2         | 010 | 00100 | 110101  | 0101 | 001010 | 0101  |
| D7.20100011111100001010001110101D8.2010010001100101010001100101D9.20100100110010101011001010101D10.201001010010110101010110101D1.20100101111010001011101000101D12.201001101010100101010100101D13.201001101101000101101000101D14.201001101010110101101000101D15.201001111010110101101000101D16.201010000010110101100000101D17.20101000101011010101010101D18.20101001001011010101010101D19.20101001001011010101010101D20.20101010101010010101010101D21.20101010111010010101010101D23.20101010110010010101010101D24.20101100101010010101010101D25.20101101001010010101010101D26.20101100101010010101010101D26.2010110010101001010101 <td< td=""><td>D5.2</td><td>010</td><td>00101</td><td>101001</td><td>0101</td><td>101001</td><td>0101</td></td<>                                                                                                                                                                              | D5.2         | 010 | 00101 | 101001  | 0101 | 101001 | 0101  |
| D8.20100100011100101010001100101D9.20100100110010101011001010101D10.20100101011010001011101000101D11.20100101111010001011101000101D12.201001010001010101010100101D13.2010011011011000101101000101D14.201001111010110101101000101D15.201001111010110101101000101D16.201010001100110101100010101D17.201010001100110101100010101D18.20101001001011010101010101D19.20101001001011010101010101D20.20101010101010010101010101D21.20101010101010010101010101D21.201010101110010010101010101D24.201010101110010010101010101D25.20101101001010010101010101D26.20101101001010010101010101D27.20101101001010010101010101D26.2010110010101001010101 </td <td>D6.2</td> <td>010</td> <td>00110</td> <td>011001</td> <td>0101</td> <td>011001</td> <td>0101</td>                                                                                                                                                                              | D6.2         | 010 | 00110 | 011001  | 0101 | 011001 | 0101  |
| D9.20100100110010101011001010101D10.2010010100101010101010100101D11.20100101011010001011101000101D12.20100110110110001011011000101D13.20100110110110001011011000101D14.2010011100111000101101000101D15.201001111010110101101000101D16.201010000011010101100100101D17.2010100011000110101100010101D18.201010010010110101100100101D19.20101001001011010101010101D20.20101010001011010101010101D21.2010101010101010101010101D23.201010101110010010101010101D25.20101100101010010101010101D26.20101100101010010101010101D27.20101100101010010101010101D26.20101100101010010101010101D27.20101100101010010101010101D26.2010110010101001010101<                                                                                                                                                                                                                                                                                       | D7.2         | 010 | 00111 | 111000  | 0101 | 000111 | 0101  |
| D10.201001010010110101010110101D11.20100101111010001011101000101D12.201001101001101010101010101D13.20100110110110001011011000101D14.201001111011100101101000101D15.201001111010110101101000101D16.201010000010110101100100101D17.2010100011000110101100010101D18.201010010010011010101010101D19.20101001001011010101010101D20.20101010101010010101010101D21.20101010101010010101010101D22.201010101110010010101010101D23.201011001110010010101010101D25.20101100101010010101010101D26.20101101001010010101010101D27.20101101001010010101010101D27.20101101001010010101010101D27.20101101001010010101010101D27.2010110010101001010101                                                                                                                                                                                                                                                                                            | D8.2         | 010 | 01000 | 111001  | 0101 | 000110 | 0101  |
| D11.20100101111010001011101000101D12.201001100001101010101010101D13.20100110110110001011011000101D14.201001110010110101010100101D15.2010011110101101011010000101D16.201010000011010101100100101D17.2010100011000110101100010101D18.20101001001011010101010101D19.20101001001011010101010101D20.20101010101010010101010101D21.20101010101010010101010101D23.2010101011100100101010100101D25.2010110011001100101010100101D26.201011010010100101010100101D27.201011010010100101010100101D26.201011010010100101010100101D27.201011101101100101010100101D26.201011010010100101010100101D28.2010111010101001010101101011D29.2010111010111001010                                                                                                                                                                                                                                                                                       | D9.2         | 010 | 01001 | 100101  | 0101 | 100101 | 0101  |
| D12.2     010     01100     001101     0101     001101     0101       D13.2     010     01101     101100     0101     101100     0101       D14.2     010     01110     011100     0101     01100     0101       D15.2     010     01111     01011     0101     10100     0101       D16.2     010     10000     01101     0101     10010     0101       D17.2     010     10001     100011     0101     100011     0101       D18.2     010     10010     010011     0101     01011     0101       D19.2     010     10011     110010     0101     110010     0101       D20.2     010     10101     10101     0101     0101     0101       D21.2     010     10101     10101     0101     0101     0101       D22.2     010     10111     11101     0101     0101     0101       D23.2     010     10101     110010                                                                                                           | D10.2        | 010 | 01010 | 010101  | 0101 | 010101 | 0101  |
| D13.20100110110110001011011000101D14.2010011100111000101010100101D15.2010011110101101011010000101D16.20101000001101101011001000101D17.20101000110001101011000110101D17.20101001001001101011000110101D18.2010100100100110101100010101D19.201010010010110101101010101D20.201010101101000101101010101D21.20101010101010010101010101D23.2010101011100100101010100101D24.201011000110100101010100101D25.201011010010100101010100101D26.201011010010100101010100101D27.201011010010100101010100101D28.201011101101100101010010101D29.201011101011100101010010101D30.20101110101110010101010101                                                                                                                                                                                                                                                                                                                                        | D11.2        | 010 | 01011 | 110100  | 0101 | 110100 | 0101  |
| D14.2     010     01110     011100     0101     011100     0101       D15.2     010     01111     010111     0101     101000     0101       D16.2     010     10000     011011     0101     100100     0101       D16.2     010     10001     01011     0101     100100     0101       D17.2     010     10001     01001     0101     10001     0101       D18.2     010     10010     01001     0101     0101     0101       D19.2     010     10010     01011     0101     0101     0101       D20.2     010     10100     01011     0101     0101     0101       D21.2     010     10101     0101     0101     0101     0101       D22.2     010     10110     0101     0101     0101     0101       D23.2     010     10111     11001     0101     0101     0101       D24.2     010     11001     10101 <t< td=""><td>D12.2</td><td>010</td><td>01100</td><td>001101</td><td>0101</td><td>001101</td><td>0101</td></t<>    | D12.2        | 010 | 01100 | 001101  | 0101 | 001101 | 0101  |
| D15.2     010     01111     010111     0101     101000     0101       D16.2     010     10000     011011     0101     100100     0101       D17.2     010     10001     100011     0101     100011     0101       D17.2     010     10001     100011     0101     100011     0101       D18.2     010     10010     010011     0101     01001     0101       D19.2     010     10011     110010     0101     110010     0101       D20.2     010     10101     10101     0101     0101     0101       D21.2     010     10101     0101     0101     0101     0101       D22.2     010     10110     0101     0101     0101     0101       D23.2     010     10110     11010     0101     01010     0101       D24.2     010     11000     11001     0101     01010     0101       D25.2     010     11001     01011                                                                                                             | D13.2        | 010 | 01101 | 101100  | 0101 | 101100 | 0101  |
| D16.20101000001101101011001000101D17.201010001100011010110001101010101D18.201010010010011010101001101010101D19.20101001111001001011100100101D20.2010101000010110101010100101D21.2010101011010001011010100101D22.201010111110100101010100101D23.20101011111001001010011010101D24.2010100111001100101010100101D25.2010110011001100101010100101D27.201011011110100101010100101D28.2010110100011100101010110101D29.2010111010011100101010110101D30.20101110101110010101010101                                                                                                                                                                                                                                                                                                                                                                                                                                                       | D14.2        | 010 | 01110 | 011100  | 0101 | 011100 | 0101  |
| D17.2     O10     10001     100011     O101     100011     0101       D18.2     O10     10010     O10011     O101     O10011     O101       D19.2     O10     10011     110010     O101     110010     O101       D20.2     O10     10011     110010     O101     0101     0101       D21.2     O10     10101     10100     O101     0101     0101     0101       D22.2     O10     10101     O1101     O101     10100     0101       D23.2     O10     10110     O1101     O101     01010     0101       D24.2     O10     10111     111010     O101     01010     0101       D24.2     O10     11001     10011     0101     01010     0101       D25.2     O10     11001     0101     01010     0101     0101       D26.2     O10     11011     11010     0101     01010     0101       D27.2     O10     11100                                                                                                               | D15.2        | 010 | 01111 | 010111  | 0101 | 101000 | 0101  |
| D18.2     010     10010     010011     0101     010011     010011       D19.2     010     10011     110010     0101     110010     0101       D20.2     010     10100     001011     0101     01011     0101       D21.2     010     10101     10100     0101     10100     0101       D22.2     010     10101     011010     0101     10100     0101       D23.2     010     10111     111010     0101     01010     0101       D24.2     010     10111     111010     0101     00101     0101       D24.2     010     10011     11001     0101     0101     0101       D24.2     010     11001     100110     0101     0101     0101       D25.2     010     11001     01011     0101     0101     0101       D26.2     010     11010     0101     0101     0101     0101       D27.2     010     11100     01011                                                                                                             | D16.2        | 010 | 10000 | 011011  | 0101 | 100100 | 0101  |
| D19.20101001111001001011100100101D20.20101010000101101010010110101D21.20101010110101001011010100101D22.2010101100110100101010100101D23.20101011111101001010001010101D24.20101001111001101010011000101D25.20101100110011001011001100101D26.201011010010110101010100101D27.2010110111101100101010100101D28.20101110100111001010101100101D29.201011101101100101010010101D30.20101111001110010101010101                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | D17.2        | 010 | 10001 | 100011  | 0101 | 100011 | 0101  |
| D20.2     010     10100     001011     0101     001011     0101       D21.2     010     10101     10100     0101     101010     0101       D22.2     010     10110     011010     0101     011010     0101       D23.2     010     10111     111010     0101     01010     0101       D24.2     010     10111     11001     0101     000101     0101       D24.2     010     10101     10011     0101     001100     0101       D24.2     010     11001     10011     0101     001100     0101       D25.2     010     11001     100110     0101     01010     0101       D26.2     010     11010     01010     0101     01010     0101       D27.2     010     11101     11010     0101     01010     0101       D28.2     010     11101     10110     0101     01010     0101       D29.2     010     11101     011110 <td>D18.2</td> <td>010</td> <td>10010</td> <td>010011</td> <td>0101</td> <td>010011</td> <td>0101</td> | D18.2        | 010 | 10010 | 010011  | 0101 | 010011 | 0101  |
| D21.2     O10     10101     101010     O101     101010     O101       D22.2     O10     10110     O11010     O101     O11010     O101       D23.2     O10     10111     111010     O101     O10101     O101       D24.2     O10     10111     11001     O101     O00101     O101       D24.2     O10     11000     110011     O101     O00100     O101       D25.2     O10     11001     100110     O101     100110     O101       D26.2     O10     11010     O10110     O101     01010     O101       D27.2     O10     11011     11010     O101     01010     O101       D28.2     O10     11100     O01110     O101     01011     O101       D29.2     O10     11101     10110     O101     01001     O101       D30.2     O10     11110     O1110     O101     0101     O101                                                                                                                                               | D19.2        | 010 | 10011 | 110010  | 0101 | 110010 | 0101  |
| D22.2     010     10110     011010     0101     011010     0101       D23.2     010     10111     111010     0101     000101     0101       D24.2     010     1000     11001     0101     001100     0101       D25.2     010     11001     100110     0101     100110     0101       D26.2     010     11010     01010     0101     010110     0101       D27.2     010     11011     110110     0101     01010     0101       D27.2     010     11011     110110     0101     01010     0101       D28.2     010     11100     001110     0101     01011     0101       D29.2     010     11101     10110     0101     01001     0101       D30.2     010     11110     01110     0101     0101     0101                                                                                                                                                                                                                      | D20.2        | 010 | 10100 | 001011  | 0101 | 001011 | 0101  |
| D23.2     O10     10111     111010     O101     O00101     O101       D24.2     O10     11000     110011     O101     O01100     O101       D25.2     O10     11001     100110     O101     100110     O101       D26.2     O10     11010     O10110     O101     O10110     O101       D27.2     O10     11011     11010     O101     O1001     O101       D28.2     O10     11100     O01110     O101     O01010     O101       D29.2     O10     11101     10110     O101     O1001     O101       D30.2     O10     11110     O1110     O101     I00001     O101                                                                                                                                                                                                                                                                                                                                                            | D21.2        | 010 | 10101 | 101010  | 0101 | 101010 | 0101  |
| D24.20101100011001101010011000101D25.20101100110011001011001100101D26.20101101001011001010101100101D27.20101101111011001010010010101D28.20101110000111001010101100101D29.201011101101100101010010101D30.20101111001111001011000010101                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | D22.2        | 010 | 10110 | 011010  | 0101 | 011010 | 0101  |
| D25.20101100110011001011001100101D26.2010110100101100101010100101D27.20101101111011001010010010101D28.20101110000111001010011100101D29.2010111011011000101010010101D30.20101111001111001011000010101                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | D23.2        | 010 | 10111 | 111010  | 0101 | 000101 | 0101  |
| D26.2     010     11010     010110     0101     010110     0101       D27.2     010     11011     11010     0101     001001     0101       D28.2     010     11100     001110     0101     001010     0101       D29.2     010     11101     10110     0101     01001     0101       D30.2     010     11100     01110     0101     100001     0101                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | D24.2        | 010 | 11000 | 110011  | 0101 | 001100 | 0101  |
| D27.2     O10     11011     110110     O101     O01001     O101       D28.2     O10     11100     O01110     O101     O01110     O101       D29.2     O10     11101     101110     O101     O1001     O101       D30.2     O10     11110     O11110     O101     100001     O101                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | D25.2        | 010 | 11001 | 100110  | 0101 | 100110 | 0101  |
| D28.2     O10     11100     O01110     O101     O01110     O101       D29.2     O10     11101     101110     O101     01001     0101       D30.2     O10     11110     O11110     O101     100001     0101                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | D26.2        | 010 | 11010 | 010110  | 0101 | 010110 | 0101  |
| D29.2     O10     11101     101110     O101     O10001     O101       D30.2     O10     11110     O11110     O101     100001     O101                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | D27.2        | 010 | 11011 | 110110  | 0101 | 001001 | 0101  |
| D30.2 010 11110 011110 0101 100001 0101                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | D28.2        | 010 | 11100 | 001110  | 0101 | 001110 | 0101  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | D29.2        | 010 | 11101 | 101110  | 0101 | 010001 | 0101  |
| D31.2 010 11111 101011 0101 010100 0101                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | D30.2        | 010 | 11110 | 011110  | 0101 | 100001 | 0101  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | D31.2        | 010 | 11111 | 101011  | 0101 | 010100 | 0101  |



| Data<br>Byte |     | Bits  | Current | RD-  | Curren | t RD+ |
|--------------|-----|-------|---------|------|--------|-------|
| Byte<br>Name | HGF | EDCBA | abcdei  | fghj | abcdei | fghj  |
| D0.3         | 011 | 00000 | 100111  | 0011 | 011000 | 1100  |
| D1.3         | 011 | 00001 | 011101  | 0011 | 100010 | 1100  |
| D2.3         | 011 | 00010 | 101101  | 0011 | 010010 | 1100  |
| D3.3         | 011 | 00011 | 110001  | 1100 | 110001 | 0011  |
| D4.3         | 011 | 00100 | 110101  | 0011 | 001010 | 1100  |
| D5.3         | 011 | 00101 | 101001  | 1100 | 101001 | 0011  |
| D6.3         | 011 | 00110 | 011001  | 1100 | 011001 | 0011  |
| D7.3         | 011 | 00111 | 111000  | 1100 | 000111 | 0011  |
| D8.3         | 011 | 01000 | 111001  | 0011 | 000110 | 1100  |
| D9.3         | 011 | 01001 | 100101  | 1100 | 100101 | 0011  |
| D10.3        | 011 | 01010 | 010101  | 1100 | 010101 | 0011  |
| D11.3        | 011 | 01011 | 110100  | 1100 | 110100 | 0011  |
| D12.3        | 011 | 01100 | 001101  | 1100 | 001101 | 0011  |
| D13.3        | 011 | 01101 | 101100  | 1100 | 101100 | 0011  |
| D14.3        | 011 | 01110 | 011100  | 1100 | 011100 | 0011  |
| D15.3        | 011 | 01111 | 010111  | 0011 | 101000 | 1100  |
| D16.3        | 011 | 10000 | 011011  | 0011 | 100100 | 1100  |
| D17.3        | 011 | 10001 | 100011  | 1100 | 100011 | 0011  |
| D18.3        | 011 | 10010 | 010011  | 1100 | 010011 | 0011  |
| D19.3        | 011 | 10011 | 110010  | 1100 | 110010 | 0011  |
| D20.3        | 011 | 10100 | 001011  | 1100 | 001011 | 0011  |
| D21.3        | 011 | 10101 | 101010  | 1100 | 101010 | 0011  |
| D22.3        | 011 | 10110 | 011010  | 1100 | 011010 | 0011  |
| D23.3        | 011 | 10111 | 111010  | 0011 | 000101 | 1100  |
| D24.3        | 011 | 11000 | 110011  | 0011 | 001100 | 1100  |
| D25.3        | 011 | 11001 | 100110  | 1100 | 100110 | 0011  |
| D26.3        | 011 | 11010 | 010110  | 1100 | 010110 | 0011  |
| D27.3        | 011 | 11011 | 110110  | 0011 | 001001 | 1100  |
| D28.3        | 011 | 11100 | 001110  | 1100 | 001110 | 0011  |
| D29.3        | 011 | 11101 | 101110  | 0011 | 010001 | 1100  |
| D30.3        | 011 | 11110 | 011110  | 0011 | 100001 | 1100  |
| D31.3        | 011 | 11111 | 101011  | 0011 | 010100 | 1100  |
|              |     |       |         |      | •      |       |



| Data<br>Byto |     | Bits  | Current | Current RD- |        | t RD+ |
|--------------|-----|-------|---------|-------------|--------|-------|
| Byte<br>Name | HGF | EDCBA | abcdei  | fghj        | abcdei | fghj  |
| D0.4         | 100 | 00000 | 100111  | 0010        | 011000 | 1101  |
| D1.4         | 100 | 00001 | 011101  | 0010        | 100010 | 1101  |
| D2.4         | 100 | 00010 | 101101  | 0010        | 010010 | 1101  |
| D3.4         | 100 | 00011 | 110001  | 1101        | 110001 | 0010  |
| D4.4         | 100 | 00100 | 110101  | 0010        | 001010 | 1101  |
| D5.4         | 100 | 00101 | 101001  | 1101        | 101001 | 0010  |
| D6.4         | 100 | 00110 | 011001  | 1101        | 011001 | 0010  |
| D7.4         | 100 | 00111 | 111000  | 1101        | 000111 | 0010  |
| D8.4         | 100 | 01000 | 111001  | 0010        | 000110 | 1101  |
| D9.4         | 100 | 01001 | 100101  | 1101        | 100101 | 0010  |
| D10.4        | 100 | 01010 | 010101  | 1101        | 010101 | 0010  |
| D11.4        | 100 | 01011 | 110100  | 1101        | 110100 | 0010  |
| D12.4        | 100 | 01100 | 001101  | 1101        | 001101 | 0010  |
| D13.4        | 100 | 01101 | 101100  | 1101        | 101100 | 0010  |
| D14.4        | 100 | 01110 | 011100  | 1101        | 011100 | 0010  |
| D15.4        | 100 | 01111 | 010111  | 0010        | 101000 | 1101  |
| D16.4        | 100 | 10000 | 011011  | 0010        | 100100 | 1101  |
| D17.4        | 100 | 10001 | 100011  | 1101        | 100011 | 0010  |
| D18.4        | 100 | 10010 | 010011  | 1101        | 010011 | 0010  |
| D19.4        | 100 | 10011 | 110010  | 1101        | 110010 | 0010  |
| D20.4        | 100 | 10100 | 001011  | 1101        | 001011 | 0010  |
| D21.4        | 100 | 10101 | 101010  | 1101        | 101010 | 0010  |
| D22.4        | 100 | 10110 | 011010  | 1101        | 011010 | 0010  |
| D23.4        | 100 | 10111 | 111010  | 0010        | 000101 | 1101  |
| D24.4        | 100 | 11000 | 110011  | 0010        | 001100 | 1101  |
| D25.4        | 100 | 11001 | 100110  | 1101        | 100110 | 0010  |
| D26.4        | 100 | 11010 | 010110  | 1101        | 010110 | 0010  |
| D27.4        | 100 | 11011 | 110110  | 0010        | 001001 | 1101  |
| D28.4        | 100 | 11100 | 001110  | 1101        | 001110 | 0010  |
| D29.4        | 100 | 11101 | 101110  | 0010        | 010001 | 1101  |
| D30.4        | 100 | 11110 | 011110  | 0010        | 100001 | 1101  |
| D31.4        | 100 | 11111 | 101011  | 0010        | 010100 | 1101  |
|              |     |       |         |             | •      |       |



| Data         |     | Bits  | Current | RD-  | Curren | t RD+ |
|--------------|-----|-------|---------|------|--------|-------|
| Byte<br>Name | HGF | EDCBA | abcdei  | fghj | abcdei | fghj  |
| D0.5         | 101 | 00000 | 100111  | 1010 | 011000 | 1010  |
| D1.5         | 101 | 00001 | 011101  | 1010 | 100010 | 1010  |
| D2.5         | 101 | 00010 | 101101  | 1010 | 010010 | 1010  |
| D3.5         | 101 | 00011 | 110001  | 1010 | 110001 | 1010  |
| D4.5         | 101 | 00100 | 110101  | 1010 | 001010 | 1010  |
| D5.5         | 101 | 00101 | 101001  | 1010 | 101001 | 1010  |
| D6.5         | 101 | 00110 | 011001  | 1010 | 011001 | 1010  |
| D7.5         | 101 | 00111 | 111000  | 1010 | 000111 | 1010  |
| D8.5         | 101 | 01000 | 111001  | 1010 | 000110 | 1010  |
| D9.5         | 101 | 01001 | 100101  | 1010 | 100101 | 1010  |
| D10.5        | 101 | 01010 | 010101  | 1010 | 010101 | 1010  |
| D11.5        | 101 | 01011 | 110100  | 1010 | 110100 | 1010  |
| D12.5        | 101 | 01100 | 001101  | 1010 | 001101 | 1010  |
| D13.5        | 101 | 01101 | 101100  | 1010 | 101100 | 1010  |
| D14.5        | 101 | 01110 | 011100  | 1010 | 011100 | 1010  |
| D15.5        | 101 | 01111 | 010111  | 1010 | 101000 | 1010  |
| D16.5        | 101 | 10000 | 011011  | 1010 | 100100 | 1010  |
| D17.5        | 101 | 10001 | 100011  | 1010 | 100011 | 1010  |
| D18.5        | 101 | 10010 | 010011  | 1010 | 010011 | 1010  |
| D19.5        | 101 | 10011 | 110010  | 1010 | 110010 | 1010  |
| D20.5        | 101 | 10100 | 001011  | 1010 | 001011 | 1010  |
| D21.5        | 101 | 10101 | 101010  | 1010 | 101010 | 1010  |
| D22.5        | 101 | 10110 | 011010  | 1010 | 011010 | 1010  |
| D23.5        | 101 | 10111 | 111010  | 1010 | 000101 | 1010  |
| D24.5        | 101 | 11000 | 110011  | 1010 | 001100 | 1010  |
| D25.5        | 101 | 11001 | 100110  | 1010 | 100110 | 1010  |
| D26.5        | 101 | 11010 | 010110  | 1010 | 010110 | 1010  |
| D27.5        | 101 | 11011 | 110110  | 1010 | 001001 | 1010  |
| D28.5        | 101 | 11100 | 001110  | 1010 | 001110 | 1010  |
| D29.5        | 101 | 11101 | 101110  | 1010 | 010001 | 1010  |
| D30.5        | 101 | 11110 | 011110  | 1010 | 100001 | 1010  |
| D31.5        | 101 | 11111 | 101011  | 1010 | 010100 | 1010  |
| D0.6         | 110 | 00000 | 100111  | 0110 | 011000 | 0110  |
| D1.6         | 110 | 00001 | 011101  | 0110 | 100010 | 0110  |
| D2.6         | 110 | 00010 | 101101  | 0110 | 010010 | 0110  |



| Data         | I   | Bits  | Current | RD-  | Curren | t RD+ |
|--------------|-----|-------|---------|------|--------|-------|
| Byte<br>Name | HGF | EDCBA | abcdei  | fghj | abcdei | fghj  |
| D3.6         | 110 | 00011 | 110001  | 0110 | 110001 | 0110  |
| D4.6         | 110 | 00100 | 110101  | 0110 | 001010 | 0110  |
| D5.6         | 110 | 00101 | 101001  | 0110 | 101001 | 0110  |
| D6.6         | 110 | 00110 | 011001  | 0110 | 011001 | 0110  |
| D7.6         | 110 | 00111 | 111000  | 0110 | 000111 | 0110  |
| D8.6         | 110 | 01000 | 111001  | 0110 | 000110 | 0110  |
| D9.6         | 110 | 01001 | 100101  | 0110 | 100101 | 0110  |
| D10.6        | 110 | 01010 | 010101  | 0110 | 010101 | 0110  |
| D11.6        | 110 | 01011 | 110100  | 0110 | 110100 | 0110  |
| D12.6        | 110 | 01100 | 001101  | 0110 | 001101 | 0110  |
| D13.6        | 110 | 01101 | 101100  | 0110 | 101100 | 0110  |
| D14.6        | 110 | 01110 | 011100  | 0110 | 011100 | 0110  |
| D15.6        | 110 | 01111 | 010111  | 0110 | 101000 | 0110  |
| D16.6        | 110 | 10000 | 011011  | 0110 | 100100 | 0110  |
| D17.6        | 110 | 10001 | 100011  | 0110 | 100011 | 0110  |
| D18.6        | 110 | 10010 | 010011  | 0110 | 010011 | 0110  |
| D19.6        | 110 | 10011 | 110010  | 0110 | 110010 | 0110  |
| D20.6        | 110 | 10100 | 001011  | 0110 | 001011 | 0110  |
| D21.6        | 110 | 10101 | 101010  | 0110 | 101010 | 0110  |
| D22.6        | 110 | 10110 | 011010  | 0110 | 011010 | 0110  |
| D23.6        | 110 | 10111 | 111010  | 0110 | 000101 | 0110  |
| D24.6        | 110 | 11000 | 110011  | 0110 | 001100 | 0110  |
| D25.6        | 110 | 11001 | 100110  | 0110 | 100110 | 0110  |
| D26.6        | 110 | 11010 | 010110  | 0110 | 010110 | 0110  |
| D27.6        | 110 | 11011 | 110110  | 0110 | 001001 | 0110  |
| D28.6        | 110 | 11100 | 001110  | 0110 | 001110 | 0110  |
| D29.6        | 110 | 11101 | 101110  | 0110 | 010001 | 0110  |
| D30.6        | 110 | 11110 | 011110  | 0110 | 100001 | 0110  |
| D31.6        | 110 | 11111 | 101011  | 0110 | 010100 | 0110  |



| Data         |     | Bits  | Current | t RD- | Curren | t RD+ |
|--------------|-----|-------|---------|-------|--------|-------|
| Byte<br>Name | HGF | EDCBA | abcdei  | fghj  | abcdei | fghj  |
| D0.7         | 111 | 00000 | 100111  | 0001  | 011000 | 1110  |
| D1.7         | 111 | 00001 | 011101  | 0001  | 100010 | 1110  |
| D2.7         | 111 | 00010 | 101101  | 0001  | 010010 | 1110  |
| D3.7         | 111 | 00011 | 110001  | 1110  | 110001 | 0001  |
| D4.7         | 111 | 00100 | 110101  | 0001  | 001010 | 1110  |
| D5.7         | 111 | 00101 | 101001  | 1110  | 101001 | 0001  |
| D6.7         | 111 | 00110 | 011001  | 1110  | 011001 | 0001  |
| D7.7         | 111 | 00111 | 111000  | 1110  | 000111 | 0001  |
| D8.7         | 111 | 01000 | 111001  | 0001  | 000110 | 1110  |
| D9.7         | 111 | 01001 | 100101  | 1110  | 100101 | 0001  |
| D10.7        | 111 | 01010 | 010101  | 1110  | 010101 | 0001  |
| D11.7        | 111 | 01011 | 110100  | 1110  | 110100 | 1000  |
| D12.7        | 111 | 01100 | 001101  | 1110  | 001101 | 0001  |
| D13.7        | 111 | 01101 | 101100  | 1110  | 101100 | 1000  |
| D14.7        | 111 | 01110 | 011100  | 1110  | 011100 | 1000  |
| D15.7        | 111 | 01111 | 010111  | 0001  | 101000 | 1110  |
| D16.7        | 111 | 10000 | 011011  | 0001  | 100100 | 1110  |
| D17.7        | 111 | 10001 | 100011  | 0111  | 100011 | 0001  |
| D18.7        | 111 | 10010 | 010011  | 0111  | 010011 | 0001  |
| D19.7        | 111 | 10011 | 110010  | 1110  | 110010 | 0001  |
| D20.7        | 111 | 10100 | 001011  | 0111  | 001011 | 0001  |
| D21.7        | 111 | 10101 | 101010  | 1110  | 101010 | 0001  |
| D22.7        | 111 | 10110 | 011010  | 1110  | 011010 | 0001  |
| D23.7        | 111 | 10111 | 111010  | 0001  | 000101 | 1110  |
| D24.7        | 111 | 11000 | 110011  | 0001  | 001100 | 1110  |
| D25.7        | 111 | 11001 | 100110  | 1110  | 100110 | 0001  |
| D26.7        | 111 | 11010 | 010110  | 1110  | 010110 | 0001  |
| D27.7        | 111 | 11011 | 110110  | 0001  | 001001 | 1110  |
| D28.7        | 111 | 11100 | 001110  | 1110  | 001110 | 0001  |
| D29.7        | 111 | 11101 | 101110  | 0001  | 010001 | 1110  |
| D30.7        | 111 | 11110 | 011110  | 0001  | 100001 | 1110  |
| D31.7        | 111 | 11111 | 101011  | 0001  | 010100 | 1110  |
|              |     |       |         |       |        |       |



# Valid Special Character Codes and Sequences (SC/D = HIGH)<sup>[24, 25]</sup>

|                |           |                |             | Bits           | Currei      | nt RD-                    | Currei                         | nt RD+               |
|----------------|-----------|----------------|-------------|----------------|-------------|---------------------------|--------------------------------|----------------------|
| S.C. Byte Name | S.C. 0    | ode Name       | HGF         | EDCBA          | abcdei      | fghj                      | abcdei                         | fghj                 |
| K28.0          | C0.0      | (C00)          | 000         | 00000          | 001111      | 0100                      | 110000                         | 1011                 |
| K28.1          | C1.0      | (C01)          | 000         | 00001          | 001111      | 1001                      | 110000                         | 0110                 |
| K28.2          | C2.0      | (C02)          | 000         | 00010          | 001111      | 0101                      | 110000                         | 1010                 |
| K28.3          | C3.0      | (C03)          | 000         | 00011          | 001111      | 0011                      | 110000                         | 1100                 |
| K28.4          | C4.0      | (C04)          | 000         | 00100          | 001111      | 0010                      | 110000                         | 1101                 |
| K28.5          | C5.0      | (C05)          | 000         | 00101          | 001111      | 1010                      | 110000                         | 0101                 |
| K28.6          | C6.0      | (C06)          | 000         | 00110          | 001111      | 0110                      | 110000                         | 1001                 |
| K28.7          | C7.0      | (C07)          | 000         | 00111          | 001111      | 1000                      | 110000                         | 0111                 |
| K23.7          | C8.0      | (C08)          | 000         | 01000          | 111010      | 1000                      | 000101                         | 0111                 |
| K27.7          | C9.0      | (C09)          | 000         | 01001          | 110110      | 1000                      | 001001                         | 0111                 |
| K29.7          | C10.0     | (C0A)          | 000         | 01010          | 101110      | 1000                      | 010001                         | 0111                 |
| K30.7          | C11.0     | (C0B)          | 000         | 01011          | 011110      | 1000                      | 100001                         | 0111                 |
| Idle           | C0.1      | (C20)          | 001         | 00000          | –K28.5+, D  | )21.4, D21.               | 5, D21.5, repeat <sup>[2</sup> | 26]                  |
| R_RDY          | C1.1      | (C21)          | 001         | 00001          | –K28.5+, C  | 021.4, D10.2              | 2, D10.2, repeat <sup>[2</sup> | 27]                  |
| EOFxx          | C2.1      | (C22)          | 001         | 00010          | –K28.5, Dr  | 1.xxx0 <sup>[28]</sup> +K | 28.5, Dn.xxx1 <sup>[28]</sup>  |                      |
|                | Follows K | 28.1 for ESCON | V Connect-S | SOF (Rx indica | ition only) |                           |                                |                      |
| C-SOF          | C7.1      | (C27)          | 001         | 00111          | 001111      | 1000                      | 110000                         | 0111                 |
|                | Follows K | 28.5 for ESCON | V Passive-S | OF (Rx indicat | tion only)  |                           |                                |                      |
| P-SOF          | C7.2      | (C47)          | 010         | 00111          | 001111      | 1000                      | 110000                         | 0111                 |
|                |           |                |             |                | Code Rule   | Violation a               | nd SVS Tx Patter               | 'n                   |
| Exception      | C0.7      | (CE0)          | 111         | 00000          | 100111      | 1000 <sup>[29]</sup>      | 011000                         | 0111 <sup>[29]</sup> |
| -K28.5         | C1.7      | (CE1)          | 111         | 00001          | 001111      | 1010 <sup>[30]</sup>      | 001111                         | 1010 <sup>[30]</sup> |
| +K28.5         | C2.7      | (CE2)          | 111         | 00010          | 110000      | 0101 <sup>[31]</sup>      | 110000                         | 0101 <sup>[31]</sup> |
|                |           |                |             |                | Running D   | isparity Viol             | ation Pattern                  |                      |
| Exception      | C4.7      | (CE4)          | 111         | 00100          | 110111      | 0101 <sup>[32]</sup>      | 001000                         | 1010 <sup>[32]</sup> |

Notes:

All codes not shown are reserved. 24.

25

26.

27.

All codes not shown are reserved. Notation for Special Character Byte Name is consistent with Fibre Channel and ESCON naming conventions. Special Character Code Name is intended to describe binary information present on I/O pins. Common usage for the name can either be in the form used for describing Data patterns (i.e., C0.0 through C31.7), or in hex notation (i.e., Cnn where nn=the specified value between 00 and FF). C0.1 = Transmit Negative K28.5 (-K28.5+) disregarding Current RD when input is held for only one byte time. If held longer, transmitter begins sending the repeating transmit sequence -K28.5+, D21.4, D21.5, (repeat all four bytes)... defined in X3.230 as the primitive signal "Idle word." This Special Character, since K28.5 is decoded as C5.0, C1.7, or C2.7, and the subsequent bytes are decoded as data. C1.1 = Transmit Negative K28.5 (-K28.5+) disregarding Current RD when input is held for only one byte time. If held longer, transmitter begins sending the repeating transmit sequence -K28.5+, D21.4, D10.2, (repeat all four bytes) are decoded as data. C1.1 = Transmit Negative K28.5 (-K28.5+, D10.2, (repeat all four bytes) or it will be truncated by the new data. The receiver will never output this Special Character, since K28.5 is decoded as C5.0, C1.7, or C2.7 and the subsequent bytes are decoded as data. C2.1 = Transmit either -K28.5+, or +K28.5- as determined by Current RD and modify the Transmission Character that follows, by setting its least significant bit to or 0. If Current RD at the start of the following character is plus (+) the LSB is set to 0, and if Current RD. For example, to send "EOFdt" the controller could issue the sequence C2.1–D21.4–D21.4, and the SMPTE HOTLink Transmitter will send either K28.5–D1.4–D21.4–D21.4, and the SMPTE HOTLink Transmitter will send either K28.5–D1.4–D21.4–D21.4, and the SMPTE HOTLink Transmitter will send either K28.5–D1.4–D21.4–D21.4, and the SMPTE HOTLink Transmitter will send either K28.5–D1.4–D21.4–D21.4, and the SMPTE HOTLink Transmitter will send e 28.

Current RD

The receiver will never output this Special Character, since K28.5 is decoded as C5.0, C1.7, or C2.7, and the subsequent bytes are decoded as data.



### **Ordering Information**

| Speed | Ordering Code                  | Package<br>Name | Package Type                        | Operating<br>Range |
|-------|--------------------------------|-----------------|-------------------------------------|--------------------|
| 270   | CY7B9234-270JC <sup>[33]</sup> | J64             | 28-Lead Plastic Leaded Chip Carrier | Commercial         |
| 400   | CY7B9234-400JC <sup>[33]</sup> | J64             | 28-Lead Plastic Leaded Chip Carrier | Commercial         |

| Speed | Ordering Code                  | Package Name | Package Type                        | Operating<br>Range |
|-------|--------------------------------|--------------|-------------------------------------|--------------------|
| 270   | CY7B9334-270JC <sup>[34]</sup> | J64          | 28-Lead Plastic Leaded Chip Carrier | Commercial         |
| 400   | CY7B9334-400JC <sup>[34]</sup> | J64          | 28-Lead Plastic Leaded Chip Carrier | Commercial         |

Notes:

29. C0.7 = Transmit a deliberate code rule violation. The code chosen for this function follows the normal Running Disparity rules. Transmission of this Special

30

31

C0.7 = Transmit a deliberate code rule violation. The code chosen for this function follows the normal Running Disparity rules. Inansmission or uns Operate Character has the same effect as asserting SVS = HIGH. The receiver will only output this Special Character if the Transmission Character being decoded is not found in the tables. C1.7 = Transmit Negative K28.5 (-K28.5+) disregarding Current RD. The receiver will only output this Special Character if K28.5 is received with the wrong running disparity. The receiver will output C1.7 if -K28.5 is received with RD+, otherwise K28.5 (-K28.5-) disregarding Current RD. C2.7 = Transmit Positive K28.5 (+K28.5-) disregarding Current RD. The receiver will only output this Special Character if K28.5 is received with the wrong running disparity. The receiver will output C2.7 if +K28.5 is received with RD-, otherwise K28.5 is decoded as C5.0 or C1.7 C4.7 = Transmit a deliberate code rule violation to indicate a Running Disparity violation. The receiver will only output this Special Character if the Transmission Character being decoded is found in the tables, but Running Disparity does not

32 The receiver will only output this Special Character if the Transmission Character being decoded is found in the tables, but Running Disparity does not

match. This might indicate that an error occurred in a prior byte. Must be ordered with SMPTE-259M-BCD Encoder (CY7C9235)

33.

Must be ordered with SMPTE-259M-BCD Decoder (CY7C9335) 34.

# Package Diagram

#### 28-Lead Plastic Leaded Chip Carrier J64



© Cypress Semiconductor Corporation, 1999. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress Semiconductor product. Nor does it convey or imply any license under patent or other rights. Cypress Semiconductor does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress Semiconductor products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress Semiconductor against all charges.



| Document Title:CY7B9234, CY7B9334 SMPTE HOTLink <sup>TM</sup> Transmitter/Receiver<br>Document Number: 38-02014 |         |            |                 |                                               |  |
|-----------------------------------------------------------------------------------------------------------------|---------|------------|-----------------|-----------------------------------------------|--|
| REV.                                                                                                            | ECN NO. | Issue Date | Orig. of Change | Description of Change                         |  |
| **                                                                                                              | 105852  | 03/28/01   | SZV             | Change from Spec number: 38-00629 to 38-02014 |  |