# 4-Mbit (512 K × 8) Static RAM #### **Features** - Temperature ranges □ Automotive -A: -40 °C to 85 °C □ Automotive-E: -40 °C to 125 °C - High speed □ t<sub>AA</sub> = 10 ns - Low active power □ 360 mW (max) - 2.0 V data retention - Automatic power down when deselected - TTL-compatible inputs and outputs - Easy memory expansion with $\overline{\text{CE}}$ and $\overline{\text{OE}}$ features ## **Functional Description** The CY7C1049CV33 Automotive is a high performance CMOS Static RAM organized as 524,288 words by eight bits. Easy memory expansion is provided by an active LOW Chip Enable ( $\overline{\text{CE}}$ ), an active LOW Output Enable ( $\overline{\text{OE}}$ ), and three-state drivers. Writing to the device is accomplished by taking Chip Enable ( $\overline{\text{CE}}$ ) and Write Enable ( $\overline{\text{WE}}$ ) inputs LOW. Data on the eight I/O pins (I/O $_0$ through I/O $_7$ ) is then written into the location specified on the address pins ( $A_0$ through $A_{18}$ ). Reading from the device is accomplished by taking Chip Enable $(\overline{CE})$ and Output Enable $(\overline{OE})$ LOW while forcing Write Enable $(\overline{WE})$ HIGH. Under these conditions, the contents of the memory location specified by the address pins appear on the I/O pins. The eight input and output pins (I/O $_0$ through I/O $_7$ ) are placed in a high impedance state when the device is deselected ( $\overline{\text{CE}}$ HIGH), the outputs are disabled ( $\overline{\text{OE}}$ HIGH), or during a write operation ( $\overline{\text{CE}}$ LOW, and $\overline{\text{WE}}$ LOW). The CY7C1049CV33 Automotive is available in standard 400-mil-wide 36-pin SOJ package and 44-pin TSOP II package with center power and ground (revolutionary) pinout. # **Logic Block Diagram** **Cypress Semiconductor Corporation**Document Number: 001-67511 Rev. \*B ## Contents | Selection Guide | 3 | |------------------------------|---| | Pin Configuration | 3 | | Pin Definitions | | | Maximum Ratings | | | Operating Range | | | Electrical Characteristics | | | Capacitance | 5 | | Thermal Resistance | | | AC Test Loads and Waveforms | 5 | | AC Switching Characteristics | | | Switching Waveforms | | | Truth Table | | | Ordering Information | 10 | |-----------------------------------------|----| | Ordering Code Definitions | 10 | | Package Diagrams | 11 | | Acronyms | 13 | | Document Conventions | 13 | | Units of Measure | 13 | | Document History Page | 14 | | Sales, Solutions, and Legal Information | 15 | | Worldwide Sales and Design Support | 15 | | Products | 15 | | PSoC Solutions | 15 | ## **Selection Guide** | Description | | | | -12 | -15 | Unit | |------------------------------|--------------|--|-----|-----|-----|------| | Maximum Access Time | | | 10 | 12 | 15 | ns | | Maximum Operating Current | Automotive-A | | 100 | 95 | _ | mA | | | Automotive-E | | _ | _ | 95 | mA | | Maximum CMOS Standby Current | Automotive-A | | 10 | 10 | _ | mA | | | Automotive-E | | _ | _ | 15 | mA | ## **Pin Configuration** Figure 1. 36-pin SOJ (Top View) Figure 2. 44-pin TSOP II (Top View) ## **Pin Definitions** | Pin Name | 36-pin SOJ<br>Pin Number | 44-pin TSOP II<br>Pin Number | I/O Type | Description | |------------------------------------|---------------------------------|--------------------------------------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A <sub>0</sub> -A <sub>18</sub> | 1–5, 14–18,<br>20–24, 32–35 | 3–7, 16–20,<br>26–30, 38–41 | Input | Address inputs used to select one of the address locations. | | I/O <sub>0</sub> –I/O <sub>7</sub> | 7, 8, 11, 12, 25,<br>26, 29, 30 | 9, 10, 13, 14,<br>31, 32, 35, 36 | Input/Output | <b>Bidirectional data I/O lines</b> . Used as input or output lines depending on operation. | | NC <sup>[1]</sup> | 19, 36 | 1, 2, 21, 22, 23,<br>24, 25, 42, 43,<br>44 | No Connect | No connects. This pin is not connected to the die. | | WE | 13 | 15 | Input/Control | <b>Write Enable input, active LOW</b> . When selected LOW, a WRITE is conducted. | | CE | 6 | 8 | Input/Control | <b>Chip Enable input, active LOW</b> . When LOW, selects the chip. When HIGH, deselects the chip. | | ŌĒ | 31 | 37 | Input/Control | <b>Output Enable, active LOW</b> . Controls the direction of the I/O pins. When LOW, the I/O pins are allowed to behave as outputs. When deasserted HIGH, I/O pins are tri-state, and act as input data pins. | | V <sub>SS</sub> , GND | 10, 28 | 12, 34 | Ground | <b>Ground for the device</b> . Should be connected to ground of the system. | | V <sub>CC</sub> | 9, 27 | 11, 33 | Power Supply | Power supply inputs to the device. | #### Note <sup>1.</sup> NC pins are not connected on the die. # **Maximum Ratings** Exceeding maximum ratings may impair the useful life of the device. These user guidelines are not tested. Storage Temperature ......—65 °C to +150 °C Ambient Temperature with | Voltage Applied to Outputs | 0.5 V to V <sub>CC</sub> + 0.5 V | |--------------------------------|----------------------------------| | in High ∠ State <sup>[2]</sup> | | | Input Voltage [2] | 0.5 V to V <sub>CC</sub> + 0.5 V | | Current into Outputs (LOW) | 20 mA | # **Operating Range** | Range | Ambient Temperature | V <sub>CC</sub> | |--------------|---------------------|-----------------------------------| | Automotive-A | –40 °C to +85 °C | $3.3~\textrm{V}\pm0.3~\textrm{V}$ | | Automotive-E | –40 °C to +125 °C | | ## **Electrical Characteristics** Over the Operating Range | Daramatar | Description | Test Conditions | | -10 | | -12 | | -15 | | Unit | |------------------|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------|--------|-----|-----------------------|------|-----------------------|------|-----------------------|------| | Parameter | Description | | | Min | Max | Min | Max | Min | Max | Unit | | V <sub>OH</sub> | Output HIGH Voltage | V <sub>CC</sub> = Min; I <sub>OH</sub> = -4.0 i | nΑ | 2.4 | _ | 2.4 | _ | 2.4 | - | V | | $V_{OL}$ | Output LOW Voltage | V <sub>CC</sub> = Min; I <sub>OL</sub> = 8.0 m. | A | _ | 0.4 | _ | 0.4 | - | 0.4 | V | | V <sub>IH</sub> | Input HIGH Voltage | | | 2.0 | V <sub>CC</sub> + 0.3 | 2.0 | V <sub>CC</sub> + 0.3 | 2.0 | V <sub>CC</sub> + 0.3 | V | | V <sub>IL</sub> | Input LOW Voltage <sup>[2]</sup> | | | | 0.8 | -0.3 | 0.8 | -0.3 | 8.0 | V | | I <sub>IX</sub> | Input Load Current | $GND \le V_1 \le V_{CC}$ | Auto-A | -1 | +1 | -1 | +1 | - | - | μΑ | | | | | Auto-E | - | _ | _ | _ | -20 | +20 | | | I <sub>CC</sub> | V <sub>CC</sub> Operating | V <sub>CC</sub> = Max, | Auto-A | - | 100 | _ | 95 | - | - | mA | | | Supply Current | $f = f_{MAX} = 1/t_{RC}$ | Auto-E | _ | _ | _ | _ | _ | 95 | | | I <sub>SB1</sub> | Automatic CE | Max. $V_{CC}$ , $\overline{CE} \ge V_{IH}$ ; | Auto-A | - | 40 | _ | 40 | - | - | mA | | | | $V_{IN} \ge V_{IH}$ or $V_{IN} \le V_{IL}$ ,<br>$f = f_{MAX}$ | Auto-E | _ | _ | _ | _ | _ | 45 | mA | | I <sub>SB2</sub> | Automatic CE | Max. V <sub>CC</sub> , | Auto-A | _ | 10 | _ | 10 | _ | _ | mA | | | Power Down Current —CMOS Inputs | $CE \ge V_{CC} - 0.3 \text{ V},$<br>$V_{IN} \ge V_{CC} - 0.3 \text{ V}, \text{ or}$<br>$V_{IN} \le 0.3 \text{ V}, \text{ f} = 0$ | Auto-E | _ | - | _ | - | _ | 15 | mA | #### Note Document Number: 001-67511 Rev. \*B <sup>2.</sup> $V_{IL(min)}$ = -2.0 V and $V_{IH(max)}$ = $V_{CC}$ + 0.5 V for pulse durations of less than 20 ns. # Capacitance | Parameter [3] | Description | Test Conditions | Max | Unit | |------------------|--------------------|----------------------------------------------------------------------|-----|------| | C <sub>IN</sub> | Input capacitance | $T_A = 25 ^{\circ}\text{C}, f = 1 \text{MHz}, V_{CC} = 3.3 \text{V}$ | 8 | pF | | C <sub>OUT</sub> | Output capacitance | | 8 | pF | ## **Thermal Resistance** | Parameter [3] | Description | Test Conditions | 36-pin SOJ | 44-pin TSOP II | Unit | |---------------|---------------------------------------|----------------------------------------------------------------------------------------------|------------|----------------|------| | $\Theta_{JA}$ | , | Test conditions follow standard test methods and procedures for measuring thermal impedance, | | 41.66 | °C/W | | $\Theta_{JC}$ | Thermal resistance (junction to case) | per EIA / JESD51. | 18.8 | 10.56 | °C/W | ## **AC Test Loads and Waveforms** Figure 3. AC Test Loads and Waveforms [4] #### Notes - Tested initially and after any design or process changes that may affect these parameters. AC characteristics (except High Z) for 10 ns parts are tested using the load conditions shown in Figure 3 (a). All other speeds are tested using the Thevenin load shown in Figure 3 (b). High Z characteristics are tested for all speeds using the test load shown in Figure 3 (d). # **AC Switching Characteristics** Over the Operating Range | Parameter [5] | Description | - | 10 | - | 12 | | 15 | Unit | |-----------------------------------|-----------------------------------------------|-----|-----|-----|-----|-----|-----|------| | Parameter [9] | Description | Min | Max | Min | Max | Min | Max | Unit | | Read Cycle | | • | • | • | • | • | • | | | t <sub>power</sub> <sup>[6]</sup> | V <sub>CC</sub> (typical) to the first access | 100 | _ | 100 | _ | 100 | _ | μS | | t <sub>RC</sub> | Read Cycle Time | 10 | _ | 12 | _ | 15 | _ | ns | | t <sub>AA</sub> | Address to Data Valid | - | 10 | - | 12 | - | 15 | ns | | t <sub>OHA</sub> | Data Hold from Address Change | 3 | _ | 3 | _ | _ | 3 | ns | | t <sub>ACE</sub> | CE LOW to Data Valid | _ | 10 | _ | 12 | _ | 15 | ns | | t <sub>DOE</sub> | OE LOW to Data Valid | _ | 5 | _ | 6 | _ | 7 | ns | | t <sub>LZOE</sub> | OE LOW to Low Z [7] | 0 | _ | 0 | _ | 0 | _ | ns | | t <sub>HZOE</sub> | OE HIGH to High Z [7, 8] | _ | 5 | _ | 6 | _ | 7 | ns | | t <sub>LZCE</sub> | CE LOW to Low Z [7] | 3 | _ | 3 | _ | 3 | _ | ns | | t <sub>HZCE</sub> | CE HIGH to High Z [7, 8] | _ | 5 | _ | 6 | _ | 7 | ns | | t <sub>PU</sub> | CE LOW to Power Up | 0 | _ | 0 | _ | 0 | _ | ns | | t <sub>PD</sub> | CE HIGH to Power Down | _ | 10 | _ | 12 | _ | 15 | ns | | Write Cycle [9, | 10] | | | | | | | • | | t <sub>WC</sub> | Write Cycle Time | 10 | _ | 12 | _ | 15 | _ | ns | | t <sub>SCE</sub> | CE LOW to Write End | 7 | _ | 8 | _ | 10 | _ | ns | | t <sub>AW</sub> | Address Setup to Write End | 7 | _ | 8 | _ | 10 | _ | ns | | t <sub>HA</sub> | Address Hold from Write End | 0 | _ | 0 | _ | 0 | _ | ns | | t <sub>SA</sub> | Address Setup to Write Start | 0 | _ | 0 | _ | 0 | _ | ns | | t <sub>PWE</sub> | WE Pulse Width | 7 | _ | 8 | _ | 10 | _ | ns | | t <sub>SD</sub> | Data Setup to Write End | 5 | _ | 6 | _ | 7 | _ | ns | | t <sub>HD</sub> | Data Hold from Write End | 0 | _ | 0 | _ | 0 | _ | ns | | t <sub>LZWE</sub> | WE HIGH to Low Z [7] | 3 | _ | 3 | _ | 3 | _ | ns | | t <sub>HZWE</sub> | WE LOW to High Z [7, 8] | - | 5 | - | 6 | - | 7 | ns | #### Notes Test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5 V, input pulse levels of 0 to 3.0 V. to Evolution E # **Switching Waveforms** Figure 4. Read Cycle No. 1 (Address Transition Controlled) [11, 12] Figure 5. Read Cycle No. 2 (OE Controlled) [12, 13] Figure 6. Write Cycle No. 1 (WE Controlled, OE HIGH During Write) [14, 15] - 11. <u>Dev</u>ice is continuously selected. <u>OE</u>, <u>CE</u> = V<sub>IL</sub>. 12. <u>WE</u> is HIGH for read cycles. 13. Address valid before or simila<u>r to</u> <u>CE</u> transition LOW. - 14. Data I/O is high impedance if $\overline{OE}$ = $V_{IH}$ . 15. If $\overline{CE}$ goes HIGH simultaneously with $\overline{WE}$ HIGH, the output remains in high impedance state. - 16. During this period, the I/Os are in output state. Do not apply input signals. # Switching Waveforms (continued) Figure 7. Write Cycle No. 2 (WE Controlled, OE LOW) [17] # **Truth Table** | CE | OE | WE | I/O <sub>0</sub> –I/O <sub>7</sub> | Mode | Power | |----|----|----|------------------------------------|----------------------------|----------------------------| | Н | Х | Χ | High Z | Power Down | Standby (I <sub>SB</sub> ) | | L | L | Н | Data Out | Read | Active (I <sub>CC</sub> ) | | L | Х | L | Data In | Write | Active (I <sub>CC</sub> ) | | L | Н | Н | High Z | Selected, Outputs Disabled | Active (I <sub>CC</sub> ) | # **Ordering Information** | Speed (ns) | Ordering Code | Package<br>Diagram | Package Type | Operating<br>Range | |------------|---------------------|--------------------|---------------------------------------|--------------------| | 10 | CY7C1049CV33-10VXA | 51-85090 | 36-pin (400-Mil) Molded SOJ (Pb-free) | Automotive-A | | 12 | CY7C1049CV33-12ZSXA | 51-85087 | 44-pin TSOP II (Pb-free) | Automotive-A | | 15 | CY7C1049CV33-15VXE | 51-85090 | 36-pin (400-Mil) Molded SOJ (Pb-free) | Automotive-E | | | CY7C1049CV33-15ZSXE | 51-85087 | 44-pin TSOP II (Pb-free) | Automotive-E | ## **Ordering Code Definitions** # **Package Diagrams** Figure 8. 36-pin SOJ V36.4 (Molded) Package Outline, 51-85090 ## Package Diagrams (continued) Figure 9. 44-pin TSOP Z44-II Package Outline, 51-85087 51-85087 \*D # Acronyms | Acronym | Description | | | | |---------|-----------------------------------------|--|--|--| | CE | chip enable | | | | | CMOS | complementary metal oxide semiconductor | | | | | I/O | input/output | | | | | OE | output enable | | | | | SOJ | small outline J-lead | | | | | SRAM | static random access memory | | | | | TSOP | thin small outline package | | | | | TTL | transistor-transistor logic | | | | | WE | write enable | | | | # **Document Conventions** ## **Units of Measure** | Symbol | Unit of Measure | | | | |--------|-----------------|--|--|--| | °C | degree Celsius | | | | | MHz | megahertz | | | | | μΑ | microampere | | | | | μs | microsecond | | | | | mA | milliampere | | | | | mm | millimeter | | | | | ms | millisecond | | | | | mW | milliwatt | | | | | ns | nanosecond | | | | | Ω | ohm | | | | | % | percent | | | | | pF | picofarad | | | | | V | volt | | | | | W | watt | | | | # **Document History Page** | Rev. | ECN | Orig. of<br>Change | Submission<br>Date | Description of Change | |------|---------|--------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ** | 3186792 | PRAS | 03/03/2011 | Separation of the automotive data sheet from CY7C1049CV33 spec no. 38-05006 Rev. *J. Further rev of 38-05006 would include only industrial / commercial parts. | | *A | 3265070 | PRAS | 05/24/2011 | Updated Functional Description (Removed "For best practice recommendations, refer to the Cypress application note AN1064, SRAM System Guidelines."). Updated in new template. | | *B | 3546915 | NILE | 03/09/2012 | Updated Pin Definitions (Updated description of WE and OE pins). Updated Package Diagrams. | # Sales, Solutions, and Legal Information #### **Worldwide Sales and Design Support** Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. #### **Products** Automotive cypress.com/go/automotive cypress.com/go/clocks Interface cypress.com/go/interface cypress.com/go/powerpsoc cypress.com/go/plc Memory cypress.com/go/memory Optical & Image Sensing cypress.com/go/image PSoC cypress.com/go/psoc Touch Sensing cypress.com/go/touch USB Controllers cypress.com/go/USB Wireless/RF cypress.com/go/wireless #### **PSoC Solutions** psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 5 © Cypress Semiconductor Corporation, 2011-2012. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress. Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement.