# 16-Mbit (1 M × 16) Static RAM #### **Features** - High speed □ t<sub>AA</sub> = 10 ns - Low active power □ 990 mW (max) - Operating voltages of 3.3 ± 0.3 V - 2.0 V data retention - Automatic power down when deselected - TTL compatible inputs and outputs - Easy memory expansion with $\overline{\text{CE}}_1$ and $\text{CE}_2$ features - Available in Pb-free and non Pb-free 54-pin TSOP II package and non Pb-free 60-ball fine-pitch ball grid array (FBGA) package ### **Functional Description** The CY7C1061AV33 is a high performance CMOS Static RAM organized as 1,048,576 words by 16 bits. To write to the device, enable the chip $(\overline{CE}_1 \text{ LOW} \text{ and } CE_2 \text{ HIGH})$ while forcing the Write Enable $(\overline{WE})$ input LOW. If Byte Low Enable $(\overline{BLE})$ is LOW, then data from I/O pins $(I/O_0 \text{ through } I/O_7)$ , is written into the location specified on the address pins $(A_0 \text{ through } A_{19})$ . If Byte High Enable $(\overline{BHE})$ is LOW, then data from I/O pins $(I/O_8 \text{ through } I/O_{15})$ is written into the location specified on the address pins $(A_0 \text{ through } A_{19})$ . To read from the device, enable the chip by taking $\overline{CE}_1$ LOW and CE<sub>2</sub> HIGH while forcing the Output Enable ( $\overline{OE}$ ) LOW and the Write Enable ( $\overline{WE}$ ) HIGH. If Byte Low Enable ( $\overline{BLE}$ ) is LOW, then data from the memory location specified by the address pins will appear on I/O<sub>0</sub> to I/O<sub>7</sub>. If Byte High Enable ( $\overline{BHE}$ ) is LOW, then data from memory will appear on I/O<sub>8</sub> to I/O<sub>15</sub>. See Truth Table on page 8 for a complete description of Read and Write modes. The input/output pins (I/O $_0$ through I/O $_{15}$ ) are placed in a high-impedance state when the device is deselected ( $\overline{CE}_1$ HIGH/CE $_2$ LOW), the outputs are disabled ( $\overline{OE}$ HIGH), the BHE and $\overline{BLE}$ are disabled ( $\overline{BHE}$ , $\overline{BLE}$ HIGH), or a Write operation is in progress ( $\overline{CE}_1$ LOW, CE $_2$ HIGH, and $\overline{WE}$ LOW). # **Logic Block Diagram** # CY7C1061AV33 # Contents | Selection Guide | 3 | |--------------------------------------------------|---| | Pin Configurations | 3 | | Maximum Ratings | 4 | | Operating Range | 4 | | DC Electrical Characteristics | 4 | | Capacitance | 4 | | AC Test Loads and Waveforms | 4 | | AC Switching Characteristics | 5 | | Data Retention Waveform | | | Switching Waveforms | 6 | | Read Cycle No. 1 (Address Transition Controlled) | 6 | | Read Cycle No. 2 (OE Controlled) | 6 | | Write Cycle No. 1 (CE1 or CE2 Controlled) | 7 | | Write Cycle No. 2 (WE Controlled, OE LOW) | 7 | | Write Cycle No. 3 (BHE/BLE Controlled) | 8 | | Truth Table | 8 | |-----------------------------------------|----| | Ordering Information | 9 | | Ordering Code Definitions | | | Package Diagrams | 10 | | Acronyms | 12 | | Document Conventions | | | Units of Measure | 12 | | Document History Page | 13 | | Sales, Solutions, and Legal Information | 14 | | Worldwide Sales and Design Support | 14 | | Products | 14 | | PSoC Solutions | 14 | ### **Selection Guide** | | | -10 | Unit | |------------------------------|-----------------------|-----|------| | Maximum Access Time | | 10 | ns | | Maximum Operating Current | Commercial | 275 | mA | | | Industrial | 275 | | | Maximum CMOS Standby Current | Commercial/Industrial | 50 | mA | # Pin Configurations [1, 2] ### 54-pin TSOP II (Top View) - 1. NC pins are not connected on the die. - 2. DNU (Do Not Use) pins have to be left floating or tied to VSS to ensure proper operation. ### **Maximum Ratings** Exceeding maximum ratings may shorten the useful life of the device. These user guidelines are not tested. DC Voltage Applied to Outputs in High Z State $^{[3]}$ ......-0.5 V to V<sub>CC</sub> + 0.5 V | DC Input Voltage [3] | –0.5 V to V <sub>CC</sub> + 0.5 V | |----------------------------|-----------------------------------| | Current into Outputs (LOW) | 20 mA | # **Operating Range** | Range | Ambient<br>Temperature | V <sub>cc</sub> | |------------|------------------------|-----------------| | Commercial | 0 °C to +70 °C | $3.3~V\pm0.3~V$ | | Industrial | –40 °C to +85 °C | | ### **DC Electrical Characteristics** (Over the Operating Range) | Parameter | Description | Toot Condition | Test Conditions | | | Unit | |------------------|-------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|------|-----------------------|-------| | Parameter | Description | rest Condition | | | | Ullit | | V <sub>OH</sub> | Output HIGH Voltage | I <sub>OH</sub> = -4.0 mA | | 2.4 | _ | V | | $V_{OL}$ | Output LOW Voltage | I <sub>OL</sub> = 8.0 mA | | _ | 0.4 | V | | V <sub>IH</sub> | Input HIGH Voltage | | | 2.0 | V <sub>CC</sub> + 0.3 | V | | V <sub>IL</sub> | Input LOW Voltage [3] | | | -0.3 | 0.8 | V | | I <sub>IX</sub> | Input Leakage Current | $GND \le V_1 \le V_{CC}$ | $GND \le V_1 \le V_{CC}$ | | | μΑ | | I <sub>OZ</sub> | Output Leakage Current | $GND \le V_O \le V_{CC}$ , Output Dis | GND ≤ V <sub>O</sub> ≤ V <sub>CC</sub> , Output Disabled | | | μΑ | | I <sub>CC</sub> | V <sub>CC</sub> Operating Supply Current | $V_{CC}$ = max, f = $f_{max}$ = $1/t_{RC}$ | $V_{CC}$ = max, f = f <sub>max</sub> = 1/t <sub>RC</sub> Commercial | | 275 | mA | | | | | Industrial | _ | 275 | mA | | I <sub>SB1</sub> | Automatic CE Power-down<br>Current —TTL Inputs | $CE_2 \le V_{IL}$ , $Max V_{CC}$ , $\overline{CE} \ge V_I$<br>$V_{IN} \ge V_{IH}$ or $V_{IN} \le V_{IL}$ , $f = f_{ma}$ | H,<br>x | _ | 70 | mA | | I <sub>SB2</sub> | Automatic CE Power-down<br>Current —CMOS Inputs | $\begin{array}{c} \underline{CE}_2 \leq 0.3 \text{ V, Max V}_{CC}, \\ \underline{CE} \geq V_{CC} - 0.3 \text{ V,} \\ V_{IN} \geq V_{CC} - 0.3 \text{ V,} \\ \text{or V}_{IN} \leq 0.3 \text{ V, f} = 0 \end{array}$ | Commercial/<br>Industrial | _ | 50 | mA | # Capacitance [4] | Parameter | Description | Test Conditions | TSOP II | FBGA | Unit | |------------------|-------------------|----------------------------------------------------------------------|---------|------|------| | C <sub>IN</sub> | Input Capacitance | $T_A = 25 ^{\circ}\text{C}, f = 1 \text{MHz}, V_{CC} = 3.3 \text{V}$ | 6 | 8 | pF | | C <sub>OUT</sub> | I/O Capacitance | | 8 | 10 | pF | ### AC Test Loads and Waveforms [5] - 3. $V_{IL}$ (min) = -2.0 V for pulse durations of less than 20 ns. - 4. Tested initially and after any design or process changes that may affect these parameters. - Valid SRAM operation does not occur until the power supplies have reached the minimum operating V<sub>DD</sub> (3.0 V). As soon as 1 ms (T<sub>power</sub>) after reaching the minimum operating V<sub>DD</sub>, normal SRAM operation can begin including reduction in V<sub>DD</sub> to the data retention (V<sub>CCDR</sub>, 2.0 V) voltage. # **AC Switching Characteristics** (Over the Operating Range) [6] | D | B | | -10 | | | |---------------------------------|------------------------------------------------------------------|----------|-----|------|--| | Parameter | Description | Min | Max | Unit | | | Read Cycle | | <u>.</u> | | | | | t <sub>power</sub> | V <sub>CC</sub> (typical) to the first access <sup>[7]</sup> | 1 | _ | ms | | | t <sub>RC</sub> | Read Cycle Time | 10 | _ | ns | | | t <sub>AA</sub> | Address to Data Valid | _ | 10 | ns | | | t <sub>OHA</sub> | Data Hold from Address Change | 3 | _ | ns | | | t <sub>ACE</sub> | CE <sub>1</sub> LOW/CE <sub>2</sub> HIGH to Data Valid | _ | 10 | ns | | | t <sub>DOE</sub> | OE LOW to Data Valid | _ | 5 | ns | | | t <sub>LZOE</sub> | OE LOW to Low Z | 1 | _ | ns | | | t <sub>HZOE</sub> | OE HIGH to High Z [8] | _ | 5 | ns | | | t <sub>LZCE</sub> | CE <sub>1</sub> LOW/CE <sub>2</sub> HIGH to Low Z <sup>[8]</sup> | 3 | _ | ns | | | t <sub>HZCE</sub> | CE <sub>1</sub> HIGH/CE <sub>2</sub> LOW to High Z [8] | _ | 5 | ns | | | t <sub>PU</sub> | CE <sub>1</sub> LOW/CE <sub>2</sub> HIGH to Power Up [9] | 0 | _ | ns | | | t <sub>PD</sub> | CE <sub>1</sub> HIGH/CE <sub>2</sub> LOW to Power Down [9] | _ | 10 | ns | | | t <sub>DBE</sub> | Byte Enable to Data Valid | _ | 5 | ns | | | t <sub>LZBE</sub> | Byte Enable to Low Z | 1 | _ | ns | | | t <sub>HZBE</sub> | Byte Disable to High Z | _ | 5 | ns | | | Write Cycle <sup>[10, 11]</sup> | | · | | | | | t <sub>WC</sub> | Write Cycle Time | 10 | _ | ns | | | t <sub>SCE</sub> | CE <sub>1</sub> LOW/CE <sub>2</sub> HIGH to Write End | 7 | _ | ns | | | t <sub>AW</sub> | Address Setup to Write End | 7 | _ | ns | | | t <sub>HA</sub> | Address Hold from Write End | 0 | _ | ns | | | t <sub>SA</sub> | Address Setup to Write Start | 0 | _ | ns | | | t <sub>PWE</sub> | WE Pulse Width | 7 | _ | ns | | | t <sub>SD</sub> | Data Setup to Write End | 5.5 | _ | ns | | | t <sub>HD</sub> | Data Hold from Write End | 0 | _ | ns | | | t <sub>LZWE</sub> | WE HIGH to Low Z [8] | 3 | _ | ns | | | t <sub>HZWE</sub> | WE LOW to High Z [8] | _ | 5 | ns | | | t <sub>BW</sub> | Byte Enable to End of Write | 7 | _ | ns | | <sup>6.</sup> Test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5 V, input pulse levels of 0 to 3.0 V, and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> and specified transmission line loads. Test conditions for the Read cycle use output loading shown in (a) of the AC Test Loads and Waveforms <sup>[5]</sup> on page 4, unless Transition is measured ±200 mV from steady-state voltage. <sup>9.</sup> These parameters are guaranteed by design and are not tested. The separameters are guaranteed by design and are not tested. The internal Write time of the memory is defined by the overlap of CE<sub>1</sub> LOW (CE<sub>2</sub> HIGH) and WE LOW. Chip enables must be active and WE and byte enables must be LOW to initiate a Write, and the transition of any of these signals can terminate the Write. The input data setup and hold timing should be referenced to the leading edge of the signal that terminates the Write. The minimum Write cycle time for Write Cycle No. 2 (WE controlled, OE LOW) is the sum of t<sub>HZWE</sub> and t<sub>SD</sub>. ### **Data Retention Waveform** # **Switching Waveforms** Read Cycle No. 1 (Address Transition Controlled) [12, 13] # Read Cycle No. 2 (OE Controlled) [13, 14] - 12. <u>Dev</u>ice is continuously selected. $\overline{OE}$ , $\overline{CE}$ , $\overline{BHE}$ or $\overline{BHE}$ , or both = $V_{IL}$ . $\overline{CE2} = V_{IH}$ . - 13. WE is HIGH for Read cycle. - 14. Address valid prior to or coincident with $\overline{\text{CE}}_1$ transition LOW and $\text{CE}_2$ transition HIGH. # Switching Waveforms (continued) # Write Cycle No. 1 ( $\overline{CE}_1$ or $CE_2$ Controlled) [15, 16] # Write Cycle No. 2 (WE Controlled, OE LOW) [15, 16] - 15. Data IO is high impedance if OE, or BHE or BLE or both = V<sub>IH</sub>. 16. If CE<sub>1</sub> goes HIGH simultaneously with WE going HIGH, the output remains in a high impedance state. 17. During this period, the IOs are in output state and input signals should not be applied. # Switching Waveforms (continued) # Write Cycle No. 3 (BHE/BLE Controlled) ### **Truth Table** | <del></del> | | == | 17. | === | =::= | 1/0 1/0 | | | _ | |-----------------|-----------------|----|-----|-----|------|------------------------------------|-------------------------------------|----------------------------|----------------------------| | CE <sub>1</sub> | CE <sub>2</sub> | OE | WE | BLE | BHE | I/O <sub>0</sub> –I/O <sub>7</sub> | I/O <sub>8</sub> –I/O <sub>15</sub> | Mode | Power | | Η | Χ | Х | Х | X | Х | High Z | High Z | Power Down | Standby (I <sub>SB</sub> ) | | Χ | L | Х | Х | Χ | X | High Z | High Z | Power Down | Standby (I <sub>SB</sub> ) | | Ш | Н | L | Н | Ш | L | Data Out | Data Out | Read All Bits | Active (I <sub>CC</sub> ) | | L | Н | L | Н | Ш | Н | Data Out | High Z | Read Lower Bits Only | Active (I <sub>CC</sub> ) | | L | Н | L | Н | Η | L | High Z | Data Out | Read Upper Bits Only | Active (I <sub>CC</sub> ) | | L | Н | Х | L | Ш | L | Data In | Data In | Write All Bits | Active (I <sub>CC</sub> ) | | L | Н | Х | L | Ш | Н | Data In | High Z | Write Lower Bits Only | Active (I <sub>CC</sub> ) | | L | Н | Х | L | Н | L | High Z | Data In | Write Upper Bits Only | Active (I <sub>CC</sub> ) | | L | Н | Н | Н | Х | Х | High Z | High Z | Selected, Outputs Disabled | Active (I <sub>CC</sub> ) | #### Note <sup>18.</sup> During this period, the IOs are in output state and input signals should not be applied. # **Ordering Information** The following table lists the CY7C1061AV33 key package features and ordering codes. The table contains only the parts that are currently available. If you do not see what you are looking for, contact your local sales representative. For more information, visit the Cypress website at <a href="https://www.cypress.com/products">www.cypress.com/products</a>. | Speed (ns) | Ordering Code Package Diagram | | Package Type | Operating Range | |------------|-------------------------------|----------|--------------------------|-----------------| | 10 | CY7C1061AV33-10ZXC | 51-85160 | 54-pin TSOP II (Pb-free) | Commercial | | | CY7C1061AV33-10ZXI | 51-85160 | 54-pin TSOP II (Pb-free) | Industrial | | | CY7C1061AV33-10BAXI | 51-85162 | 60-ball FBGA (Pb-free) | | ### **Ordering Code Definitions** # **Package Diagrams** Figure 1. 54-pin TSOP II (22.4 × 11.84 × 1.0 mm), 51-85160 # 54 Lead TSOP TYPE II - STANDARD 51-85160 \*A # Package Diagrams (continued) Figure 2. 60-ball FBGA (8 × 20 × 1.2 mm), 51-85162 # **Acronyms** | Acronym | Description | |---------|-----------------------------------------| | CMOS | complementary metal oxide semiconductor | | FBGA | fine-pitch ball grid array | | I/O | input/output | | ŌĒ | output enable | | SRAM | static random access memory | | TSOP | thin small-outline package | | TTL | transistor-transistor logic | | WE | Write Enable | # **Document Conventions** ### **Units of Measure** | Symbol | Unit of Measure | |--------|-----------------| | ns | nano seconds | | V | Volts | | μA | micro Amperes | | mA | milli Amperes | | mm | milli meter | | ms | milli seconds | | MHz | Mega Hertz | | pF | pico Farad | | mW | milli Watts | | W | Watts | | °C | degree Celcius | | Ω | ohms | | % | percent | # **Document History Page** | Document Title: CY7C1061AV33 16-Mbit (1 M × 16) Static RAM<br>Document Number: 38-05256 | | | | | |-----------------------------------------------------------------------------------------|---------|--------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Revision | ECN | Submission<br>Date | Orig. of<br>Change | Description of Change | | ** | 113725 | 03/28/02 | NSL | New Data Sheet | | *A | 117058 | 07/31/02 | DFP | Removed 15-ns bin | | *B | 117989 | 08/30/02 | DFP | Added 8-ns bin Changed lcc for 8, 10, 12 bins $t_{power}$ changed from 1 $\mu s$ to 1 ms. Load Cap Comment changed (for Tx line load) $t_{SD}$ changed to 5.5 ns for the 10-ns bin Changed some 8-ns bin numbers ( $t_{HZ}$ , $t_{DOE}$ , $t_{DBE}$ ) Removed hz <lz comments="" data="" from="" sheet<="" td=""></lz> | | *C | 120383 | 11/06/02 | DFP | Final data sheet Added note 3 to "AC Test Loads and Waveforms" and note 7 to t <sub>pu</sub> and t <sub>pc</sub> Updated Input/Output Caps (for 48BGA only) to 8 pF/10 pF and for the 54-pin TSOP to 6/8 pF | | *D | 124439 | 2/25/03 | MEG | Changed ISB1 from 100 mA to 70 mA<br>Shaded fBGA production ordering information | | *E | 492137 | See ECN | NXR | Corrected Block Diagram on page #1 Removed 8 ns speed bin Changed 48-Ball FBGA to 60-Ball FBGA in Pin Configuration Included Note #1 and 2 on page #2 Changed the description of I <sub>IX</sub> from Input Load Current to Input Leakage Current in DC Electrical Characteristics table Updated the Ordering Information Table | | *F | 508117 | See ECN | NXR | Updated FBGA Pin Configuration Updated Ordering Information table | | *G | 877322 | See ECN | VKN | Updated Ordering Information table | | *H | 2897049 | 03/22/10 | KAO | Removed inactive parts from the ordering information table. Updated package diagrams, links in Sales, Solutions and Legal Information | | * | 3109147 | 12/13/2010 | KAO | Added Ordering Code Definitions. | | *J | 3160428 | 02/02/11 | PRAS | Ordering information updates. Template and style updates. | | *K | 3222127 | 04/11/2011 | PRAS | Added Acronyms and Units of Measure. | # Sales, Solutions, and Legal Information ### **Worldwide Sales and Design Support** Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. #### **Products** Automotive cypress.com/go/automotive Clocks & Buffers cypress.com/go/clocks Interface cypress.com/go/interface cypress.com/go/powerpsoc cypress.com/go/plc Memory cypress.com/go/memory Optical & Image Sensing cypress.com/go/image PSoC cypress.com/go/psoc Touch Sensing cypress.com/go/touch USB Controllers cypress.com/go/USB Wireless/RF cypress.com/go/wireless #### **PSoC Solutions** psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 5 © Cypress Semiconductor Corporation, 2002-2011. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress. Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement. Document #: 38-05256 Rev. \*K Revised April 11, 2011 Page 14 of 14