# PSoC<sup>®</sup> Programmable System-on-Chip™ ### **Features** - Powerful Harvard-architecture processor - □ M8C processor speeds to 24 MHz - □ 8x8 multiply, 32-bit accumulate - □ Low power at high speed - □ 3.0 V to 5.25 V operating voltage - □ Industrial temperature range: -40 °C to +85 °C - Advanced peripherals (PSoC blocks) - □ Four Rail-to-Rail analog PSoC blocks provide: - Up to 14-bit ADCs - Up to 8-bit DACs - Programmable gain amplifiers - · Programmable filters and comparators - □ Four digital PSoC blocks provide: - 8- to 32-bit timers and counters, 8- and 16-bit pulse-width modulators (PWMs) - · CRC and PRS modules - Full-duplex UART - Multiple SPI™ masters or slaves - · Connectable to all GPIO Pins - Complex peripherals by combining blocks - □ High-Speed 8-Bit SAR ADC optimized for motor control - Precision, programmable clocking - □ Internal ±2.5% 24/48 MHz oscillator - □ High accuracy 24 MHz with optional 32 KHz crystal and PLL - Optional external oscillator, up to 24 MHz - □ Internal oscillator for watchdog and sleep - Flexible on-chip memory - ☐ 8K bytes flash program storage 50,000 erase/write cycles - □ 256 bytes SRAM data storage - □ In-system serial programming (ISSP) - Partial flash updates - □ Flexible protection modes - □ EEPROM emulation in flash - Programmable pin configurations - □ 25 mA Sink, 10 mA source on all GPIO - □ Pull-up, pull-down, high Z, strong, or open drain drive modes on all GPIO - □ Up to eight analog inputs on GPIO plus two additional analog inputs with restricted routing - □ Two 30 mA analog outputs on GPIO - Configurable interrupt on all GPIO - Additional system resources - □ I<sup>2</sup>C<sup>™</sup> slave, master, and multi-master to 400 kHz - □ Watchdog and sleep timers - □ User-configurable low voltage detection - □ Integrated supervisory circuit - □ On-chip precision voltage reference - Complete development tools - ☐ Free development software (PSoC Designer™) - □ Full-featured in-circuit emulator and programmer - ☐ Full speed emulation - □ Complex breakpoint structure - □ 128 KB trace memory # **Logic Block Diagram** ### Contents | PSoC Functional Overview 3 | | |-----------------------------------|----| | PSoC Core | 3 | | Digital System | 3 | | Analog System | 4 | | Additional System Resources | 5 | | PSoC Device Characteristics | 5 | | Getting Started | 6 | | Development Kits | 6 | | Training | 6 | | CYPros Consultants | 6 | | Solutions Library | 6 | | Technical Support | | | Development Tools | 7 | | PSoC Designer Software Subsystems | 7 | | Designing with PSoC Designer | 8 | | Select User Modules | | | Configure User Modules | 8 | | Organize and Connect | 8 | | Generate, Verify, and Debug | 8 | | Pinouts | | | 32-Pin Part Pinout | | | 28-Pin Part Pinout | | | Register Reference | 11 | | Register Conventions | 11 | | Register Mapping Tables | 11 | |-----------------------------------------|------------| | Electrical Specifications | 14 | | Absolute Maximum Ratings | 15 | | Operating Temperature | 15 | | DC Electrical Characteristics | 16 | | AC Electrical Characteristics | 31 | | Packaging Information | 41 | | Thermal Impedances | 42 | | Capacitance on Crystal Pins | 42 | | Solder Reflow Peak Temperature | 42 | | Ordering Information | 43 | | Acronyms | 44 | | Acronyms Used | 44 | | Reference Documents | <b>4</b> 4 | | Document Conventions | 45 | | Units of Measure | 45 | | Numeric Conventions | 45 | | Glossary | 46 | | Document History Page | 51 | | Sales, Solutions, and Legal Information | 52 | | Worldwide Sales and Design Support | 52 | | Products | 52 | | PSoC Solutions | 52 | ### **PSoC Functional Overview** The PSoC family consists of many programmable system-on-chips with on-chip controller devices. These devices are designed to replace multiple traditional MCU-based system components with a low-cost single-chip programmable device. PSoC devices include configurable blocks of analog and digital logic, and programmable interconnects. This architecture make it possible for you to create customized peripheral configurations that match the requirements of each individual application. additionally, a fast central processing unit (CPU), flash memory, SRAM data memory, and configurable I/O are included in a range of convenient pinouts and packages. The PSoC architecture, as shown in the Logic Block Diagram on page 1, consists of four main areas: PSoC core, digital system, analog system, and system resources. Configurable global busing allows combining all of the device resources into a complete custom system. The PSoC CY8C23x33 family can have up to three I/O ports that connect to the global digital and analog interconnects, providing access to four digital blocks and four analog blocks. #### **PSoC Core** The PSoC core is a powerful engine that supports a rich feature set. The core includes a CPU, memory, clocks, and configurable general Purpose I/O (GPIO) The M8C CPU core is a powerful processor with speeds up to 24 MHz, providing a four million instructions per second MIPS 8-bit Harvard-architecture microprocessor. The CPU uses an interrupt controller with 11 vectors, to simplify programming of real time embedded events. program execution is timed and protected using the included sleep and watch dog timers (WDT). Memory encompasses 8 KB of flash for program storage, 256 bytes of SRAM for data storage, and up to 2 KB of EEPROM emulated using the flash. Program flash uses four protection levels on blocks of 64 bytes, allowing customized software IP protection. The PSoC device incorporates flexible internal clock generators, including a 24 MHz internal main oscillator (IMO) accurate to ±2.5% over temperature and voltage. The 24 MHz IMO can also be doubled to 48 MHz for use by the digital system. A low power 32 kHz internal low speed oscillator (ILO) is provided for the sleep timer and WDT. If crystal accuracy is desired, the ECO (32.768 kHz external crystal oscillator) is available for use as a real time clock (RTC) and can optionally generate a crystal-accurate 24 MHz system clock using a PLL. The clocks, together with programmable clock dividers (as a system resource), provide the flexibility to integrate almost any timing requirement into the PSoC device. PSoC GPIOs provide connection to the CPU, digital and analog resources of the device. Each pin's drive mode may be selected from eight options, allowing great flexibility in external interfacing. Every pin also has the capability to generate a system interrupt on high level, low level, and change from last read. # **Digital System** The Digital system consists of 4 digital PSoC blocks. Each block is an 8-bit resource that is used alone or combined with other blocks to form 8, 16, 24, and 32-bit peripherals, which are called user module references. Figure 1. Digital System Block Diagram Digital peripheral configurations are: - PWMs (8-and 16-bit) - PWMs with Dead band (8- and 16-bit) - Counters (8- to 32- bit) - Timers (8- to 32- bit) - UART 8 bit with selectable parity (up to 1) - Serial peripheral interface (SPI) master and slave (up to 1) - I<sup>2</sup>C slave and multi master (1 available as a system resource) - Cyclical redundancy checker (CRC)/Generator (8 to 32 bit) - IrDA (up to 1) - Pseudo Random Sequence Generators (8- to 32- bit) The digital blocks can be connected to any GPIO through a series of global buses that can route any signal to any pin. The buses also allow for signal multiplexing and for performing logic operations. This configurability frees your designs from the constraints of a fixed peripheral controller. Digital blocks are provided in rows of four, where the number of blocks varies by PSoC device family. This allows the optimum choice of system resources for your application. Family resources are shown in the table titled PSoC Device Characteristics on page 5. # **Analog System** The analog system consists of an 8-bit SAR ADC and four configurable blocks. The programmable 8-bit SAR ADC is an optimized ADC that runs up to 300 Ksps, with monotonic guarantee. It also has the features to support a motor control application. Each analog block consists of an opamp circuit allowing the creation of complex analog signal flows. Analog peripherals are very flexible and can be customized to support specific application requirements. Some of the more common PSoC analog functions (most available as user modules) are: - Filters (2 band pass, low-pass) - Amplifiers (up to 2, with selectable gain to 48x) - Instrumentation amplifiers (1 with selectable gain to 93x) - Comparators (1, with 16 selectable thresholds) - DAC (6 or 9-bit DAC) - Multiplying DAC (6 or 9-bit DAC) - High current output drivers (two with 30 mA drive) - 1.3-V reference (as a system resource) - DTMF dialer - Modulators - Correlators - Peak detectors - Many other topologies possible Analog blocks are arranged in a column of three, which includes one continuous time (CT) and two switched capacitor (SC) blocks. The Analog column 0 contains the SAR8 ADC block rather than the standard SC blocks. Figure 2. Analog System Block Diagram ### Notes - 1. One complete column, plus one Continuous Time Block. - 2. Limited analog functionality. - 3. Two analog blocks and one CapSense. ### Additional System Resources System resources, some of which are listed in the previous sections, provide additional capability useful to complete systems. Additional resources include a multiplier, decimator, low voltage detection, and power-on-reset. Brief statements describing the merits of each system resource follow: - Digital clock dividers provide three customizable clock frequencies for use in applications. The clocks may be routed to both the digital and analog systems. Additional clocks can be generated using digital PSoC blocks as clock dividers. - A multiply accumulate (MAC) provides a fast 8-bit multiplier with 32-bit accumulate, to assist in both general math and digital filters. - The decimator provides a custom hardware filter for digital signal processing applications including the creation of delta sigma ADCs. - The I<sup>2</sup>C module provides 100- and 400-kHz communication over two wires. Slave, master, and multi-master modes are all supported. - Low-Voltage detection interrupts can signal the application of falling voltage levels, while the advanced POR circuit eliminates the need for a system supervisor. - An internal 1.3-V reference provides an absolute reference for the analog system, including ADCs and DACs. #### **PSoC Device Characteristics** Depending on the PSoC device characteristics, the digital and analog systems can have 16, 8, or 4 digital blocks and 12, 6, or 3 analog blocks. Table 1 lists the resources available for specific PSoC device groups. **Table 1. PSoC Device Characteristics** | PSoC Part<br>Number | Digital<br>I/O | Digital<br>Rows | Digital<br>Blocks | Analog<br>Inputs | Analog<br>Outputs | Analog<br>Columns | Analog<br>Blocks | SRAM<br>Size | Flash<br>Size | SAR<br>ADC | |---------------------|----------------|-----------------|-------------------|------------------|-------------------|-------------------|--------------------------------|--------------|---------------|------------| | CY8C29x66 | up to 64 | 4 | 16 | up to 12 | 4 | 4 | 12 | 2 K | 32 K | No | | CY8C28xxx | up to 44 | up to 3 | up to 12 | up to 44 | up to 4 | up to 6 | up to<br>12 + 4 <sup>[1]</sup> | 1 K | 16 K | Yes | | CY8C27x43 | up to 44 | 2 | 8 | up to 12 | 4 | 4 | 12 | 256 | 16 K | No | | CY8C24x94 | up to 56 | 1 | 4 | up to 48 | 2 | 2 | 6 | 1 K | 16 K | No | | CY8C24x23A | up to 24 | 1 | 4 | up to 12 | 2 | 2 | 6 | 256 | 4 K | No | | CY8C23x33 | up to 26 | 1 | 4 | up to 12 | 2 | 2 | 4 | 256 | 8 K | Yes | | CY8C24x33 | up to 26 | 1 | 4 | up to 12 | 2 | 2 | 4 | 256 | 8 K | Yes | | CY8C22x45 | up to 38 | 2 | 8 | up to 38 | 0 | 4 | 6 <sup>[1]</sup> | 1 K | 16 K | No | | CY8C21x45 | up to 24 | 1 | 4 | up to 24 | 0 | 4 | 6 <sup>[1]</sup> | 512 | 8 K | Yes | | CY8C21x34 | up to 28 | 1 | 4 | up to 28 | 0 | 2 | 4 <sup>[1]</sup> | 512 | 8 K | No | | CY8C21x23 | up to 16 | 1 | 4 | up to 8 | 0 | 2 | 4 <sup>[1]</sup> | 256 | 4 K | No | | CY8C20x34 | up to 28 | 0 | 0 | up to 28 | 0 | 0 | 3 <sup>[1,2]</sup> | 512 | 8 K | No | | CY8C20xx6 | up to 36 | 0 | 0 | up to 36 | 0 | 0 | 3 <sup>[1,2]</sup> | up to<br>2 K | up to<br>32 K | No | #### Notes - Limited analog functionality. Two analog blocks and one CapSense<sup>®</sup>. # **Getting Started** The quickest way to understand PSoC silicon is to read this data sheet and then use the PSoC Designer integrated development environment (IDE). This data sheet is an overview of the PSoC integrated circuit and presents specific pin, register, and electrical specifications. For in-depth information, along with detailed programming details, see the PSoC® Technical Reference Manual. For up-to-date ordering, packaging, and electrical specification information, see the latest PSoC device data sheets on the web at http://www.cypress.com. ### **Application Notes** Cypress application notes are an excellent introduction to the wide variety of possible PSoC designs and can be found at http://www.cypress.com ### **Development Kits** PSoC Development Kits are available online from cypress at http://www.cypress.com and through a growing number of regional and global distributors, which include Arrow, Avnet, Digi-Key, Farnell, Future Electronics, and Newark. #### **Training** Free PSoC technical training (on demand, webinars, and workshops), which is available online at http://www.cypress.com, covers a wide variety of topics and skill levels to assist you in your designs. #### **CYPros Consultants** Certified PSoC consultants offer everything from technical assistance to completed PSoC designs. To contact or become a PSoC consultant go to http://www.cypress.com and look for CYPros. ### **Solutions Library** Visit our growing library of solution-focused designs. Here you can find various application designs that include firmware and hardware design files that enable you to complete your designs quickly. ### **Technical Support** For assistance with technical issues, search KnowledgeBase articles and forums at http://www.cypress.com. If you cannot find an answer to your question, call technical support at 1-800-541-4736. # **Development Tools** PSoC Designer™ is the revolutionary integrated design environment (IDE) that you can use to customize PSoC to meet your specific application requirements. PSoC Designer software accelerates system design and time to market. Develop your applications using a library of precharacterized analog and digital peripherals (called user modules) in a drag-and-drop design environment. Then, customize your design by leveraging the dynamically generated application programming interface (API) libraries of code. Finally, debug and test your designs with the integrated debug environment, including in-circuit emulation and standard software debug features. PSoC Designer includes: - Application editor graphical user interface (GUI) for device and user module configuration and dynamic reconfiguration - Extensive user module catalog - Integrated source-code editor (C and assembly) - Free C compiler with no size restrictions or time limits - Built-in debugger - In-circuit emulation - Built-in support for communication interfaces: - ☐ Hardware and software I<sup>2</sup>C slaves and masters - □ Full-speed USB 2.0 - □ Up to four full-duplex universal asynchronous receiver/transmitters (UARTs), SPI master and slave, and wireless PSoC Designer supports the entire library of PSoC 1 devices and runs on Windows XP, Windows Vista, and Windows 7. ### **PSoC Designer Software Subsystems** ### Design Entry In the chip-level view, choose a base device to work with. Then select different onboard analog and digital components that use the PSoC blocks, which are called user modules. Examples of user modules are analog-to-digital converters (ADCs), digital-to-analog converters (DACs), amplifiers, and filters. Configure the user modules for your chosen application and connect them to each other and to the proper pins. Then generate your project. This prepopulates your project with APIs and libraries that you can use to program your application. The tool also supports easy development of multiple configurations and dynamic reconfiguration. Dynamic reconfiguration makes it possible to change configurations at run time. In essence, this lets you to use more than 100 percent of PSoC's resources for an application. #### Code Generation Tools The code generation tools work seamlessly within the PSoC Designer interface and have been tested with a full range of debugging tools. You can develop your design in C, assembly, or a combination of the two. **Assemblers**. The assemblers allow you to merge assembly code seamlessly with C code. Link libraries automatically use absolute addressing or are compiled in relative mode, and are linked with other software modules to get absolute addressing. **C Language Compilers.** C language compilers are available that support the PSoC family of devices. The products allow you to create complete C programs for the PSoC family devices. The optimizing C compilers provide all of the features of C, tailored to the PSoC architecture. They come complete with embedded libraries providing port and bus operations, standard keypad and display support, and extended math functionality. #### Debugger PSoC Designer has a debug environment that provides hardware in-circuit emulation, allowing you to test the program in a physical system while providing an internal view of the PSoC device. Debugger commands allow the designer to read and program and read and write data memory, and read and write I/O registers, read and write CPU registers, set and clear breakpoints, and provide program run, halt, and step control. The debugger also allows the designer to create a trace buffer of registers and memory locations of interest. #### Online Help System The online help system displays online, context-sensitive help. Designed for procedural and quick reference, each functional subsystem has its own context-sensitive help. This system also provides tutorials and links to FAQs and an online support forum to aid the designer in getting started. #### In-Circuit Emulator A low cost, high functionality ICE is available for development support. This hardware can program single devices. The emulator consists of a base unit that connects to the PC using a USB port. The base unit is universal and operates with all PSoC devices. Emulation pods for each device family are available separately. The emulation pod takes the place of the PSoC device in the target board and performs full-speed (24-MHz) operation. # **Designing with PSoC Designer** The development process for the PSoC device differs from that of a traditional fixed-function microprocessor. The configurable analog and digital hardware blocks give the PSoC architecture a unique flexibility that pays dividends in managing specification change during development and lowering inventory costs. These configurable resources, called PSoC blocks, have the ability to implement a wide variety of user-selectable functions. The PSoC development process is: - 1. Select user modules. - 2. Configure user modules. - 3. Organize and connect. - 4. Generate, verify, and debug. ### Select User Modules PSoC Designer provides a library of prebuilt, pretested hardware peripheral components called "user modules." User modules make selecting and implementing peripheral devices, both analog and digital, simple. #### **Configure User Modules** Each user module that you select establishes the basic register settings that implement the selected function. They also provide parameters and properties that allow you to tailor their precise configuration to your particular application. For example, a PWM User Module configures one or more digital PSoC blocks, one for each eight bits of resolution. Using these parameters, you can establish the pulse width and duty cycle. Configure the parameters and properties to correspond to your chosen application. Enter values directly or by selecting values from drop-down menus. All of the user modules are documented in datasheets that may be viewed directly in PSoC Designer or on the Cypress website. These user module datasheets explain the internal operation of the user module and provide performance specifications. Each datasheet describes the use of each user module parameter, and other information that you may need to successfully implement your design. ### **Organize and Connect** Build signal chains at the chip level by interconnecting user modules to each other and the I/O pins. Perform the selection, configuration, and routing so that you have complete control over all on-chip resources. #### Generate, Verify, and Debug When you are ready to test the hardware configuration or move on to developing code for the project, perform the "Generate Configuration Files" step. This causes PSoC Designer to generate source code that automatically configures the device to your specification and provides the software for the system. The generated code provides APIs with high-level functions to control and respond to hardware events at run time, and interrupt service routines that you can adapt as needed. A complete code development environment lets you to develop and customize your applications in C, assembly language, or both The last step in the development process takes place inside PSoC Designer's Debugger (accessed by clicking the Connect icon). PSoC Designer downloads the HEX image to the ICE where it runs at full-speed. PSoC Designer debugging capabilities rival those of systems costing many times more. In addition to traditional single-step, run-to-breakpoint, and watch-variable features, the debug interface provides a large trace buffer. It lets you to define complex breakpoint events that include monitoring address and data bus values, memory locations, and external signals. ### **Pinouts** The CY8C23X33 PSoC is available in 32-pin QFN and 28-pin SSOP packages. Every port pin (labeled with a "P"), except for Vss and Vdd in the following table and figure, is capable of Digital I/O. ### 32-Pin Part Pinout Table 2. Pin Definitions - 32-Pin (QFN) | Pin | Tv | ре | Pin | | |-----|---------|--------|----------------------|----------------------------------------------------------------------------------| | No. | Digital | Analog | Name | Description | | 1 | I/O | | P2[7] | GPIO | | 2 | I/O | | P2[5] | GPIO | | 3 | I/O | I | P2[3] | Direct switched capacitor block input | | 4 | I/O | I | P2[1] | Direct switched capacitor block input | | 5 | I/O | AVref | P3[0] <sup>[4]</sup> | GPIO/ADC Vref (optional) | | 6 | | I. | NC | No connection | | 7 | I/O | | P1[7] | I <sup>2</sup> C serial clock (SCL) | | 8 | I/O | | P1[5] | I <sup>2</sup> C serial data (SDA) | | 9 | | | NC | No connection | | 10 | I/O | | P1[3] | GPIO | | 11 | I/O | | P1[1] | GPIO, crystal Input (XTAL in), I <sup>2</sup> C serial clock (SCL), ISSP-SCLK* | | 12 | Po | wer | Vss | Ground connection | | 13 | I/O | | P1[0] | GPIO, crystal output (XTAL out), I <sup>2</sup> C serial data (SDA), ISSP-SDATA* | | 14 | I/O | | P1[2] | GPIO | | 15 | I/O | | P1[4] | GPIO, external clock IP | | 16 | | | NC | No connection | | 17 | I/O | | P1[6] | GPIO | | 18 | Inp | out | XRES | Active high external reset with internal pull down | | 19 | I/O | I | P2[0] | Direct switched capacitor block input | | 20 | I/O | I | P2[2] | Direct switched capacitor block input | | 21 | I/O | | P2[4] | External analog ground (AGnd) | | 22 | I/O | | P2[6] | External voltage reference (VRef) | | 23 | I/O | I | P0[0] | Analog column mux input and ADC input | | 24 | I/O | I | P0[2] | Analog column mux input and ADC input | | 25 | | | NC | No connection | | 26 | I/O | I | P0[4] | Analog column mux input and ADC input | | 27 | I/O | I | P0[6] | Analog column mux input and ADC input | | 28 | Po | wer | $V_{DD}$ | Supply voltage | | 29 | 1/0 | I | P0[7] | Analog column mux input and ADC input | | 30 | I/O | I/O | P0[5] | Analog column mux input, column output and ADC input | | 31 | I/O | I/O | P0[3] | Analog column mux input, column output and ADC input | | 32 | I/O | I | P0[1] | Analog column mux input.and ADC input | | | | | | | GPIO, P2[7] GPIO, P2[8] A, I, P2[1] AVref, P3[0] NC I2C SCL, P1[7] I2C SDA, P1[5] NO I2C SDA, P1[5] NO I2C SDA, P1[5] NO I2C SDA, P1[5] NO I2C SDA, P1[5] NO I2C SDA, P1[5] NO I2C SDA, P1[6] Figure 3. CY8C23533 32-Pin PSoC Device **LEGEND**: A = Analog, I = Input, and O = Output. #### Note <sup>4.</sup> Even though P3[0] is an odd port, it resides on the left side of the pinout. ### 28-Pin Part Pinout Table 3. Pin Definitions - 28-Pin (SSOP) | Pin | Ту | ре | | | | | | |-----|---------|--------|----------------------|------------------------------------------------|--|--|--| | No. | Digital | Analog | Pin<br>Name | Description | | | | | 1 | I/O | I | P0[7] | Analog column mux IP and ADC IP | | | | | 2 | I/O | I/O | P0[5] | Analog column mux IP and column O/P and ADC IP | | | | | 3 | I/O | I/O | P0[3] | Analog column mux IP and column O/P and ADC IP | | | | | 4 | I/O | I | P0[1] | Analog column mux IP and ADC IP | | | | | 5 | I/O | | P2[7] | GPIO | | | | | 6 | I/O | | P2[5] | GPIO | | | | | 7 | I/O | I | P2[3] | Direct switched capacitor input | | | | | 8 | I/O | I | P2[1] | Direct switched capacitor input | | | | | 9 | I/O | AVref | P3[0] <sup>[5]</sup> | GPIO/ADC Vref (optional) | | | | | 10 | I/O | | P1[7] | I2C SCL | | | | | 11 | I/O | | P1[5] | I2C SDA | | | | | 12 | I/O | | P1[3] | GPIO | | | | | 13 | I/O | | P1[1] <sup>[6]</sup> | GPIO, Xtal input, I2C SCL, ISSP SCL | | | | | 14 | Power | | Vss | Ground Pin | | | | | 15 | I/O | | P1[0] <sup>[6]</sup> | GPIO, Xtal output, I2C SDA, ISSP SDA | | | | | 16 | I/O | | P1[2] | GPIO | | | | | 17 | I/O | | P1[4] | GPIO, External clock IP | | | | | 18 | I/O | | P1[6] | GPIO | | | | | 19 | I/O | | P3[1] <sup>[7]</sup> | GPIO | | | | | 20 | I/O | I | P2[0] | Direct switched capacitor input | | | | | 21 | I/O | I | P2[2] | Direct switched capacitor input | | | | | 22 | I/O | | P2[4] | External analog ground (AGnd) | | | | | 23 | I/O | | P2[6] | Analog voltage reference (VRef) | | | | | 24 | I/O | I | P0[0] | Analog column mux IP and ADC IP | | | | | 25 | I/O | I | P0[2] | Analog column mux IP and ADC IP | | | | | 26 | I/O | I | P0[4] | Analog column mux IP and ADC IP | | | | | 27 | I/O | I | P0[6] | Analog column mux IP and ADC IP | | | | | 28 | Power | | Vdd | Supply Voltage | | | | Figure 4. Figure 5. CY8C23433 28-Pin PSoC Device **LEGEND**: A = Analog, I = Input, and O = Output. #### Notes - Even though P3[0] is an odd port, it resides on the left side of the pinout. ISSP pin, which is not High Z at POR. Even though P3[1] is an even port, it resides on the right side of the pinout. # **Register Reference** This section lists the registers of the CY8C23433 PSoC device by using mapping tables, in offset order. ### **Register Conventions** The register conventions specific to this section are listed in Table 4. **Table 4. Register Conventions** | Convention | Description | |------------|------------------------------| | R | Read register or bit(s) | | W | Write register or bit(s) | | L | Logical register or bit(s) | | С | Clearable register or bit(s) | | # | Access is bit specific | ### **Register Mapping Tables** The PSoC device has a total register address space of 512 bytes. The register space is referred to as I/O space and is divided into two banks Bank 0 and Bank 1. The XIO bit in the Flag register (CPU\_F) determines which bank the user is currently in. When the XIO bit is set to 1 the user is in Bank 1. **Note** In the following register mapping tables, blank fields are reserved and must not be accessed. | Name | Addr (0,Hex) | | e: User Space<br>Name | Addr (0,Hex) | Access | Name | Addr (0,Hex) | Access | Name | Addr (0,Hex) | Access | |----------|--------------|------|------------------------------------------|--------------|--------|----------|--------------|--------|------------|--------------|--------| | PRT0DR | 00 | RW | Hame | 40 | Access | Name | 80 | Access | Name | C0 | Access | | PRT0IE | 01 | RW | | 41 | | | 81 | | | C1 | | | PRT0GS | 02 | RW | | 42 | | | 82 | | | C2 | | | PRT0DM2 | 03 | RW | | 43 | | | 83 | | | C3 | | | PRT1DR | 03 | RW | | 44 | | ASD11CR0 | 84 | RW | | C4 | | | PRT1IE | 05 | RW | | 45 | | ASD11CR1 | 85 | RW | | C5 | | | PRT1GS | 06 | RW | | 46 | | ASD11CR1 | 86 | RW | | C6 | | | PRT1DM2 | 07 | RW | | 47 | | ASD11CR2 | 87 | RW | | C7 | | | PRT2DR | 08 | RW | | 48 | | ASDITORS | 88 | KVV | | C8 | | | PRT2IE | 09 | RW | | 49 | | | 89 | | | Co<br>C9 | | | PRT2GS | 09<br>0A | RW | | 49<br>4A | | | 8A | | | C9<br>CA | | | PRT2DM2 | - | | | | | | | | | | | | | 0B | RW | | 4B | | | 8B | | | СВ | | | PRT3DR | 0C | RW | | 4C | | | 8C | | | CC | | | PRT3IE | 0D | RW | | 4D | | | 8D | | | CD | | | PRT3GS | 0E | RW | | 4E | | | 8E | | | CE | | | PRT3DM2 | 0F | RW | | 4F | | | 8F | | | CF | | | | 10 | | | 50 | | | 90 | | | D0 | | | | 11 | | | 51 | | | 91 | | | D1 | | | | 12 | | | 52 | | | 92 | | | D2 | | | | 13 | | | 53 | | | 93 | | | D3 | | | | 14 | | | 54 | | ASC21CR0 | 94 | RW | | D4 | | | | 15 | | | 55 | | ASC21CR1 | 95 | RW | | D5 | | | | 16 | | | 56 | | ASC21CR2 | 96 | RW | I2C_CFG | D6 | RW | | | 17 | | | 57 | | ASC21CR3 | 97 | RW | I2C_SCR | D7 | # | | | 18 | | | 58 | | | 98 | | I2C_DR | D8 | RW | | | 19 | | | 59 | | | 99 | | I2C_MSCR | D9 | # | | | 1A | | | 5A | | | 9A | | INT_CLR0 | DA | RW | | | 1B | | | 5B | | | 9B | | INT_CLR1 | DB | RW | | | 1C | | | 5C | | | 9C | | | DC | | | | 1D | | | 5D | | | 9D | | INT_CLR3 | DD | RW | | | 1E | | | 5E | | | 9E | | INT_MSK3 | DE | RW | | | 1F | | | 5F | | | 9F | | | DF | | | DBB00DR0 | 20 | # | AMX_IN | 60 | RW | | A0 | | INT_MSK0 | E0 | RW | | DBB00DR1 | 21 | W | | 61 | | | A1 | | INT_MSK1 | E1 | RW | | DBB00DR2 | 22 | RW | | 62 | | | A2 | | INT_VC | E2 | RC | | DBB00CR0 | 23 | # | ARF_CR | 63 | RW | | A3 | | RES_WDT | E3 | W | | DBB01DR0 | 24 | # | CMP_CR0 | 64 | # | | A4 | | DEC_DH | E4 | RC | | DBB01DR1 | 25 | W | ASY_CR | 65 | # | | A5 | | DEC_DL | E5 | RC | | DBB01DR2 | 26 | RW | CMP_CR1 | 66 | RW | | A6 | | DEC_CR0 | E6 | RW | | DBB01CR0 | 27 | # | SARADC_DL | 67 | RW | | A7 | | DEC_CR1 | E7 | RW | | DCB02DR0 | 28 | # | | 68 | | | A8 | | MUL0_X | E8 | W | | DCB02DR1 | 29 | W | SARADC_CR0 | 69 | # | | A9 | | MUL0_Y | E9 | W | | DCB02DR2 | 2A | RW | SARADC_CR1 | 6A | RW | | AA | | MUL0_DH | EA | R | | DCB02CR0 | 2B | # | G/ II II I I I I I I I I I I I I I I I I | 6B | | | AB | | MUL0_DL | EB | R | | DCB03DR0 | 2C | # | TMP_DR0 | 6C | RW | | AC | | ACC0_DR1 | EC | RW | | DCB03DR1 | 2D | W | TMP_DR1 | 6D | RW | | AD | | ACC0_DR0 | ED | RW | | DCB03DR2 | 2E | RW | TMP_DR2 | 6E | RW | | AE | | ACC0_DR3 | EE | RW | | DCB03CR0 | 2F | # | TMP_DR3 | 6F | RW | | AF | | ACC0 DR2 | EF | RW | | DODOGOTO | 30 | TT . | ACB00CR3 | 70 | RW | RDI0RI | B0 | RW | 71000_B112 | F0 | 17.00 | | | 31 | | ACB00CR0 | 71 | RW | RDI0SYN | B1 | RW | | F1 | | | | 32 | | ACB00CR0 | 72 | RW | RDIOSTN | B2 | RW | | F2 | | | | 33 | | ACB00CR1 | 73 | RW | RDI0LT0 | B3 | RW | | F3 | | | | 34 | | ACB01CR3 | 74 | RW | RDI0LT0 | B4 | RW | | F3 | | | | 35 | | ACB01CR3 | 74<br>75 | RW | RDI0LI1 | B4<br>B5 | RW | | F4<br>F5 | | | | 35 | | ACB01CR0 ACB01CR1 * | 75<br>76 | RW | RDI0RO0 | B6 | RW | | F6 | | | | 36 | | | 76 | | KDIUKUT | B6 | LVV | CPU F | | DI | | | | | ACB01CR2 * | | RW | | | | GFU_F | F7 | RL | | | 38 | | | 78 | | | B8 | | | F8 | | | | 39 | | | 79 | | | B9 | | | F9 | | | | 3A | | | 7A | | | BA | | | FA | | | | 3B | | | 7B | | | BB | | | FB | | | | 3C | | | 7C | | | BC | | | FC | | | | 3D | | | 7D | | | BD | | | FD | | | | 3E | | | 7E | | | BE | | CPU_SCR1 | FE | # | | | 3F | | | 7F | | | BF | | CPU_SCR0 | FF | # | Gray fields are reserved. # Access is bit specific. Table 6. Register Map Bank 1 Table: Configuration Space | Name | egister Map B<br>Addr (1,Hex) | | Name | Addr (1,Hex) | Access | Name | Addr (1,Hex) | Access | Name | Addr (1,Hex) | Access | |--------------------|-------------------------------|-----|------------|--------------|--------|-------------|--------------|--------|------------|--------------|--------| | PRT0DM0 | 00 | RW | | 40 | | | 80 | | | C0 | | | PRT0DM1 | 01 | RW | | 41 | | | 81 | | | C1 | | | PRT0IC0 | 02 | RW | | 42 | | | 82 | | | C2 | | | PRT0IC1 | 03 | RW | | 43 | | | 83 | | | C3 | | | PRT1DM0 | 04 | RW | | 44 | | ASD11CR0 | 84 | RW | | C4 | | | PRT1DM1 | 05 | RW | | 45 | | ASD11CR1 | 85 | RW | | C5 | | | | | | | | | | | | | | | | PRT1IC0 | 06 | RW | | 46 | | ASD11CR2 | 86 | RW | | C6 | | | PRT1IC1 | 07 | RW | | 47 | | ASD11CR3 | 87 | RW | | C7 | | | PRT2DM0 | 08 | RW | | 48 | | | 88 | | | C8 | | | PRT2DM1 | 09 | RW | | 49 | | | 89 | | | C9 | | | PRT2IC0 | 0A | RW | | 4A | | | 8A | | | CA | | | PRT2IC1 | 0B | RW | | 4B | | | 8B | | | СВ | | | PRT3DM0 | 0C | RW | | 4C | | | 8C | | | CC | | | PRT3DM1 | 0D | RW | | 4D | | | 8D | | | CD | | | PRT3IC0 | 0E | RW | | 4E | | | 8E | | | CE | | | PRT3IC1 | 0E<br>0F | RW | | | | | | | | CF | | | PR13IC1 | | KW | | 4F | | | 8F | | 001 0 111 | | 514 | | | 10 | | | 50 | | | 90 | | GDI_O_IN | D0 | RW | | | 11 | | | 51 | | | 91 | | GDI_E_IN | D1 | RW | | | 12 | | | 52 | | | 92 | | GDI_O_OU | D2 | RW | | | 13 | | | 53 | | | 93 | | GDI_E_OU | D3 | RW | | | 14 | | | 54 | | ASC21CR0 | 94 | RW | | D4 | | | | 15 | | | 55 | | ASC21CR1 | 95 | RW | | D5 | | | | 16 | | | 56 | | ASC21CR2 | 96 | RW | | D6 | | | | 17 | | | 57 | | ASC21CR3 | 97 | RW | | D7 | | | | | | | | | ASCZICKS | | IXVV | | D8 | | | | 18 | | | 58 | | | 98 | | | | | | | 19 | | | 59 | | | 99 | | | D9 | | | | 1A | | | 5A | | | 9A | | | DA | | | | 1B | | | 5B | | | 9B | | | DB | | | | 1C | | | 5C | | | 9C | | | DC | | | | 1D | | | 5D | | | 9D | | OSC_GO_EN | DD | RW | | | 1E | | | 5E | | | 9E | | OSC_CR4 | DE | RW | | | 1F | | | 5F | | | 9F | | OSC_CR3 | DF | RW | | DBB00FN | 20 | RW | CLK_CR0 | 60 | RW | | A0 | | OSC_CR0 | E0 | RW | | | | RW | | | RW | | | | | | | | DBB00IN | 21 | | CLK_CR1 | 61 | | | A1 | | OSC_CR1 | E1 | RW | | DBB00OU | 22 | RW | ABF_CR0 | 62 | RW | | A2 | | OSC_CR2 | E2 | RW | | | 23 | | AMD_CR0 | 63 | RW | | A3 | | VLT_CR | E3 | RW | | DBB01FN | 24 | RW | | 64 | | | A4 | | VLT_CMP | E4 | R | | DBB01IN | 25 | RW | | 65 | | | A5 | | | E5 | | | DBB01OU | 26 | RW | AMD_CR1 | 66 | RW | | A6 | | | E6 | | | | 27 | | ALT_CR0 | 67 | RW | | A7 | | | E7 | | | DCB02FN | 28 | RW | 7.21_01.0 | 68 | | SARADC_TRS | A8 | RW | IMO_TR | E8 | W | | DCB02IN | 29 | RW | | 69 | | SARADC_TRCL | A9 | RW | ILO_TR | E9 | W | | DCB02IN<br>DCB02OU | 29<br>2A | RW | | | | SARADC_TRCH | | RW | BDG TR | EA | RW | | DCB0200 | | KVV | | 6A | | | AA | | _ | | | | | 2B | | | 6B | | SARADC_CR2 | AB | # | ECO_TR | EB | W | | DCB03FN | 2C | RW | TMP_DR0 | 6C | RW | SARADC_LCR | AC | RW | | EC | | | DCB03IN | 2D | RW | TMP_DR1 | 6D | RW | | AD | | | ED | | | DCB03OU | 2E | RW | TMP_DR2 | 6E | RW | | AE | | | EE | | | | 2F | | TMP_DR3 | 6F | RW | | AF | | | EF | | | | 30 | | ACB00CR3 | 70 | RW | RDI0RI | B0 | RW | | F0 | | | | 31 | | ACB00CR0 | 71 | RW | RDI0SYN | B1 | RW | | F1 | | | | 32 | | ACB00CR1 | 72 | RW | RDIOIS | B2 | RW | | F2 | | | | 33 | | ACB00CR1 | | RW | RDIOLTO | B3 | RW | | F3 | | | | | | | 73 | | | | | | | | | | 34 | | ACB01CR3 | 74 | RW | RDI0LT1 | B4 | RW | | F4 | | | | 35 | | ACB01CR0 | 75 | RW | RDI0RO0 | B5 | RW | | F5 | | | | 36 | | ACB01CR1 | 76 | RW | RDI0RO1 | B6 | RW | | F6 | | | | 37 | | ACB01CR2 * | 77 | RW | | B7 | | CPU_F | F7 | RL | | | 38 | | | 78 | | | B8 | | | F8 | | | | 39 | | | 79 | | | B9 | | | F9 | | | | 3A | | | 7A | | | BA | | FLS PR1 | FA | RW | | | 3B | | | 7A<br>7B | | | BB | | . 20_1 1(1 | FB | 1.44 | | | | | | | | | | | | | | | | 3C | | | 7C | | | BC | | | FC | | | | 3D | | | 7D | | | BD | | | FD | | | | 3E | | | 7E | | | BE | | CPU_SCR1 | FE | # | | | 3F | | | 7F | | | BF | | CPU_SCR0 | FF | # | Gray fields are reserved. # Access is bit specific. # **Electrical Specifications** This section presents the DC and AC electrical specifications of the CY8C23433 PSoC device. For up-to-date latest electrical specifications, visit http://www.cypress.com. Specifications are valid for $-40^{\circ}C \leq T_{A} \leq 85^{\circ}C$ and $T_{J} \leq 100^{\circ}C,$ except where noted. Refer to Table 23 on page 31 for the electrical specifications for the IMO using SLIMO mode. Figure 6. Voltage versus CPU Frequency Figure 8. IMO Frequency Trim Options # **Absolute Maximum Ratings** Exceeding maximum ratings may shorten the useful life of the device. User guidelines are not tested. **Table 7. Absolute Maximum Ratings** | Symbol | Description | Min | Тур | Max | Units | Notes | |-----------------------|---------------------------------------------------------------|-------------------------|-----|-------------------------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | T <sub>STG</sub> | Storage temperature | <b>-</b> 55 | 25 | +100 | °C | Higher storage temperatures reduce data retention time. Recommended storage temperature is +25°C ± 25°C. Extended duration storage temperatures above 65°C degrade reliability. | | T <sub>BAKETEMP</sub> | Bake temperature | _ | 125 | See<br>package<br>label | °C | | | T <sub>BAKETIME</sub> | Bake time | See<br>package<br>label | _ | 72 | Hour<br>s | | | T <sub>A</sub> | Ambient temperature with power applied | -40 | _ | +85 | °C | | | Vdd | Supply voltage on V <sub>DD</sub> relative to V <sub>SS</sub> | -0.5 | _ | +6.0 | V | | | V <sub>IO</sub> | DC input voltage | V <sub>SS</sub> - 0.5 | _ | V <sub>DD</sub> + 0.5 | V | | | V <sub>IOZ</sub> | DC voltage applied to tri-state | V <sub>SS</sub> - 0.5 | _ | V <sub>DD</sub> + 0.5 | V | | | I <sub>MIO</sub> | Maximum current into any port pin | -25 | _ | +50 | mA | | | ESD | Electrostatic discharge voltage | 2000 | _ | _ | V | Human Body Model ESD. | | LU | Latch up current | _ | _ | 200 | mA | | ### **Operating Temperature** # **Table 8. Operating Temperature** | Symbol | Description | Min | Тур | Max | Units | Notes | |----------------|----------------------|-----|-----|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------| | T <sub>A</sub> | Ambient temperature | -40 | _ | +85 | °C | | | Т | Junction temperature | -40 | _ | +100 | °C | The temperature rise from ambient to junction is package specific. See Table 37 on page 42. You must limit the power consumption to comply with this requirement. | ### **DC Electrical Characteristics** DC Chip-Level Specifications The following table lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq 85^{\circ}\text{C}$ or 3.0 V to 3.6 V and $-40^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq 85^{\circ}\text{C}$ , respectively. Typical parameters apply to 5 V and 3.3 V at 25°C and are for design guidance only. Table 9. DC Chip-Level Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |---------------------|----------------------------------------------------------------------------------------------------------------|------|------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | $V_{DD}$ | Supply voltage | 3.0 | _ | 5.25 | V | See Table 19 on page 28. | | I <sub>DD</sub> | Supply current | - | 5 | 8 | mA | Conditions are $V_{DD} = 5.0V$ , $T_A = 25^{\circ}C$ , $CPU = 3$ MHz, SYSCLK doubler disabled, $VC1 = 1.5$ MHz, $VC2 = 93.75$ kHz, $VC3 = 93.75$ kHz, analog power = off. SLIMO mode = 0. IMO = 24 MHz. | | I <sub>DD3</sub> | Supply current | 1 | 3.3 | 6.0 | mA | Conditions are $V_{DD}=3.3V$ , $T_A=25^{\circ}C$ , $CPU=3$ MHz, SYSCLK doubler disabled, $VC1=1.5$ MHz, $VC2=93.75$ kHz, $VC3=93.75$ kHz, analog power = off. SLIMO mode = 0. IMO = 24 MHz. | | I <sub>SB</sub> | Sleep (mode) current with POR, LVD, Sleep Timer, and WDT. <sup>[8]</sup> | - | 3 | 6.5 | μА | Conditions are with internal slow speed oscillator, $V_{DD} = 3.3V$ , $-40^{\circ}C \le T_{A} \le 55^{\circ}C$ , analog power = off. | | I <sub>SBH</sub> | Sleep (mode) current with POR, LVD, sleep timer, and WDT at high temperature. <sup>[8]</sup> | _ | 4 | 25 | μА | Conditions are with internal slow speed oscillator, Vdd = $3.3$ V, $55$ °C < $T_A \le 85$ °C, analog power = off. | | I <sub>SBXTL</sub> | Sleep (mode) current with POR, LVD, sleep timer, WDT, and external crystal. <sup>[8]</sup> | ı | 4 | 7.5 | μА | Conditions are with properly loaded, 1 $\mu$ W max, 32.768 kHz crystal. V <sub>DD</sub> = 3.3V, -40°C $\leq$ T <sub>A</sub> $\leq$ 55°C, analog power = off. | | I <sub>SBXTLH</sub> | Sleep (mode) current with POR, LVD, sleep timer, WDT, and external crystal at high temperature. <sup>[8]</sup> | _ | 5 | 26 | μА | Conditions are with properly loaded, $1\mu W$ max, $32.768$ kHz crystal. $V_{DD}=3.3$ V, $55^{\circ}C< T_{A} \le 85^{\circ}C$ , analog power = off. | | $V_{REF}$ | Reference voltage (Bandgap) | 1.28 | 1.30 | 1.32 | V | Trimmed for appropriate $V_{DD}$ . $V_{DD} > 3.0V$ | #### Note Standby current includes all functions (POR, LVD, WDT, Sleep Time) needed for reliable system operation. This must be compared with devices that have similar functions enabled. ### DC General-Purpose I/O Specifications The following table lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq 85^{\circ}\text{C}$ , or 3.0 V to 3.6 V and $-40^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq 85^{\circ}\text{C}$ , respectively. Typical parameters apply to 5 V and 3.3V at 25°C and are for design guidance only. Table 10. 5-V and 3.3-V DC GPIO Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |------------------|-----------------------------------|-----------------------|-----|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | R <sub>PU</sub> | Pull-up resistor | 4 | 5.6 | 8 | kΩ | | | R <sub>PD</sub> | Pull-down resistor | 4 | 5.6 | 8 | kΩ | | | V <sub>OH</sub> | High output level | V <sub>DD</sub> - 1.0 | 1 | - | V | $\begin{split} I_{OH} &= 10 \text{ mA}, \text{ V}_{DD} = 4.75 \text{ to } 5.25 \\ \text{V (maximum 40 mA on even port pins (for example, P0[2], P1[4]),} \\ \text{maximum 40 mA on odd port pins (for example, P0[3], P1[5])).} \\ 80 \text{ mA maximum combined } I_{OH} \\ \text{budget.} \end{split}$ | | V <sub>OL</sub> | Low output level | - | 1 | 0.75 | V | $I_{OL}$ = 25 mA, $V_{DD}$ = 4.75 to 5.25 V (maximum 100 mA on even port pins (for example, P0[2], P1[4]), maximum 100 mA on odd port pins (for example, P0[3], P1[5])). 100 mA maximum combined $I_{OH}$ budget. | | I <sub>OH</sub> | High level source current | 10 | - | _ | mA | $V_{OH} = V_{DD}$ -1.0 V, see the limitations of the total current in the note for $V_{OH}$ | | I <sub>OL</sub> | Low level sink current | 25 | _ | _ | mA | $V_{OL}$ = 0.75 V, see the limitations of the total current in the note for $V_{OL}$ | | $V_{IL}$ | Input low level | _ | _ | 0.8 | V | V <sub>DD</sub> = 3.0 to 5.25 | | $V_{IH}$ | Input high level | 2.1 | _ | | V | V <sub>DD</sub> = 3.0 to 5.25 | | V <sub>H</sub> | Input hysterisis | _ | 60 | - | mV | | | I <sub>IL</sub> | Input leakage (absolute value) | _ | 1 | - | nA | Gross tested to 1 μA | | C <sub>IN</sub> | Capacitive load on pins as input | - | 3.5 | 10 | pF | Package and pin dependent.<br>Temp = 25°C | | C <sub>OUT</sub> | Capacitive load on pins as output | - | 3.5 | 10 | pF | Package and pin dependent.<br>Temp = 25°C | ### DC Operational Amplifier Specifications The following table lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40 ^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq 85 ^{\circ}\text{C}$ , or 3.0 V to 3.6 V and $-40 ^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq 85 ^{\circ}\text{C}$ , respectively. Typical parameters apply to 5 V and 3.3 V at $25 ^{\circ}\text{C}$ and are for design guidance only. The Operational amplifier is a component of both the analog continuous time PSoC blocks and the analog switched cap PSoC blocks. The guaranteed specifications are measured in the analog continuous time PSoC block. Typical parameters apply to 5 V at 25°C and are for design guidance only. Table 11. 5-V DC Operational Amplifier Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|------------------------------------|------------------------------------------|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>OSOA</sub> | Input offset voltage (absolute value) Power = low, Opamp bias = high Power = medium, Opamp bias = high Power = high, Opamp bias = high | -<br>-<br>- | 1.6<br>1.3<br>1.2 | 10<br>8<br>7.5 | mV<br>mV<br>mV | | | TCV <sub>OSOA</sub> | 3 7 1 1 | _ | 7.0 | 35.0 | μV/°C | | | I <sub>EBOA</sub> | Input leakage current (Port 0 analog pins) | _ | 20 | _ | pА | Gross tested to 1 μA | | C <sub>INOA</sub> | Input capacitance (Port 0 analog pins) | _ | 4.5 | 9.5 | pF | Package and pin dependent.<br>Temp = 25°C | | V <sub>CMOA</sub> | Common mode voltage range<br>Common mode voltage range (high power or high<br>opamp bias) | 0.0<br>0.5 | _ | V <sub>DD</sub><br>V <sub>DD</sub> – 0.5 | V | The common-mode input voltage range is measured through an analog output buffer. The specification includes the limitations imposed by the characteristics of the analog output buffer. | | G <sub>OLOA</sub> | Open loop gain Power = low, Opamp bias = high Power = medium, Opamp bias = high Power = high, Opamp bias = high | 60<br>60<br>80 | -<br>-<br>- | -<br>-<br>- | dB<br>-<br>- | Specification is applicable at<br>high power. For all other bias<br>modes (except high power,<br>high opamp bias), minimum is<br>60 dB. | | V <sub>OHIGHOA</sub> | High output voltage swing (internal signals) Power = low, Opamp bias = high Power = medium, Opamp bias = high Power = high, Opamp bias = high | V <sub>DD</sub> - 0.2<br>V <sub>DD</sub> - 0.2<br>V <sub>DD</sub> - 0.5 | _<br>_<br>_ | -<br>-<br>- | V<br>V<br>V | | | V <sub>OLOWOA</sub> | Low output voltage swing (internal signals) Power = low, Opamp bias = high Power = medium, Opamp bias = high Power = high, Opamp bias = high | -<br>-<br>- | -<br>-<br>- | 0.2<br>0.2<br>0.5 | V<br>V<br>V | | | I <sub>SOA</sub> | Supply current (including associated AGND buffer) Power = low, Opamp bias = high Power = medium, Opamp bias = low Power = medium, Opamp bias = high Power = high, Opamp bias = low Power = high, Opamp bias = high | -<br>-<br>-<br>- | 300<br>600<br>1200<br>2400<br>4600 | 400<br>800<br>1600<br>3200<br>6400 | μΑ<br>μΑ<br>μΑ<br>μΑ<br>μΑ | | | PSRR <sub>OA</sub> | Supply voltage rejection ratio | 52 | 80 | - | dB | $V_{SS} \le VIN \le (V_{DD} - 2.25)$ or $(V_{DD} - 1.25V) \le VIN \le V_{DD}$ | Table 12. 3.3-V DC Operational Amplifier Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|-----------------------------------|-----------------------------------|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>OSOA</sub> | Input offset voltage (absolute value) Power = low, Opamp bias = high Power = medium, Opamp bias = high Power = high, Opamp bias = high | -<br>-<br>- | 1.65<br>1.32<br>– | 10<br>8<br>- | mV<br>mV<br>mV | Power = high, Opamp bias = high setting is not allowed for 3.3 V V <sub>DD</sub> operation. | | TCV <sub>OSOA</sub> | Average input offset voltage drift | _ | 7.0 | 35.0 | μV/°C | | | I <sub>EBOA</sub> | Input leakage current (port 0 analog pins) | _ | 20 | - | pА | Gross tested to 1 μA | | C <sub>INOA</sub> | Input capacitance (port 0 analog pins) | _ | 4.5 | 9.5 | pF | Package and pin dependent.<br>Temp = 25 °C | | V <sub>CMOA</sub> | Common mode voltage range | 0.2 | 1 | V <sub>DD</sub> – 0.2 | V | The common-mode input voltage range is measured through an analog output buffer. The specification includes the limitations imposed by the characteristics of the analog output buffer. | | G <sub>OLOA</sub> | Open loop gain Power = low, ppamp Opamp bias = low Power = medium, Opamp bias = low Power = high, Opamp bias = low | 60<br>60<br>80 | 1 1 1 | | dB<br>dB<br>dB | Specification is applicable at low Opamp bias. For high Opamp bias mode (except high power, high Opamp bias), minimum is 60 dB. | | V <sub>OHIGHOA</sub> | High output voltage swing (internal signals) Power = low, Opamp bias = low Power = medium, Opamp bias = low Power = high, Opamp bias = low | V <sub>DD</sub> - 0.2<br>V <sub>DD</sub> - 0.2<br>V <sub>DD</sub> - 0.2 | -<br>-<br>- | _<br>_<br>_<br>_ | V<br>V<br>V | Power = high, Opamp bias = high setting is not allowed for 3.3 V V <sub>DD</sub> operation. | | V <sub>OLOWOA</sub> | Low output voltage swing (internal signals) Power = low, ppamp Opamp bias = low Power = medium, Opamp bias = low Power = high, Opamp bias = low | | -<br>-<br>- | 0.2<br>0.2<br>0.2 | V<br>V<br>V | Power = high, Opamp bias = high setting is not allowed for 3.3 V V <sub>DD</sub> operation. | | I <sub>SOA</sub> | Supply current (including associated AGND buffer) Power = low, Opamp bias = low Power = low, Opamp bias = high Power = medium, Opamp bias = low Power = medium, Opamp bias = high Power = high, Opamp bias = low Power = high, Opamp bias = high | | 150<br>300<br>600<br>1200<br>2400 | 200<br>400<br>800<br>1600<br>3200 | mA<br>mA<br>mA<br>mA<br>mA | Power = high, Opamp bias = high setting is not allowed for 3.3 V V <sub>DD</sub> operation. | | PSRR <sub>OA</sub> | Supply voltage rejection ratio | 64 | 80 | - | dB | $V_{SS} £ V_{IN} £ (V_{DD} - 2.25)$ or $(V_{DD} - 1.25 V) £ V_{IN} £ V_{DD}$ | ### DC Low Power Comparator Specifications The following table lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , or 3.0 V to 3.6 V and $-40~^{\circ}\text{C} \le T_{A} \le 85~^{\circ}\text{C}$ , respectively. Typical parameters apply to 5 V and 3.3 V at 25 $^{\circ}\text{C}$ and are for design guidance only. Table 13. DC Low Power Comparator Specifications | Symbol | Description | Min | Тур | Max | Units | |-------------------|----------------------------------------------------|-----|-----|-----------------------|-------| | $V_{REFLPC}$ | Low power comparator (LPC) reference voltage range | 0.2 | _ | V <sub>DD</sub> – 1.0 | V | | I <sub>SLPC</sub> | LPC supply current | _ | 10 | 40 | μΑ | | $V_{OSLPC}$ | LPC voltage offset | _ | 2.5 | 30 | mV | ### DC Analog Output buffer specifications The following table lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40\,^{\circ}\text{C} \le T_{A} \le 85\,^{\circ}\text{C}$ , or 3.0 V to 3.6 V and $-40\,^{\circ}\text{C} \le T_{A} \le 85\,^{\circ}\text{C}$ , respectively. Typical parameters apply to 5 V and 3.3 V at 25 $^{\circ}\text{C}$ and are for design guidance only. Table 14. 5-V DC Analog Output Buffer Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |----------------------|-------------------------------------------------------------------------------------------------|------------------------------------------------------------|------------|------------------------------------------------------------|----------|------------------------------------------------------------------------------------------------------| | C <sub>L</sub> | Load capacitance | - | - | 200 | pF | This specification applies to the external circuit that is being driven by the analog output buffer. | | $V_{OSOB}$ | Input offset voltage (absolute value) | _ | 3 | 12 | mV | | | TCV <sub>OSOB</sub> | Average input offset voltage drift | _ | +6 | _ | μV/°C | | | V <sub>CMOB</sub> | Common-mode input voltage range | 0.5 | _ | V <sub>DD</sub> – 1.0 | V | | | R <sub>OUTOB</sub> | Output resistance Power = low Power = high | _<br>_ | 1 | _<br>_ | W<br>W | | | V <sub>OHIGHOB</sub> | High output voltage swing (Load = 32 ohms to V <sub>DD</sub> /2)<br>Power = low<br>Power = high | 0.5 x V <sub>DD</sub> + 1.1<br>0.5 x V <sub>DD</sub> + 1.1 | | -<br>- | V | | | V <sub>OLOWOB</sub> | Low output voltage swing (Load = 32 ohms to V <sub>DD</sub> /2)<br>Power = low<br>Power = high | _<br>_ | - | 0.5 x V <sub>DD</sub> - 1.3<br>0.5 x V <sub>DD</sub> - 1.3 | V<br>V | | | I <sub>SOB</sub> | Supply current including bias cell (no load) Power = low Power = high | _<br>_ | 1.1<br>2.6 | 5.1<br>8.8 | mA<br>mA | | | PSRR <sub>OB</sub> | Supply voltage rejection ratio | 52 | 64 | _ | dB | V <sub>OUT</sub> >(V <sub>DD</sub> - 1.25) | Table 15. 3.3-V DC Analog Output Buffer Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |----------------------|------------------------------------------------------------------------------------------|------------------------------------------------------------|------------|------------------------------------------------------------|----------|------------------------------------------------------------------------------------------------------| | C <sub>L</sub> | Load capacitance | _ | - | 200 | pF | This specification applies to the external circuit that is being driven by the analog output buffer. | | V <sub>OSOB</sub> | Input offset voltage (absolute value) | _ | 3 | 12 | mV | | | TCV <sub>OSOB</sub> | Average input offset voltage drift | _ | +6 | _ | μV/°C | | | V <sub>CMOB</sub> | Common-mode input voltage range | 0.5 | _ | V <sub>DD</sub> – 1.0 | V | | | R <sub>OUTOB</sub> | Output resistance Power = low Power = high | -<br>- | 1 | -<br>- | W<br>W | | | V <sub>OHIGHOB</sub> | High output voltage swing (Load = 1k ohms to $V_{DD}/2$ )<br>Power = low<br>Power = high | 0.5 x V <sub>DD</sub> + 1.0<br>0.5 x V <sub>DD</sub> + 1.0 | | _<br>_ | V | | | V <sub>OLOWOB</sub> | Low output voltage swing (Load = 1k ohms to $V_{DD}/2$ )<br>Power = low<br>Power = high | _<br>_ | | 0.5 x V <sub>DD</sub> - 1.0<br>0.5 x V <sub>DD</sub> - 1.0 | V<br>V | | | I <sub>SOB</sub> | Supply current including bias cell (no load) Power = low Power = high | - | 0.8<br>2.0 | 2.0<br>4.3 | mA<br>mA | | | PSRR <sub>OB</sub> | Supply voltage rejection ratio | 52 | 64 | _ | dB | $V_{OUT} > (V_{DD} - 1.25)$ | ### DC Analog Reference Specifications The following table lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq 85^{\circ}\text{C}$ , or 3.0 V to 3.6 V and $-40^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq 85^{\circ}\text{C}$ , respectively. Typical parameters apply to 5 V and 3.3 V at $25^{\circ}\text{C}$ and are for design guidance only. The guaranteed specifications are measured through the analog continuous time PSoC blocks. The power levels for AGND refer to the power of the analog continuous time PSoC block. The power levels for RefHi and RefLo refer to the analog reference control register. The limits stated for AGND include the offset error of the AGND buffer local to the analog continuous time PSoC block. reference control power is high. Table 16. 5-V DC Analog Reference Specifications | Reference<br>ARF_CR<br>[5:3] | Reference Power<br>Settings | Symbol | Reference | Description | Min | Тур | Max | Units | |------------------------------|----------------------------------------|--------------------|-----------|---------------------------------------------------------|----------------------------|----------------------------|----------------------------|-------| | 0b000 | RefPower = high | V <sub>REFHI</sub> | Ref High | V <sub>DD</sub> /2 + Bandgap | V <sub>DD</sub> /2 + 1.136 | V <sub>DD</sub> /2 + 1.288 | V <sub>DD</sub> /2 + 1.409 | V | | | Opamp bias = high | $V_{AGND}$ | AGND | V <sub>DD</sub> /2 | $V_{DD}/2 - 0.138$ | $V_{DD}/2 + 0.003$ | $V_{DD}/2 + 0.132$ | V | | | | V <sub>REFLO</sub> | Ref Low | V <sub>DD</sub> /2 – Bandgap | V <sub>DD</sub> /2 – 1.417 | V <sub>DD</sub> /2 – 1.289 | V <sub>DD</sub> /2 – 1.154 | V | | | RefPower = high | V <sub>REFHI</sub> | Ref High | V <sub>DD</sub> /2 + Bandgap | V <sub>DD</sub> /2 + 1.202 | V <sub>DD</sub> /2 + 1.290 | $V_{DD}/2 + 1.358$ | V | | | Opamp bias = low | V <sub>AGND</sub> | AGND | V <sub>DD</sub> /2 | $V_{DD}/2 - 0.055$ | $V_{DD}/2 + 0.001$ | $V_{DD}/2 + 0.055$ | V | | | | V <sub>REFLO</sub> | Ref Low | V <sub>DD</sub> /2 – Bandgap | V <sub>DD</sub> /2 – 1.369 | V <sub>DD</sub> /2 – 1.295 | V <sub>DD</sub> /2 – 1.218 | V | | | RefPower = medium | V <sub>REFHI</sub> | Ref High | V <sub>DD</sub> /2 + Bandgap | V <sub>DD</sub> /2 + 1.211 | V <sub>DD</sub> /2 + 1.292 | V <sub>DD</sub> /2 + 1.357 | V | | | Opamp bias = high | V <sub>AGND</sub> | AGND | V <sub>DD</sub> /2 | $V_{DD}/2 - 0.055$ | V <sub>DD</sub> /2 | $V_{DD}/2 + 0.052$ | V | | | | V <sub>REFLO</sub> | Ref Low | V <sub>DD</sub> /2 – Bandgap | V <sub>DD</sub> /2 – 1.368 | V <sub>DD</sub> /2 – 1.298 | V <sub>DD</sub> /2 – 1.224 | V | | | RefPower = medium | V <sub>REFHI</sub> | Ref High | V <sub>DD</sub> /2 + Bandgap | V <sub>DD</sub> /2 + 1.215 | V <sub>DD</sub> /2 + 1.292 | $V_{DD}/2 + 1.353$ | V | | | Opamp bias = low | V <sub>AGND</sub> | AGND | V <sub>DD</sub> /2 | V <sub>DD</sub> /2 – 0.040 | V <sub>DD</sub> /2 – 0.001 | $V_{DD}/2 + 0.033$ | V | | | | V <sub>REFLO</sub> | Ref Low | V <sub>DD</sub> /2 – Bandgap | V <sub>DD</sub> /2 – 1.368 | V <sub>DD</sub> /2 – 1.299 | V <sub>DD</sub> /2 – 1.225 | V | | 0b001 | RefPower = high<br>Opamp bias = high | V <sub>REFHI</sub> | Ref High | P2[4]+P2[6] (P2[4] = V <sub>DD</sub> /2, P2[6] = 1.3 V) | P2[4] + P2[6]<br>- 0.076 | P2[4]+P2[6]-<br>0.021 | P2[4]+P2[6]+<br>0.041 | V | | | | V <sub>AGND</sub> | AGND | P2[4] | P2[4] | P2[4] | P2[4] | _ | | | | V <sub>REFLO</sub> | Ref Low | P2[4]–P2[6] (P2[4] = V <sub>DD</sub> /2, P2[6] = 1.3 V) | P2[4] – P2[6]<br>– 0.025 | P2[4]-P2[6]+<br>0.011 | P2[4]-P2[6]+<br>0.085 | V | | | RefPower = high<br>Opamp bias = low | $V_{REFHI}$ | Ref High | P2[4]+P2[6] (P2[4] = V <sub>DD</sub> /2, P2[6] = 1.3 V) | P2[4] + P2[6]<br>- 0.069 | P2[4]+P2[6]-<br>0.014 | P2[4]+P2[6]+<br>0.043 | V | | | | $V_{AGND}$ | AGND | P2[4] | P2[4] | P2[4] | P2[4] | _ | | | | V <sub>REFLO</sub> | Ref Low | P2[4]–P2[6] (P2[4] = V <sub>DD</sub> /2, P2[6] = 1.3 V) | P2[4] – P2[6]<br>– 0.029 | P2[4]-P2[6]+<br>0.005 | P2[4]-P2[6]+<br>0.052 | V | | | RefPower = medium<br>Opamp bias = high | $V_{REFHI}$ | Ref High | P2[4]+P2[6] (P2[4] = V <sub>DD</sub> /2, P2[6] = 1.3 V) | P2[4] + P2[6]<br>- 0.072 | P2[4] + P2[6] - 0.011 | P2[4]+P2[6]+<br>0.048 | V | | | | V <sub>AGND</sub> | AGND | P2[4] | P2[4] | P2[4] | P2[4] | - | | | | V <sub>REFLO</sub> | Ref Low | P2[4]–P2[6] (P2[4] = V <sub>DD</sub> /2, P2[6] = 1.3 V) | P2[4] - P2[6]<br>- 0.031 | P2[4]-P2[6]+<br>0.002 | P2[4] – P2[6] +<br>0.057 | V | | | RefPower = medium<br>Opamp bias = low | $V_{REFHI}$ | Ref High | P2[4]+P2[6] (P2[4] = V <sub>DD</sub> /2, P2[6] = 1.3 V) | P2[4] + P2[6]<br>- 0.070 | P2[4] + P2[6] - 0.009 | P2[4] + P2[6] +<br>0.047 | V | | | | V <sub>AGND</sub> | AGND | P2[4] | P2[4] | P2[4] | P2[4] | _ | | | | V <sub>REFLO</sub> | Ref Low | P2[4]–P2[6] (P2[4] = V <sub>DD</sub> /2, P2[6] = 1.3 V) | P2[4] - P2[6]<br>- 0.033 | P2[4]-P2[6]+<br>0.001 | P2[4]-P2[6]+<br>0.039 | V | Table 16. 5-V DC Analog Reference Specifications (continued) | Reference<br>ARF_CR<br>[5:3] | Reference Power<br>Settings | Symbol | Reference | Description | Min | Тур | Max | Units | |------------------------------|------------------------------------|--------------------|-----------|--------------------|-------------------------------|-------------------------------|-------------------------------|-------| | 0b010 | RefPower = high | V <sub>REFHI</sub> | Ref High | $V_{DD}$ | V <sub>DD</sub> – 0.121 | V <sub>DD</sub> – 0.003 | V <sub>DD</sub> | V | | | Opamp bias = high | $V_{AGND}$ | AGND | V <sub>DD</sub> /2 | V <sub>DD</sub> /2 –<br>0.040 | V <sub>DD</sub> /2 | V <sub>DD</sub> /2 +<br>0.034 | V | | | | V <sub>REFLO</sub> | Ref Low | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> + 0.006 | V <sub>SS</sub> + 0.019 | V | | | RefPower = high | $V_{REFHI}$ | Ref High | $V_{DD}$ | V <sub>DD</sub> – 0.083 | V <sub>DD</sub> – 0.002 | $V_{DD}$ | V | | | Opamp bias = low | $V_{AGND}$ | AGND | V <sub>DD</sub> /2 | V <sub>DD</sub> /2 –<br>0.040 | V <sub>DD</sub> /2 –<br>0.001 | V <sub>DD</sub> /2 + 0.033 | V | | | | V <sub>REFLO</sub> | Ref Low | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> + 0.004 | V <sub>SS</sub> + 0.016 | V | | | RefPower = | $V_{REFHI}$ | Ref High | $V_{DD}$ | V <sub>DD</sub> – 0.075 | V <sub>DD</sub> – 0.002 | V <sub>DD</sub> | V | | | medium<br>Opamp bias = high | V <sub>AGND</sub> | AGND | V <sub>DD</sub> /2 | V <sub>DD</sub> /2 –<br>0.040 | V <sub>DD</sub> /2 –<br>0.001 | V <sub>DD</sub> /2 + 0.032 | V | | | | V <sub>REFLO</sub> | Ref Low | V <sub>SS</sub> | V <sub>SS</sub> | $V_{SS} + 0.003$ | V <sub>SS</sub> + 0.015 | V | | | RefPower = medium Opamp bias = low | V <sub>REFHI</sub> | Ref High | $V_{DD}$ | V <sub>DD</sub> – 0.074 | V <sub>DD</sub> – 0.002 | $V_{DD}$ | V | | | | $V_{AGND}$ | AGND | V <sub>DD</sub> /2 | V <sub>DD</sub> /2 –<br>0.040 | V <sub>DD</sub> /2 –<br>0.001 | V <sub>DD</sub> /2 + 0.032 | V | | | | V <sub>REFLO</sub> | Ref Low | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> + 0.002 | V <sub>SS</sub> + 0.014 | V | | 0b011 | RefPower = high | $V_{REFHI}$ | Ref High | 3 x Bandgap | 3.753 | 3.874 | 3.979 | V | | | Opamp bias = high | $V_{AGND}$ | AGND | 2 x Bandgap | 2.511 | 2.590 | 2.657 | V | | | | V <sub>REFLO</sub> | Ref Low | Bandgap | 1.243 | 1.297 | 1.333 | V | | | RefPower = high | $V_{REFHI}$ | Ref High | 3 x Bandgap | 3.767 | 3.881 | 3.974 | V | | | Opamp bias = low | $V_{AGND}$ | AGND | 2 x Bandgap | 2.518 | 2.592 | 2.652 | V | | | | V <sub>REFLO</sub> | Ref Low | Bandgap | 1.241 | 1.295 | 1.330 | V | | | RefPower = | V <sub>REFHI</sub> | Ref High | 3 x Bandgap | 2.771 | 3.885 | 3.979 | V | | | medium<br>Opamp bias = high | $V_{AGND}$ | AGND | 2 x Bandgap | 2.521 | 2.593 | 2.649 | V | | | Sparrip Dias - riigii | $V_{REFLO}$ | Ref Low | Bandgap | 1.240 | 1.295 | 1.331 | V | | | RefPower = | $V_{REFHI}$ | Ref High | 3 x Bandgap | 3.771 | 3.887 | 3.977 | V | | | medium<br>Opamp bias = low | $V_{AGND}$ | AGND | 2 x Bandgap | 2.522 | 2.594 | 2.648 | V | | | Spanip Sido - iow | $V_{REFLO}$ | Ref Low | Bandgap | 1.239 | 1.295 | 1.332 | V | Table 16. 5-V DC Analog Reference Specifications (continued) | Reference<br>ARF_CR<br>[5:3] | Reference Power<br>Settings | Symbol | Reference | Description | Min | Тур | Max | Units | |------------------------------|--------------------------------------|--------------------|-----------|-------------------------------------------------|---------------|---------------|---------------|----------| | 0b100 | RefPower = high<br>Opamp bias = high | V <sub>REFHI</sub> | Ref High | 2 x Bandgap + P2[6]<br>(P2[6] = 1.3 V) | 2.481 + P2[6] | 2.569 + P2[6] | 2.639 + P2[6] | V | | | | V <sub>AGND</sub> | AGND | 2 x Bandgap | 2.511 | 2.590 | 2.658 | V | | | | V <sub>REFLO</sub> | Ref Low | 2 x Bandgap – P2[6]<br>(P2[6] = 1.3 V) | 2.515 – P2[6] | 2.602 - P2[6] | 2.654 - P2[6] | V | | | RefPower = high<br>Opamp bias = low | V <sub>REFHI</sub> | Ref High | 2 x Bandgap + P2[6]<br>(P2[6] = 1.3 V) | 2.498 + P2[6] | 2.579 + P2[6] | 2.642 + P2[6] | V | | | | $V_{AGND}$ | AGND | 2 x Bandgap | 2.518 | 2.592 | 2.652 | V | | | | V <sub>REFLO</sub> | Ref Low | 2 x Bandgap – P2[6]<br>(P2[6] = 1.3 V) | 2.513 – P2[6] | 2.598 - P2[6] | 2.650 - P2[6] | V | | | RefPower = medium | V <sub>REFHI</sub> | Ref High | 2 x Bandgap + P2[6]<br>(P2[6] = 1.3 V) | 2.504 + P2[6] | 2.583 + P2[6] | 2.646 + P2[6] | V | | | Opamp bias = high | $V_{AGND}$ | AGND | 2 x Bandgap | 2.521 | 2.592 | 2.650 | V | | | | V <sub>REFLO</sub> | Ref Low | 2 x Bandgap - P2[6]<br>(P2[6] = 1.3 V) | 2.513 – P2[6] | 2.596 - P2[6] | 2.649 - P2[6] | V | | | RefPower = medium | V <sub>REFHI</sub> | Ref High | 2 x Bandgap + P2[6]<br>(P2[6] = 1.3 V) | 2.505 + P2[6] | 2.586 + P2[6] | 2.648 + P2[6] | V | | | Opamp bias = low | V <sub>AGND</sub> | AGND | 2 x Bandgap | 2.521 | 2.594 | 2.648 | V | | | | V <sub>REFLO</sub> | Ref Low | 2 x Bandgap - P2[6]<br>(P2[6] = 1.3 V) | 2.513 – P2[6] | 2.595 - P2[6] | 2.648 - P2[6] | V | | 0b101 | RefPower = high<br>Opamp bias = high | V <sub>REFHI</sub> | Ref High | P2[4] + Bandgap<br>(P2[4] = V <sub>DD</sub> /2) | P2[4] + 1.228 | P2[4] + 1.284 | P2[4] + 1.332 | V | | | | V <sub>AGND</sub> | AGND | P2[4] | P2[4] | P2[4] | P2[4] | - | | | | V <sub>REFLO</sub> | Ref Low | P2[4] - Bandgap<br>(P2[4] = $V_{DD}/2$ ) | P2[4] – 1.358 | P2[4] – 1.293 | P2[4] - 1.226 | <b>\</b> | | | RefPower = high<br>Opamp bias = low | V <sub>REFHI</sub> | Ref High | P2[4] + Bandgap<br>(P2[4] = $V_{DD}/2$ ) | P2[4] + 1.236 | P2[4] + 1.289 | P2[4] + 1.332 | V | | | | $V_{AGND}$ | AGND | P2[4] | P2[4] | P2[4] | P2[4] | _ | | | | $V_{REFLO}$ | Ref Low | P2[4] - Bandgap<br>(P2[4] = $V_{DD}/2$ ) | P2[4] – 1.357 | P2[4] – 1.297 | P2[4] - 1.229 | V | | | RefPower = medium | $V_{REFHI}$ | Ref High | P2[4] + Bandgap<br>(P2[4] = $V_{DD}/2$ ) | P2[4] + 1.237 | P2[4] + 1.291 | P2[4] + 1.337 | V | | | Opamp bias = high | V <sub>AGND</sub> | AGND | P2[4] | P2[4] | P2[4] | P2[4] | _ | | | | V <sub>REFLO</sub> | Ref Low | P2[4] – Bandgap<br>(P2[4] = V <sub>DD</sub> /2) | P2[4] – 1.356 | P2[4] - 1.299 | P2[4] – 1.232 | V | | | RefPower = medium | $V_{REFHI}$ | Ref High | P2[4] + Bandgap<br>(P2[4] = V <sub>DD</sub> /2) | P2[4] + 1.237 | P2[4] + 1.292 | P2[4] + 1.337 | V | | | Opamp bias = low | $V_{AGND}$ | AGND | P2[4] | P2[4] | P2[4] | P2[4] | _ | | | - | V <sub>REFLO</sub> | Ref Low | P2[4] – Bandgap<br>(P2[4] = V <sub>DD</sub> /2) | P2[4] - 1.357 | P2[4] - 1.300 | P2[4] - 1.233 | V | Table 16. 5-V DC Analog Reference Specifications (continued) | Reference<br>ARF_CR<br>[5:3] | Reference Power<br>Settings | Symbol | Reference | Description | Min | Тур | Max | Units | |------------------------------|--------------------------------------|--------------------|-----------|-----------------|-----------------|-------------------------|-------------------------|-------| | 0b110 | RefPower = high | V <sub>REFHI</sub> | Ref High | 2 x Bandgap | 2.512 | 2.594 | 2.654 | V | | | Opamp bias = high | $V_{AGND}$ | AGND | Bandgap | 1.250 | 1.303 | 1.346 | V | | | | V <sub>REFLO</sub> | Ref Low | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> + 0.011 | V <sub>SS</sub> + 0.027 | V | | | RefPower = high | $V_{REFHI}$ | Ref High | 2 x Bandgap | 2.515 | 2.592 | 2.654 | V | | | Opamp bias = low | $V_{AGND}$ | AGND | Bandgap | 1.253 | 1.301 | 1.340 | V | | | | $V_{REFLO}$ | Ref Low | V <sub>SS</sub> | V <sub>SS</sub> | $V_{SS} + 0.006$ | V <sub>SS</sub> + 0.02 | V | | | RefPower = | $V_{REFHI}$ | Ref High | 2 x Bandgap | 2.518 | 2.593 | 2.651 | V | | | medium<br>Opamp bias = high | V <sub>AGND</sub> | AGND | Bandgap | 1.254 | 1.301 | 1.338 | V | | | Opamp bias = mgm | $V_{REFLO}$ | Ref Low | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> + 0.004 | V <sub>SS</sub> + 0.017 | V | | | RefPower = | $V_{REFHI}$ | Ref High | 2 x Bandgap | 2.517 | 2.594 | 2.650 | V | | | medium<br>Opamp bias = low | V <sub>AGND</sub> | AGND | Bandgap | 1.255 | 1.300 | 1.337 | V | | | | $V_{REFLO}$ | Ref Low | V <sub>SS</sub> | V <sub>SS</sub> | $V_{SS} + 0.003$ | V <sub>SS</sub> + 0.015 | V | | 0b111 | RefPower = high<br>Opamp bias = high | V <sub>REFHI</sub> | Ref High | 3.2 x Bandgap | 4.011 | 4.143 | 4.203 | V | | | | $V_{AGND}$ | AGND | 1.6 x Bandgap | 2.020 | 2.075 | 2.118 | V | | | | V <sub>REFLO</sub> | Ref Low | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> + 0.011 | V <sub>SS</sub> + 0.026 | V | | | RefPower = high | V <sub>REFHI</sub> | Ref High | 3.2 x Bandgap | 4.022 | 4.138 | 4.203 | V | | | Opamp bias = low | $V_{AGND}$ | AGND | 1.6 x Bandgap | 2.023 | 2.075 | 2.114 | V | | | | $V_{REFLO}$ | Ref Low | V <sub>SS</sub> | V <sub>SS</sub> | $V_{SS} + 0.006$ | V <sub>SS</sub> + 0.017 | V | | | RefPower = | $V_{REFHI}$ | Ref High | 3.2 x Bandgap | 4.026 | 4.141 | 4.207 | V | | | medium<br>Opamp bias = high | V <sub>AGND</sub> | AGND | 1.6 x Bandgap | 2.024 | 2.075 | 2.114 | V | | | Opamp bias – nign | V <sub>REFLO</sub> | Ref Low | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> + 0.004 | V <sub>SS</sub> + 0.015 | V | | | RefPower = | V <sub>REFHI</sub> | Ref High | 3.2 x Bandgap | 4.030 | 4.143 | 4.206 | V | | | medium<br>Opamp bias = low | $V_{AGND}$ | AGND | 1.6 x Bandgap | 2.024 | 2.076 | 2.112 | V | | | Spainp bias - low | V <sub>REFLO</sub> | Ref Low | V <sub>SS</sub> | V <sub>SS</sub> | $V_{SS} + 0.003$ | V <sub>SS</sub> + 0.013 | V | Table 17. 3.3-V DC Analog Reference Specifications | Reference<br>ARF_CR<br>[5:3] | Reference Power<br>Settings | Symbol | Reference | Description | Min | Тур | Max | Units | |------------------------------|---------------------------------------|--------------------|-----------|---------------------------------------------------------|-------------------------------|-------------------------------|-------------------------------|-------| | 0b000 | RefPower = high<br>Opamp bias = high | V <sub>REFHI</sub> | Ref High | V <sub>DD</sub> /2 + Bandgap | V <sub>DD</sub> /2 +<br>1.170 | V <sub>DD</sub> /2 +<br>1.288 | V <sub>DD</sub> /2 +<br>1.376 | V | | | | $V_{AGND}$ | AGND | V <sub>DD</sub> /2 | V <sub>DD</sub> /2 -<br>0.098 | V <sub>DD</sub> /2 + 0.003 | V <sub>DD</sub> /2 +<br>0.097 | V | | | | V <sub>REFLO</sub> | Ref Low | V <sub>DD</sub> /2 – Bandgap | V <sub>DD</sub> /2 –<br>1.386 | V <sub>DD</sub> /2 –<br>1.287 | V <sub>DD</sub> /2 –<br>1.169 | V | | | RefPower = high<br>Opamp bias = low | $V_{REFHI}$ | Ref High | V <sub>DD</sub> /2 + Bandgap | V <sub>DD</sub> /2 +<br>1.210 | V <sub>DD</sub> /2 +<br>1.290 | V <sub>DD</sub> /2 +<br>1.355 | V | | | | $V_{AGND}$ | AGND | V <sub>DD</sub> /2 | V <sub>DD</sub> /2 –<br>0.055 | V <sub>DD</sub> /2 +<br>0.001 | V <sub>DD</sub> /2 +<br>0.054 | V | | | | V <sub>REFLO</sub> | Ref Low | V <sub>DD</sub> /2 – Bandgap | V <sub>DD</sub> /2 –<br>1.359 | V <sub>DD</sub> /2 –<br>1.292 | V <sub>DD</sub> /2 –<br>1.214 | V | | | RefPower = medium | V <sub>REFHI</sub> | Ref High | V <sub>DD</sub> /2 + Bandgap | V <sub>DD</sub> /2 +<br>1.198 | V <sub>DD</sub> /2 +<br>1.292 | V <sub>DD</sub> /2 +<br>1.368 | V | | | Opamp bias = high | $V_{AGND}$ | AGND | V <sub>DD</sub> /2 | V <sub>DD</sub> /2 –<br>0.041 | V <sub>DD</sub> /2 | V <sub>DD</sub> /2 + 0.04 | V | | | | V <sub>REFLO</sub> | Ref Low | V <sub>DD</sub> /2 – Bandgap | V <sub>DD</sub> /2 –<br>1.362 | V <sub>DD</sub> /2 –<br>1.295 | V <sub>DD</sub> /2 –<br>1.220 | V | | | RefPower = medium<br>Opamp bias = low | V <sub>REFHI</sub> | Ref High | V <sub>DD</sub> /2 + Bandgap | V <sub>DD</sub> /2 +<br>1.202 | V <sub>DD</sub> /2 +<br>1.292 | V <sub>DD</sub> /2 +<br>1.364 | V | | | | $V_{AGND}$ | AGND | V <sub>DD</sub> /2 | V <sub>DD</sub> /2 –<br>0.033 | V <sub>DD</sub> /2 | V <sub>DD</sub> /2 + 0.030 | V | | | | V <sub>REFLO</sub> | Ref Low | V <sub>DD</sub> /2 – Bandgap | V <sub>DD</sub> /2 –<br>1.364 | V <sub>DD</sub> /2 –<br>1.297 | V <sub>DD</sub> /2 –<br>1.222 | V | | 0b001 | RefPower = high<br>Opamp bias = high | $V_{REFHI}$ | Ref High | P2[4]+P2[6] (P2[4] = V <sub>DD</sub> /2, P2[6] = 0.5 V) | P2[4] + P2[6]<br>- 0.072 | P2[4] + P2[6]<br>- 0.017 | P2[4] + P2[6]<br>+ 0.041 | V | | | | V <sub>AGND</sub> | AGND | P2[4] | P2[4] | P2[4] | P2[4] | - | | | | V <sub>REFLO</sub> | Ref Low | P2[4]-P2[6] (P2[4] = V <sub>DD</sub> /2, P2[6] = 0.5 V) | P2[4] – P2[6]<br>– 0.029 | P2[4] – P2[6]<br>+ 0.010 | P2[4] – P2[6]<br>+ 0.048 | V | | | RefPower = high<br>Opamp bias = low | $V_{REFHI}$ | Ref High | P2[4]+P2[6] (P2[4] = V <sub>DD</sub> /2, P2[6] = 0.5 V) | P2[4] + P2[6]<br>- 0.066 | P2[4] + P2[6]<br>- 0.010 | P2[4] + P2[6]<br>+ 0.043 | V | | | | $V_{AGND}$ | AGND | P2[4] | P2[4] | P2[4] | P2[4] | - | | | | V <sub>REFLO</sub> | Ref Low | P2[4]-P2[6] (P2[4] = V <sub>DD</sub> /2, P2[6] = 0.5 V) | P2[4] – P2[6]<br>– 0.024 | P2[4] – P2[6]<br>+ 0.004 | P2[4] – P2[6]<br>+ 0.034 | V | | | RefPower = medium | $V_{REFHI}$ | Ref High | P2[4]+P2[6] (P2[4] = V <sub>DD</sub> /2, P2[6] = 0.5 V) | P2[4] + P2[6]<br>- 0.073 | P2[4] + P2[6]<br>- 0.007 | P2[4] + P2[6]<br>+ 0.053 | V | | | Opamp bias = high | V <sub>AGND</sub> | AGND | P2[4] | P2[4] | P2[4] | P2[4] | - | | | | $V_{REFLO}$ | Ref Low | P2[4]-P2[6] (P2[4] = V <sub>DD</sub> /2, P2[6] = 0.5 V) | P2[4] – P2[6]<br>– 0.028 | P2[4] – P2[6]<br>+ 0.002 | P2[4] - P2[6]<br>+ 0.033 | V | | | RefPower = medium | $V_{REFHI}$ | Ref High | P2[4]+P2[6] (P2[4] = V <sub>DD</sub> /2, P2[6] = 0.5 V) | P2[4] + P2[6]<br>- 0.073 | P2[4] + P2[6]<br>- 0.006 | P2[4] + P2[6]<br>+ 0.056 | V | | | Opamp bias = low | $V_{AGND}$ | AGND | P2[4] | P2[4] | P2[4] | P2[4] | - | | | | $V_{REFLO}$ | Ref Low | P2[4]-P2[6] (P2[4] = V <sub>DD</sub> /2, P2[6] = 0.5 V) | P2[4] – P2[6]<br>– 0.030 | P2[4] - P2[6] | P2[4] – P2[6]<br>+ 0.032 | V | Table 17. 3.3-V DC Analog Reference Specifications (continued) | Reference<br>ARF_CR<br>[5:3] | Reference Power<br>Settings | Symbol | Reference | Description | Min | Тур | Max | Units | |------------------------------|-----------------------------------------------|--------------------|-----------|-------------------------------------------------|-------------------------------|-------------------------------|-------------------------------|-------| | 0b010 | RefPower = high | V <sub>REFHI</sub> | Ref High | $V_{DD}$ | V <sub>DD</sub> – 0.102 | V <sub>DD</sub> – 0.003 | $V_{DD}$ | V | | | Opamp bias = high | $V_{AGND}$ | AGND | V <sub>DD</sub> /2 | V <sub>DD</sub> /2 –<br>0.040 | V <sub>DD</sub> /2 +<br>0.001 | V <sub>DD</sub> /2 + 0.039 | V | | | | $V_{REFLO}$ | Ref Low | V <sub>SS</sub> | V <sub>SS</sub> | $V_{SS} + 0.005$ | $V_{SS} + 0.020$ | V | | | RefPower = high | $V_{REFHI}$ | Ref High | $V_{DD}$ | V <sub>DD</sub> – 0.082 | V <sub>DD</sub> – 0.002 | $V_{DD}$ | V | | | Opamp bias = low | $V_{AGND}$ | AGND | V <sub>DD</sub> /2 | V <sub>DD</sub> /2 –<br>0.031 | V <sub>DD</sub> /2 | V <sub>DD</sub> /2 +<br>0.028 | V | | | | $V_{REFLO}$ | Ref Low | V <sub>SS</sub> | V <sub>SS</sub> | $V_{SS} + 0.003$ | $V_{SS} + 0.015$ | V | | | RefPower = | $V_{REFHI}$ | Ref High | $V_{DD}$ | V <sub>DD</sub> – 0.083 | $V_{DD} - 0.002$ | $V_{DD}$ | V | | | medium<br>Opamp bias = high | $V_{AGND}$ | AGND | V <sub>DD</sub> /2 | V <sub>DD</sub> /2 –<br>0.032 | V <sub>DD</sub> /2 –<br>0.001 | V <sub>DD</sub> /2 +<br>0.029 | V | | | | $V_{REFLO}$ | Ref Low | $V_{SS}$ | V <sub>SS</sub> | $V_{SS} + 0.002$ | $V_{SS} + 0.014$ | V | | | RefPower = | $V_{REFHI}$ | Ref High | $V_{DD}$ | V <sub>DD</sub> – 0.081 | $V_{DD} - 0.002$ | $V_{DD}$ | V | | | medium<br>Opamp bias = low | $V_{AGND}$ | AGND | V <sub>DD</sub> /2 | V <sub>DD</sub> /2 –<br>0.033 | V <sub>DD</sub> /2 –<br>0.001 | V <sub>DD</sub> /2 +<br>0.029 | V | | | | V <sub>REFLO</sub> | Ref Low | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> + 0.002 | V <sub>SS</sub> + 0.013 | V | | 0b011 | All power settings<br>Not allowed at 3.3<br>V | - | _ | _ | _ | _ | _ | - | | 0b100 | All power settings<br>Not allowed at 3.3<br>V | - | _ | _ | - | _ | _ | - | | 0b101 | RefPower = high<br>Opamp bias = high | V <sub>REFHI</sub> | Ref High | P2[4] + Bandgap<br>(P2[4] = $V_{DD}/2$ ) | P2[4] + 1.211 | P2[4] + 1.285 | P2[4] + 1.348 | V | | | | $V_{AGND}$ | AGND | P2[4] | P2[4] | P2[4] | P2[4] | - | | | | V <sub>REFLO</sub> | Ref Low | P2[4] - Bandgap<br>(P2[4] = $V_{DD}/2$ ) | P2[4] - 1.354 | P2[4] - 1.290 | P2[4] - 1.197 | V | | | RefPower = high<br>Opamp bias = low | $V_{REFHI}$ | Ref High | P2[4] + Bandgap<br>(P2[4] = $V_{DD}/2$ ) | P2[4] + 1.209 | P2[4] + 1.289 | P2[4] + 1.353 | V | | | | V <sub>AGND</sub> | AGND | P2[4] | P2[4] | P2[4] | P2[4] | - | | | | V <sub>REFLO</sub> | Ref Low | P2[4] - Bandgap<br>(P2[4] = $V_{DD}/2$ ) | P2[4] - 1.352 | P2[4] - 1.294 | P2[4] - 1.222 | V | | | RefPower = medium | $V_{REFHI}$ | Ref High | P2[4] + Bandgap<br>(P2[4] = $V_{DD}/2$ ) | P2[4] + 1.218 | P2[4] + 1.291 | P2[4] + 1.351 | V | | | Opamp bias = high | $V_{AGND}$ | AGND | P2[4] | P2[4] | P2[4] | P2[4] | _ | | | | V <sub>REFLO</sub> | Ref Low | P2[4] - Bandgap<br>(P2[4] = $V_{DD}/2$ ) | P2[4] - 1.351 | P2[4] - 1.296 | P2[4] - 1.224 | V | | | RefPower = medium | V <sub>REFHI</sub> | Ref High | P2[4] + Bandgap<br>(P2[4] = V <sub>DD</sub> /2) | P2[4] + 1.215 | P2[4] + 1.292 | P2[4] + 1.354 | V | | | Opamp bias = low | V <sub>AGND</sub> | AGND | P2[4] | P2[4] | P2[4] | P2[4] | _ | | | | $V_{REFLO}$ | Ref Low | P2[4] - Bandgap<br>(P2[4] = $V_{DD}/2$ ) | P2[4] - 1.352 | P2[4] - 1.297 | P2[4] - 1.227 | V | Table 17. 3.3-V DC Analog Reference Specifications (continued) | Reference<br>ARF_CR<br>[5:3] | Reference Power<br>Settings | Symbol | Reference | Description | Min | Тур | Max | Units | |------------------------------|-----------------------------------------------|--------------------|-----------|-----------------|-----------------|------------------------|-------------------------|-------| | 0b110 | RefPower = high | V <sub>REFHI</sub> | Ref High | 2 x Bandgap | 2.460 | 2.594 | 2.695 | V | | | Opamp bias = high | $V_{AGND}$ | AGND | Bandgap | 1.257 | 1.302 | 1.335 | V | | | | V <sub>REFLO</sub> | Ref Low | V <sub>SS</sub> | V <sub>SS</sub> | V <sub>SS</sub> + 0.01 | V <sub>SS</sub> + 0.029 | V | | | RefPower = high | V <sub>REFHI</sub> | Ref High | 2 x Bandgap | 2.462 | 2.592 | 2.692 | V | | | Opamp bias = low | V <sub>AGND</sub> | AGND | Bandgap | 1.256 | 1.301 | 1.332 | V | | | | V <sub>REFLO</sub> | Ref Low | V <sub>SS</sub> | V <sub>SS</sub> | $V_{SS} + 0.005$ | V <sub>SS</sub> + 0.017 | V | | | RefPower = | V <sub>REFHI</sub> | Ref High | 2 x Bandgap | 2.473 | 2.593 | 2.682 | V | | | medium<br>Opamp bias = high | V <sub>AGND</sub> | AGND | Bandgap | 1.257 | 1.301 | 1.330 | V | | | - Family 2000 | V <sub>REFLO</sub> | Ref Low | V <sub>SS</sub> | V <sub>SS</sub> | $V_{SS} + 0.003$ | V <sub>SS</sub> + 0.014 | V | | | RefPower = | V <sub>REFHI</sub> | Ref High | 2 x Bandgap | 2.470 | 2.594 | 2.685 | V | | | medium<br>Opamp bias = low | V <sub>AGND</sub> | AGND | Bandgap | 1.256 | 1.300 | 1.332 | V | | | Opamp blas = low | V <sub>REFLO</sub> | Ref Low | V <sub>SS</sub> | V <sub>SS</sub> | $V_{SS} + 0.002$ | V <sub>SS</sub> + 0.012 | V | | 0b111 | All power settings<br>Not allowed at 3.3<br>V | _ | 1 | _ | - | - | - | _ | ### DC Analog PSoC Block Specifications The following table lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40~^{\circ}\text{C} \le T_{\text{A}} \le 85~^{\circ}\text{C}$ , or 3.0 V to 3.6 V and $-40~^{\circ}\text{C} \le T_{\text{A}} \le 85~^{\circ}\text{C}$ , respectively. Typical parameters apply to 5 V and 3.3 V at 25 $^{\circ}\text{C}$ and are for design guidance only. Table 18. DC Analog PSoC Block Specifications | Symbol | Description | Min | Тур | Max | Units | |-----------------|---------------------------------------|-----|-------------------|-----|-------| | R <sub>CT</sub> | Resistor unit value (continuous time) | _ | 12.2 | _ | kΩ | | C <sub>SC</sub> | Capacitor unit value (switch cap) | - | 80 <sup>[9]</sup> | - | fF | ### DC POR and LVD Specifications The following table lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40~^{\circ}\text{C} \le \text{T}_{\text{A}} \le 85~^{\circ}\text{C}$ , or 3.0 V to 3.6 V and $-40~^{\circ}\text{C} \le \text{T}_{\text{A}} \le 85~^{\circ}\text{C}$ , respectively. Typical parameters apply to 5 V and 3.3 V at 25 $^{\circ}\text{C}$ and are for design guidance only. **Note** The bits PORLEV and VM in the following table refer to bits in the VLT\_CR register. See the *PSoC Mixed-Signal Array Technical Reference Manual* for more information on the VLT\_CR register. Table 19. DC POR and LVD Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |-------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|------------------------------------------------------|----------------------------------------------------|------------------|-----------------------------------------------------------------------------------------------| | V <sub>PPOR1</sub><br>V <sub>PPOR2</sub> | V <sub>DD</sub> value for PPOR trip<br>PORLEV[1:0] = 01b<br>PORLEV[1:0] = 10b | ı | 2.82<br>4.55 | 2.95<br>4.70 | V | V <sub>DD</sub> must be greater than or equal to 2.5 V during startup or reset from watchdog. | | VLVD1<br>VLVD2<br>VLVD3<br>VLVD4<br>VLVD5<br>VLVD6<br>VLVD7 | Vdd value for LVD trip<br>VM[2:0] = 001b<br>VM[2:0] = 010b<br>VM[2:0] = 011b<br>VM[2:0] = 100b<br>VM[2:0] = 101b<br>VM[2:0] = 110b<br>VM[2:0] = 111b | 2.85<br>2.95<br>3.06<br>4.37<br>4.50<br>4.62<br>4.71 | 2.92<br>3.02<br>3.13<br>4.48<br>4.64<br>4.73<br>4.81 | 2.99 <sup>[10]</sup> 3.09 3.20 4.55 4.75 4.83 4.95 | V<br>V<br>V<br>V | | #### Notes <sup>9.</sup> $C_{SC}$ is a design guarantee parameter, not tested value <sup>10.</sup> Always greater than 50 mV above V<sub>PPOR</sub> (PORLEV=01) for falling supply. #### DC Programming Specifications The following table lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40 ^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq 85 ^{\circ}\text{C}$ , or 3.0 V to 3.6 V and $-40 ^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq 85 ^{\circ}\text{C}$ , respectively. Typical parameters apply to 5 V and 3.3 V at $25 ^{\circ}\text{C}$ and are for design guidance only. **Table 20. DC Programming Specifications** | Symbol | Description | Min | Тур | Max | Units | Notes | |-----------------------|---------------------------------------------------------------------------------|-----------------------|-----|------------------------|-------|----------------------------------------------------------------------------------------| | $V_{\mathrm{DDP}}$ | V <sub>DD</sub> for programming and erase | 4.5 | 5 | 5.5 | V | This specification applies to the functional requirements of external programmer tools | | V <sub>DDLV</sub> | Low V <sub>DD</sub> for verify | 3.0 | 3.1 | 3.2 | V | This specification applies to the functional requirements of external programmer tools | | V <sub>DDHV</sub> | High V <sub>DD</sub> for verify | 5.1 | 5.2 | 5.3 | V | This specification applies to the functional requirements of external programmer tools | | V <sub>DDIWRITE</sub> | Supply voltage for flash write operation | 3.0 | - | 5.25 | V | This specification applies to this device when it is executing internal flash writes | | I <sub>DDP</sub> | Supply current during programming or verify | _ | 5 | 25 | mA | | | $V_{ILP}$ | Input low voltage during programming or verify | _ | _ | 0.8 | V | | | $V_{IHP}$ | Input high voltage during programming or verify | 2.1 | _ | _ | V | | | I <sub>ILP</sub> | Input current when applying vilp to P1[0] or P1[1] during programming or verify | _ | _ | 0.2 | mA | Driving internal pull down resistor | | I <sub>IHP</sub> | Input current when applying vihp to P1[0] or P1[1] during programming or verify | _ | _ | 1.5 | mA | Driving internal pull down resistor | | V <sub>OLV</sub> | Output low voltage during programming or verify | _ | _ | V <sub>SS</sub> + 0.75 | V | | | V <sub>OHV</sub> | Output high voltage during programming or verify | V <sub>DD</sub> - 1.0 | _ | V <sub>DD</sub> | V | | | Flash <sub>ENPB</sub> | Flash endurance (per block) | 50,000 | _ | _ | _ | Erase/write cycles per block | | Flash <sub>ENT</sub> | Flash endurance (total) <sup>[11]</sup> | 1,800,000 | _ | _ | _ | Erase/write cycles | | Flash <sub>DR</sub> | Flash data retention | 10 | _ | _ | Years | | # DC I<sup>2</sup>C Specifications The following table lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40~^{\circ}\text{C} \le T_{\text{A}} \le 85~^{\circ}\text{C}$ , or 3.0 V to 3.6 V and $-40~^{\circ}\text{C} \le T_{\text{A}} \le 85~^{\circ}\text{C}$ , respectively. Typical parameters apply to 5 V and 3.3 V at 25°C and are for design guidance only. Table 21. DC I<sup>2</sup>C Specifications<sup>[12]</sup> | Symbol | Description | Min | Тур | Max | Units | Notes | |--------------------|------------------|---------------------|-----|----------------------|-------|-------------------------------------------------------| | V <sub>ILI2C</sub> | Input low level | ı | _ | $0.3 \times V_{DD}$ | V | $3.0 \text{ V} \leq \text{V}_{DD} \leq 3.6 \text{ V}$ | | | | - | _ | $0.25 \times V_{DD}$ | V | $4.75 \text{ V} \le \text{V}_{DD} \le 5.25 \text{ V}$ | | V <sub>IHI2C</sub> | Input high level | $0.7 \times V_{DD}$ | _ | _ | V | $3.0 \text{ V} \le \text{V}_{DD} \le 5.25 \text{ V}$ | #### Notes Document Number: 001-44369 Rev. \*F <sup>11.</sup> A maximum of 36 x 50,000 block endurance cycles is allowed. This may be balanced between operations on 36x1 blocks of 50,000 maximum cycles each, 36x2 blocks of 25,000 maximum cycles each, or 36x4 blocks of 12,500 maximum cycles each (to limit the total number of cycles to 36x50,000 and that no single block ever sees more than 50,000 cycles). For the full industrial range, the user must employ a temperature sensor user module (FlashTemp) and feed the result to the temperature argument before writing. Refer to 0xthe Flash APIs Application Note AN2015 at http://www.cypress.com under Application Notes for more information. 12. All GPIOs meet the DC GPIO V<sub>IL</sub> and V<sub>IH</sub> specifications found in the DC GPIO Specifications sections. The I<sup>2</sup>C GPIO pins also meet the above specs. ### SAR8 ADC DC Specifications The following table lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40^{\circ}\text{C} \leq T_{A} \leq 85^{\circ}\text{C}$ , or 3.0 V to 3.6 V and $-40^{\circ}\text{C} \leq T_{A} \leq 85^{\circ}\text{C}$ , respectively. Typical parameters apply to 5 V and 3.3 V at 25°C and are for design guidance only. Table 22. SAR8 ADC DC Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |---------------------------|-------------------------------------------------------------------------|----------------------|-----|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>ADCVREF</sub> | Reference voltage at pin P3[0] when configured as ADC reference voltage | 3.0 | 1 | 5.25 | V | The voltage level at P3[0] (when configured as ADC reference voltage) must always be maintained to be less than chip supply voltage level on V <sub>DD</sub> pin. V <sub>ADCVREF</sub> < V <sub>DD</sub> . | | I <sub>ADCVREF</sub> | Current when P3[0] is configured as ADC $V_{REF}$ | 3 | 1 | - | mA | | | INL | Integral non-linearity | -1.5 | - | +1.5 | LSB | | | INL<br>(limited<br>range) | Integral non-linearity accommodating a shift in the offset at 0x80 | -1.2 <sup>[12]</sup> | 1 | +1.2 | LSB | The maximum LSB is over a sub-range not exceeding 1/16 of the full-scale range. 0x7F and 0x80 points specs are excluded here | | DNL | Differential non-linearity | -2.3 | ı | +2.3 | LSB | ADC conversion is monotonic over full range | | DNL<br>(limited<br>range) | Differential non-linearity excluding 0x7F-0x80 transition | <b>-1</b> | - | +1 | LSB | ADC conversion is monotonic over full range. 0x7F to 0x80 transition specs are excluded here. | ### Note <sup>12.</sup> SAR converters require a stable input voltage during the sampling period. If the voltage into the SAR8 changes by more than 1 LSB during the sampling period then the accuracy specifications may not be met ### **AC Electrical Characteristics** AC Chip-Level Specifications The following table lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40 ^{\circ}\text{C} \leq \text{T}_{A} \leq 85 ^{\circ}\text{C}$ , or 3.0 V to 3.6 V and $-40 ^{\circ}\text{C} \leq \text{T}_{A} \leq 85 ^{\circ}\text{C}$ , respectively. Typical parameters apply to 5 V and 3.3 V at $25 ^{\circ}\text{C}$ and are for design guidance only. Table 23. 5-V and 3.3-V AC Chip-Level Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |------------------------------|---------------------------------------------------------|-------|--------|------------------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | F <sub>IMO24</sub> | Internal main oscillator frequency for 24 MHz | 23.4 | 24 | 24.6 <sup>[13],[14],[1</sup> 5] | MHz | Trimmed for 5V or 3.3V operation using factory trim values. See Figure 8 on page 14. SLIMO mode = 0. | | F <sub>IMO6</sub> | Internal main oscillator frequency for 6 MHz | 5.5 | 6 | 6.5 <sup>[13],[14],[15]</sup> | MHz | Trimmed for 5V or 3.3V operation using factory trim values. See Figure 8 on page 14. SLIMO mode = 1. | | F <sub>CPU1</sub> | CPU frequency (5-V nominal) | 0.093 | 24 | 24.6 <sup>[13],[14]</sup> | MHz | SLIMO mode = 0. | | F <sub>CPU2</sub> | CPU Frequency (3.3-V nominal) | 0.093 | 12 | 12.3 <sup>[13],[14]</sup> | MHz | SLIMO mode = 0. | | F <sub>48M</sub> | Digital PSoC block frequency | 0 | 48 | 49.2 <sup>[13],[14],[1</sup><br>6] | MHz | Refer to the AC digital block Specifications. | | F <sub>24M</sub> | Digital PSoC block frequency | 0 | 24 | 24.6 <sup>[14],[16]</sup> | MHz | | | F <sub>32K1</sub> | Internal low speed oscillator frequency | 15 | 32 | 75 | kHz | | | F <sub>32K2</sub> | External crystal oscillator | _ | 32.768 | - | kHz | Accuracy is capacitor and crystal dependent. 50% duty cycle. | | F <sub>32K_U</sub> | Internal low speed oscillator (ILO) untrimmed frequency | 5 | _ | 100 | kHz | After a reset and before the m8c starts to run, the ILO is not trimmed. See the system resets section of the PSoC technical reference manual for details on timing this | | F <sub>PLL</sub> | PLL frequency | - | 23.986 | _ | MHz | Is a multiple (x732) of crystal frequency. | | T <sub>PLLSLEW</sub> | PLL lock time | 0.5 | _ | 10 | ms | | | T <sub>PLLSLEWSLO</sub><br>W | PLL lock time for low gain setting | 0.5 | _ | 50 | ms | | | T <sub>OS</sub> | External crystal oscillator startup to 1% | _ | 1700 | 2620 | ms | | | Tosacc | External crystal oscillator startup to 100 ppm | - | 2800 | 3800 | ms | The crystal oscillator frequency is within 100 ppm of its final value by the end of the T <sub>osacc</sub> period. Correct operation assumes a properly loaded 1 uW maximum drive level 32.768 kHz crystal. 3.0V £ V <sub>DD</sub> £ 5.5V, -40 °C £ T <sub>A</sub> £ 85°C. | | T <sub>XRST</sub> | External reset pulse width | 10 | _ | _ | ms | | | DC24M | 24 MHz duty cycle | 40 | 50 | 60 | % | | | DC <sub>ILO</sub> | Internal low speed oscillator duty cycle | 20 | 50 | 80 | % | | | Step24M | 24 MHz trim step size | _ | 50 | _ | kHz | | | Fout48M | 48 MHz output frequency | 46.8 | 48.0 | 49.2 <sup>[13],[15]</sup> | MHz | Trimmed. Using factory trim values. | #### Notes <sup>13. 4.75</sup>V < Vdd < 5.25V. <sup>14.</sup> Accuracy derived from Internal Main Oscillator with appropriate trim for Vdd range. <sup>15. 3.0</sup>V < Vdd < 3.6V. <sup>16.</sup> See the individual user module data sheets for information on maximum frequencies for user modules. <sup>17.</sup> Refer to Cypress Jitter Specifications application note, Understanding Datasheet Jitter Specifications for Cypress Timing Products - AN5054 for more information. Table 23. 5-V and 3.3-V AC Chip-Level Specifications (continued) | Symbol | Description | Min | Тур | Max | Units | Notes | |---------------------------|---------------------------------------------------------|-----|-----|------|-------|-----------------------------------------------------------------------------------------| | F <sub>MAX</sub> | Maximum frequency of signal on row input or row output. | - | - | 12.3 | MHz | | | SR <sub>POWER_UP</sub> | Power supply slew rate | _ | _ | 250 | V/ms | V <sub>DD</sub> slew rate during power up. | | T <sub>POWERUP</sub> | Time from end of POR to CPU executing code | _ | 16 | 100 | ms | Power up from 0V. See the System Resets section of the PSoC technical reference manual. | | t <sub>jit_IMO</sub> [17] | 24 MHz IMO cycle-to-cycle jitter (RMS) | - | 200 | 700 | ps | | | | 24 MHz IMO long term N cycle-to-cycle jitter (RMS) | - | 300 | 900 | ps | N = 32 | | | 24 MHz IMO period jitter (RMS) | - | 100 | 400 | ps | | | t <sub>jit_PLL</sub> [17] | 24 MHz IMO cycle-to-cycle jitter (RMS) | - | 200 | 800 | ps | | | | 24 MHz IMO long term N cycle-to-cycle jitter (RMS) | - | 300 | 1200 | ps | N = 32 | | | 24 MHz IMO period jitter (RMS) | - | 100 | 700 | ps | | Figure 9. PLL Lock Timing Diagram Figure 10. PLL Lock for Low Gain Setting Timing Diagram Figure 11. External Crystal Oscillator Startup Timing Diagram ### AC GPIO Specifications The following table lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq 85^{\circ}\text{C}$ , or 3.0 V to 3.6 V and $-40^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq 85^{\circ}\text{C}$ , respectively. Typical parameters apply to 5 V and 3.3 V at $25^{\circ}\text{C}$ and are for design guidance only. Table 24. 5-V and 3.3-V AC GPIO Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |-------------------|----------------------------------------------|-----|-----|------|-------|----------------------------------------------| | F <sub>GPIO</sub> | GPIO operating frequency | 0 | _ | 12.3 | MHz | Normal strong mode | | TRiseF | Rise time, normal strong mode, cload = 50 pF | 3 | _ | 18 | ns | V <sub>DD</sub> = 4.5 V to 5.25 V, 10% - 90% | | TFallF | Fall time, normal strong mode, cload = 50 pF | 2 | _ | 18 | ns | V <sub>DD</sub> = 4.5 V to 5.25 V, 10% - 90% | | TRiseS | Rise time, slow strong mode, cload = 50 pF | 10 | 27 | - | ns | V <sub>DD</sub> = 3 V to 5.25 V, 10% - 90% | | TFallS | Fall time, slow strong mode, cload = 50 pF | 10 | 22 | _ | ns | V <sub>DD</sub> = 3 V to 5.25 V, 10% - 90% | Figure 12. GPIO Timing Diagram ### AC Operational Amplifier Specifications The following table lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40^{\circ}\text{C} \leq T_{A} \leq 85^{\circ}\text{C}$ , or 3.0 V to 3.6 V and $-40^{\circ}\text{C} \leq T_{A} \leq 85^{\circ}\text{C}$ , respectively. Typical parameters apply to 5 V and 3.3 V at $25^{\circ}\text{C}$ and are for design guidance only. Settling times, slew rates, and gain bandwidth are based on the analog continuous time PSoC block. Power = high and Opamp bias = high is not supported at 3.3 V. Table 25. 5-V AC Operational Amplifier Specifications | Symbol | Description | Min | Тур | Max | Units | |-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-------------|---------------------|----------------------| | T <sub>ROA</sub> | Rising settling time from 80% of $\Delta V$ to 0.1% of $\Delta V$ (10 pF load, unity gain) Power = low, Opamp bias = low Power = medium, Opamp bias = high Power = high, Opamp bias = high | -<br>-<br>- | _<br>_<br>_ | 3.9<br>0.72<br>0.62 | μs<br>μs<br>μs | | T <sub>SOA</sub> | Falling settling time from 20% of $\Delta V$ to 0.1% of $\Delta V$ (10 pF load, unity gain) Power = low, Opamp bias = low Power = medium, Opamp bias = high Power = high, Opamp bias = high | -<br>-<br>- | -<br>-<br>- | 5.9<br>0.92<br>0.72 | μs<br>μs<br>μs | | SR <sub>ROA</sub> | Rising slew rate (20% to 80%)(10 pF load, unity gain) Power = low, Opamp bias = low Power = medium, Opamp bias = high Power = high, Opamp bias = high | 0.15<br>1.7<br>6.5 | -<br>-<br>- | _<br>_<br>_<br>_ | V/μs<br>V/μs<br>V/μs | | SR <sub>FOA</sub> | Falling slew rate (20% to 80%)(10 pF load, unity gain) Power = low, Opamp bias = low Power = medium, Opamp bias = high Power = high, Opamp bias = high | 0.01<br>0.5<br>4.0 | _<br>_<br>_ | _<br>_<br>_<br>_ | V/μs<br>V/μs<br>V/μs | | BW <sub>OA</sub> | Gain bandwidth product Power = low, Opamp bias = low Power = medium, Opamp bias = high Power = high, Opamp bias = high | 0.75<br>3.1<br>5.4 | _<br>_<br>_ | -<br>-<br>- | MHz<br>MHz<br>MHz | Table 26. 3.3-V AC Operational Amplifier Specifications | Symbol | Description | Min | Тур | Max | Units | |-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--------|--------------|--------------------------| | T <sub>ROA</sub> | Rising settling time from 80% of $\Delta V$ to 0.1% of $\Delta V$ (10 pF load, unity gain)<br>Power = low, Opamp bias = low<br>Power = medium, Opamp bias = high | | _<br>_ | 3.92<br>0.72 | μs<br>μs | | T <sub>SOA</sub> | Falling settling time from 20% of $\Delta V$ to 0.1% of $\Delta V$ (10 pF load, unity gain)<br>Power = low, Opamp bias = low<br>Power = medium, Opamp bias = high | | _<br>_ | 5.41<br>0.72 | μ <b>s</b><br>μ <b>s</b> | | SR <sub>ROA</sub> | Rising slew rate (20% to 80%)(10 pF load, unity gain) Power = low, Opamp bias = low Power = medium, Opamp bias = high | 0.31<br>2.7 | _<br>_ | _<br>_ | V/μs<br>V/μs | | SR <sub>FOA</sub> | Falling slew rate (20% to 80%)(10 pF load, unity gain) Power = low, Opamp bias = low Power = medium, Opamp bias = high | 0.24<br>1.8 | _<br>_ | _<br>_ | V/μs<br>V/μs | | BW <sub>OA</sub> | Gain bandwidth product Power = low, Opamp bias = low Power = medium, Opamp bias = high | 0.67<br>2.8 | _<br>_ | | MHz<br>MHz | When bypassed by a capacitor on P2[4], the noise of the analog ground signal distributed to each block is reduced by a factor of up to 5 (14 dB). This is at frequencies above the corner frequency defined by the on-chip 8.1k resistance and the external capacitor. Figure 13. Typical AGND Noise with P2[4] Bypass At low frequencies, the opamp noise is proportional to 1/f, power independent, and determined by device geometry. At high frequencies, increased power level reduces the noise spectrum level. Figure 14. Typical Opamp Noise #### AC Low Power Comparator Specifications The following table lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq 85^{\circ}\text{C}$ , or 3.0 V to 3.6 V and $-40^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq 85^{\circ}\text{C}$ , respectively. Typical parameters apply to 5 V and 3.3 V at $25^{\circ}\text{C}$ and are for design guidance only. Table 27. AC Low Power Comparator Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |-------------------|-------------------|-----|-----|-----|-------|----------------------------------------------------------------------------------| | T <sub>RLPC</sub> | LPC response time | _ | _ | 50 | ms | <sup>3</sup> 50 mV overdrive comparator reference set within V <sub>REFLPC</sub> | ### AC Digital Block Specifications The following table lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq 85^{\circ}\text{C}$ , or 3.0 V to 3.6 V and $-40^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq 85^{\circ}\text{C}$ , respectively. Typical parameters apply to 5 V and 3.3 V at $25^{\circ}\text{C}$ and are for design guidance only. Table 28. 5-V and 3.3-V AC Digital Block Specifications | Function | Description | Min | Тур | Max | Unit | Notes | |----------------------|-------------------------------------------|--------------------|-----|------|------|-------------------------------------------------------------------------------------------| | All functions | Block input clock frequency | | | | | | | | V <sub>DD</sub> ≥ 4.75 V | - | _ | 49.2 | MHz | | | | V <sub>DD</sub> < 4.75 V | _ | - | 24.6 | MHz | | | Timer | Input clock frequency | | | | | | | | No capture, V <sub>DD</sub> ≥ 4.75 V | - | - | 49.2 | MHz | | | | No capture, V <sub>DD</sub> < 4.75 V | _ | - | 24.6 | MHz | | | | With capture | - | - | 24.6 | MHz | | | | Capture pulse width | 50 <sup>[18]</sup> | - | - | ns | | | Counter | Input clock frequency | | | | | | | | No enable input, V <sub>DD</sub> ≥ 4.75 V | - | - | 49.2 | MHz | | | | No enable input, V <sub>DD</sub> < 4.75 V | _ | - | 24.6 | MHz | | | | With enable input | _ | - | 24.6 | MHz | | | | Enable input pulse width | 50 <sup>[18]</sup> | - | - | ns | | | Dead Band | Kill pulse width | | | | | | | | Asynchronous restart mode | 20 | _ | _ | ns | | | | Synchronous restart mode | 50 <sup>[18]</sup> | - | _ | ns | | | | Disable mode | 50 <sup>[18]</sup> | - | _ | ns | | | | Input clock frequency | | | | | | | | V <sub>DD</sub> ≥ 4.75 V | - | - | 49.2 | MHz | | | | V <sub>DD</sub> < 4.75 V | - | - | 24.6 | MHz | | | CRCPRS | Input clock frequency | | | I. | | | | (PRS Mode) | V <sub>DD</sub> ≥ 4.75 V | - | _ | 49.2 | MHz | | | | V <sub>DD</sub> < 4.75 V | - | - | 24.6 | MHz | | | CRCPRS<br>(CRC Mode) | Input clock frequency | - | - | 24.6 | MHz | | | SPIM | Input clock frequency | - | - | 8.2 | MHz | The SPI serial clock (SCLK) frequency is equal to the input clock frequency divided by 2. | | SPIS | Input clock (SCLK) frequency | - | - | 4.1 | MHz | The input clock is the SPI SCLK in SPIS mode. | | | Width of SS_negated between transmissions | 50 <sup>[18]</sup> | - | - | ns | | | Transmitter | Input clock frequency | | | I. | | The baud rate is equal to the input clock frequency divided by 8. | | | V <sub>DD</sub> ≥ 4.75 V, 2 stop bits | - | - | 49.2 | MHz | | | | V <sub>DD</sub> ≥ 4.75 V, 1 stop bit | - | - | 24.6 | MHz | | | | V <sub>DD</sub> < 4.75 V | - | - | 24.6 | MHz | | | Receiver | Input clock frequency | | | | | The baud rate is equal to the input clock frequency divided by 8. | | | V <sub>DD</sub> ≥ 4.75 V, 2 stop bits | - | _ | 49.2 | MHz | | | | V <sub>DD</sub> ≥ 4.75 V, 1 stop bit | - | - | 24.6 | MHz | | | | V <sub>DD</sub> < 4.75 V | - | - | 24.6 | MHz | | #### Note Document Number: 001-44369 Rev. \*F <sup>18.50</sup> ns minimum input pulse width is based on the input synchronizers running at 24 MHz (42 ns nominal period). ### AC Analog Output Buffer Specifications The following table lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq 85^{\circ}\text{C}$ , or 3.0 V to 3.6 V and $-40^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq 85^{\circ}\text{C}$ , respectively. Typical parameters apply to 5 V and 3.3 V at 25°C and are for design guidance only. Table 29. 5-V AC Analog Output Buffer Specifications | Symbol | Description | Min | Тур | Max | Units | |-------------------|---------------------------------------------------------------------------------------------------|--------------|--------|------------|--------------| | T <sub>ROB</sub> | Rising settling time to 0.1%, 1 V step, 100 pF load<br>Power = low<br>Power = high | | _<br>_ | 2.5<br>2.5 | μs<br>μs | | T <sub>SOB</sub> | Falling settling time to 0.1%, 1 V step, 100 pF load<br>Power = low<br>Power = high | | _<br>_ | 2.2<br>2.2 | μs<br>μs | | SR <sub>ROB</sub> | Rising slew rate (20% to 80%), 1 V step, 100 pF load<br>Power = low<br>Power = high | 0.65<br>0.65 | _<br>_ | _<br>_ | V/μs<br>V/μs | | SR <sub>FOB</sub> | Falling slew rate (80% to 20%), 1 V step, 100 pF load<br>Power = low<br>Power = high | 0.65<br>0.65 | _<br>_ | _<br>_ | V/μs<br>V/μs | | BW <sub>OB</sub> | Small signal bandwidth, 20 mV <sub>pp</sub> , 3 dB BW, 100 pF load<br>Power = low<br>Power = high | 0.8<br>0.8 | _<br>_ | | MHz<br>MHz | | BW <sub>OB</sub> | Large signal bandwidth, 1 V <sub>pp</sub> , 3 dB BW, 100 pF load<br>Power = low<br>Power = high | 300<br>300 | _<br>_ | <u>-</u> | kHz<br>kHz | Table 30. 3.3-V AC Analog Output Buffer Specifications | Symbol | Description | Min | Тур | Max | Units | |-------------------|---------------------------------------------------------------------------------------------------|------------|--------|------------|--------------------------| | T <sub>ROB</sub> | Rising settling time to 0.1%, 1 V step, 100 pF load<br>Power = low<br>Power = high | _<br>_ | _<br>_ | 3.8<br>3.8 | μs<br>μs | | T <sub>SOB</sub> | Falling settling time to 0.1%, 1 V step, 100 pF load<br>Power = low<br>Power = high | _<br>_ | _<br>_ | 2.6<br>2.6 | μ <b>s</b><br>μ <b>s</b> | | SR <sub>ROB</sub> | Rising slew rate (20% to 80%), 1 V step, 100 pF load<br>Power = low<br>Power = high | 0.5<br>0.5 | _<br>_ | _<br>_ | V/μs<br>V/μs | | SR <sub>FOB</sub> | Falling slew rate (80% to 20%), 1 V step, 100 pF load<br>Power = low<br>Power = high | 0.5<br>0.5 | _<br>_ | _<br>_ | V/μs<br>V/μs | | BW <sub>OB</sub> | Small signal bandwidth, 20 mV <sub>pp</sub> , 3 dB BW, 100 pF load<br>Power = low<br>Power = high | 0.7<br>0.7 | _<br>_ | _<br>_ | MHz<br>MHz | | BW <sub>OB</sub> | Large signal bandwidth, 1 V <sub>pp</sub> , 3 dB BW, 100 pF load<br>Power = low<br>Power = high | 200<br>200 | _<br>_ | _<br>_ | kHz<br>kHz | #### AC External Clock Specifications The following table lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40 ^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq 85 ^{\circ}\text{C}$ , or 3.0 V to 3.6 V and $-40 ^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq 85 ^{\circ}\text{C}$ , respectively. Typical parameters apply to 5 V and 3.3 V at $25 ^{\circ}\text{C}$ and are for design guidance only. Table 31. 5-V AC External Clock Specifications | Symbol | Description | Min | Тур | Max | Units | |---------------------|------------------------|-------|-----|------|-------| | F <sub>OSCEXT</sub> | Frequency | 0.093 | - | 24.6 | MHz | | _ | High period | 20.6 | - | 5300 | ns | | _ | Low period | 20.6 | _ | _ | ns | | _ | Power up IMO to switch | 150 | - | _ | μS | Table 32. 3.3-V AC External Clock Specifications | Symbol | Description | Min | Тур | Max | Units | |---------------------|-----------------------------------------------------------------|-------|-----|------|-------| | F <sub>OSCEXT</sub> | Frequency with CPU clock divide by 1 <sup>[19]</sup> | 0.093 | _ | 12.3 | MHz | | F <sub>OSCEXT</sub> | Frequency with CPU clock divide by 2 or greater <sup>[20]</sup> | 0.186 | - | 24.6 | MHz | | _ | High period with CPU clock divide by 1 | 41.7 | _ | 5300 | ns | | _ | Low period with CPU clock divide by 1 | 41.7 | _ | - | ns | | _ | Power up IMO to switch | 150 | _ | - | μS | #### AC Programming Specifications The following table lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40~^{\circ}\text{C} \le \text{T}_{\text{A}} \le 85~^{\circ}\text{C}$ , or 3.0 V to 3.6 V and $-40~^{\circ}\text{C} \le \text{T}_{\text{A}} \le 85~^{\circ}\text{C}$ , respectively. Typical parameters apply to 5 V and 3.3 V at 25 $^{\circ}\text{C}$ and are for design guidance only. Table 33. AC Programming Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |---------------------------|--------------------------------------------|-----|-----|---------------------|-------|------------------------------------------------------| | T <sub>RSCLK</sub> | Rise time of SCLK | 1 | _ | 20 | ns | | | T <sub>FSCLK</sub> | Fall time of SCLK | 1 | _ | 20 | ns | | | T <sub>SSCLK</sub> | Data set up time to falling edge of SCLK | 40 | _ | _ | ns | | | T <sub>HSCLK</sub> | Data hold time from falling edge of SCLK | 40 | _ | _ | ns | | | F <sub>SCLK</sub> | Frequency of SCLK | 0 | _ | 8 | MHz | | | T <sub>ERASEB</sub> | Flash erase time (block) | _ | 20 | _ | ms | | | T <sub>WRITE</sub> | Flash block write time | _ | 20 | _ | ms | | | T <sub>DSCLK</sub> | Data out delay from falling edge of SCLK | _ | _ | 45 | ns | V <sub>DD</sub> > 3.6 | | T <sub>DSCLK3</sub> | Data out delay from falling edge of SCLK | _ | _ | 50 | ns | $3.0 \leq V_{DD} \leq 3.6$ | | T <sub>ERASEALL</sub> | Flash erase time (bulk) | - | 80 | - | ms | Erase all Blocks<br>and protection<br>fields at once | | T <sub>PROGRAM_HOT</sub> | Flash block erase + Flash block write time | - | _ | 100 <sup>[22]</sup> | ms | 0 °C <= Tj<br><= 100°C | | T <sub>PROGRAM_COLD</sub> | Flash block erase + Flash block write time | - | _ | 200 <sup>[22]</sup> | ms | -40 °C <= Tj<br><= 0 °C | #### Notes <sup>19.</sup> Maximum CPU frequency is 12 MHz at 3.3 V. With the CPU clock divider set to 1, the external clock must adhere to the maximum frequency and duty cycle requirements. 20. If the frequency of the external clock is greater than 12 MHz, the CPU clock divider must be set to 2 or greater. In this case, the CPU clock divider ensures that the fifty percent duty cycle requirement is met. <sup>21.</sup> The max sample rate in this R2R ADC is 3.0/8=375KSPS <sup>22.</sup> For the full industrial range, the user must employ a temperature sensor user module (FlashTemp) and feed the result to the temperature argument before writing. Refer to the Flash APIs Application Note AN2015 at http://www.cypress.com under Application Notes for more information. #### SAR8 ADC AC Specifications The following table lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40 \text{ °C} \leq T_A \leq 85 \text{ °C}$ , or 3.0 V to 3.6 V and $-40 \text{ °C} \leq T_A \leq 85 \text{ °C}$ , respectively. Typical parameters apply to 5 V and 3.3 V at 25 °C and are for design guidance only. Table 34. SAR8 ADC AC Specifications<sup>[21]</sup> | Symbol | Description | Min | Тур | Max | Units | |-------------------|---------------------------|-----|-----|-------|-------| | Freq <sub>3</sub> | Input clock frequency 3 V | _ | _ | 3.075 | MHz | | Freq <sub>5</sub> | Input clock frequency 5 V | ı | _ | 3.075 | MHz | ### AC I<sup>2</sup>C Specifications The following table lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40 ^{\circ}\text{C} \leq \text{T}_{A} \leq 85 ^{\circ}\text{C}$ , or 3.0 V to 3.6 V and $-40 ^{\circ}\text{C} \leq \text{T}_{A} \leq 85 ^{\circ}\text{C}$ , respectively. Typical parameters apply to 5 V and 3.3 V at $25 ^{\circ}\text{C}$ and are for design guidance only. Table 35. AC Characteristics of the $I^2C$ SDA and SCL Pins for $V_{DD} > 3.0 \text{ V}$ | Cumbal | Description | | d Mode | Fast I | Units | | |-----------------------|----------------------------------------------------------------------------------------------|-----|--------|---------------------|-------|-------| | Symbol | Description | Min | Max | Min | Max | Units | | F <sub>SCLI2C</sub> | SCL clock frequency | 0 | 100 | 0 | 400 | kHz | | T <sub>HDSTAI2C</sub> | Hold time (repeated) START condition. After this period, the first clock pulse is generated. | 4.0 | _ | 0.6 | _ | μѕ | | T <sub>LOWI2C</sub> | LOW period of the SCL clock | 4.7 | _ | 1.3 | - | μS | | T <sub>HIGHI2C</sub> | HIGH period of the SCL clock | 4.0 | _ | 0.6 | - | μS | | T <sub>SUSTAI2C</sub> | Setup time for a repeated START condition | 4.7 | _ | 0.6 | - | μS | | T <sub>HDDATI2C</sub> | Data hold time | 0 | _ | 0 | - | μS | | T <sub>SUDATI2C</sub> | Data setup time | 250 | - | 100 <sup>[23]</sup> | - | ns | | T <sub>SUSTOI2C</sub> | Setup Time for STOP condition | 4.0 | _ | 0.6 | - | μS | | T <sub>BUFI2C</sub> | Bus free time between a STOP and START condition | 4.7 | _ | 1.3 | _ | μS | | T <sub>SPI2C</sub> | Pulse width of spikes are suppressed by the input filter. | - | _ | 0 | 50 | ns | #### Note Document Number: 001-44369 Rev. \*F <sup>23.</sup> A Fast-Mode I2C-bus device can be used in a Standard-Mode I2C-bus system, but the requirement t<sub>SU:DAT</sub> ≥ 250 ns must then be met. This is automatically the case if the device does not stretch the LOW period of the SCL signal. If such device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line t<sub>rmax</sub> + t<sub>SU;DAT</sub> = 1000 + 250 = 1250 ns (according to the Standard-Mode I2C-bus specification) before the SCL line is released. Table 36. AC Characteristics of the $I^2C$ SDA and SCL Pins for $V_{DD}\!<\!3.0$ V (Fast Mode Not Supported) | Symbol | Description | | rd Mode | Fast I | Units | | |-----------------------|----------------------------------------------------------------------------------------------|-----|---------|--------|-------|--------| | Symbol | | | Max | Min | Max | Ullits | | F <sub>SCLI2C</sub> | SCL clock frequency | 0 | 100 | _ | _ | kHz | | T <sub>HDSTAI2C</sub> | Hold time (repeated) START condition. After this period, the first clock pulse is generated. | 4.0 | - | _ | - | μS | | T <sub>LOWI2C</sub> | LOW period of the SCL clock | 4.7 | _ | _ | _ | μS | | T <sub>HIGHI2C</sub> | HIGH period of the SCL clock | 4.0 | _ | _ | _ | μS | | T <sub>SUSTAI2C</sub> | Setup time for a repeated START condition | 4.7 | _ | _ | _ | μS | | T <sub>HDDATI2C</sub> | Data hold time | 0 | _ | _ | _ | μS | | T <sub>SUDATI2C</sub> | Data setup time | 250 | _ | _ | _ | ns | | T <sub>SUSTOI2C</sub> | Setup time for STOP condition | 4.0 | _ | _ | _ | μS | | T <sub>BUFI2C</sub> | Bus free time between a STOP and START condition | 4.7 | - | _ | _ | μS | | T <sub>SPI2C</sub> | Pulse width of spikes are suppressed by the input filter. | _ | _ | - | _ | ns | Figure 15. Definition for Timing for Fast/Standard Mode on the I<sup>2</sup>C Bus ## **Packaging Information** This section illustrates the packaging specifications for the CY8C23x33 PSoC device, along with the thermal impedances for each package, solder reflow peak temperature, and the typical package capacitance on crystal pins. Figure 16. 32-Pin (5x5 mm) QFN 1. MATCH AREA IS SOLDERABLE EXPOSED PAD 2. BASED ON REF JEDEC # MO-248 3. PACKAGE WEIGHT: 0.0388g 4. DIMENSIONS ARE IN MILLIMETERS 001-42168 \*D 51-85079 \*E Figure 17. 28-Pin (210-Mil) SSOP ### **Thermal Impedances** Table 37. Thermal Impedances by Package | Package | Typical θ <sub>JA</sub> <sup>[22]</sup> | |---------|-----------------------------------------| | 32 QFN | 19.4 °C/W | | 28 SSOP | 95 °C/W | ### **Capacitance on Crystal Pins** Table 38. Typical Package Capacitance on Crystal Pins | Package | Package Capacitance | |---------|---------------------| | 32 QFN | 2.0 pF | | 28 SSOP | 2.8 pF | ### **Solder Reflow Peak Temperature** Following is the minimum solder reflow peak temperature to achieve good solderability. Table 39. Solder Reflow Peak Temperature | Package | Maximum Peak Temperature | Time at Maximum Peak Temperature | |---------|--------------------------|----------------------------------| | 32 QFN | 260 °C | 30 s | | 28 SSOP | 260 °C | 30 s | ## **Ordering Information** The following table lists the CY8C23X33 PSoC device family key package features and ordering codes. Table 40. CY8C23X33 PSoC Device Family Key Features and Ordering Information | Package | Ordering<br>Code | Flash<br>(Kbytes) | RAM<br>(Bytes) | Temperature<br>Range | Digital Blocks<br>(Rows of 4) | Analog Blocks<br>(Columns of 3) | Digital I/O Pins | Analog Inputs | Analog Outputs | XRES Pin | |------------------------------------------|-------------------|-------------------|----------------|----------------------|-------------------------------|---------------------------------|------------------|---------------|----------------|----------| | 32 Pin QFN | CY8C23533-24LQXI | 8 | 256 | –40 °C to +85 °C | 4 | 4 | 26 | 12 | 2 | Yes | | 32 Pin QFN (Tape and Reel) | CY8C23533-24LQXIT | 8 | 256 | −40 °C to +85 °C | 4 | 4 | 26 | 12 | 2 | Yes | | 28 Pin (210 Mil) SSOP | CY8C23433-24PVXI | 8 | 256 | -40 °C to +85 °C | 4 | 4 | 26 | 12 | 2 | No | | 28 Pin (210 Mil) SSOP<br>(Tape and Reel) | CY8C23433-24PVXIT | 8 | 256 | –40 °C to +85 °C | 4 | 4 | 26 | 12 | 2 | No | ### **Ordering Code Definitions** Document Number: 001-44369 Rev. \*F ## **Acronyms** ## **Acronyms Used** Table 41 lists the acronyms that are used in this document. Table 41. Acronyms Used in this Datasheet | Acronym | Description | Acronym | <b>Description</b> million instructions per second | | | |---------|-----------------------------------------------------|---------|----------------------------------------------------|--|--| | AC | alternating current | MIPS | | | | | ADC | analog-to-digital converter | PCB | printed circuit board | | | | API | application programming interface | PGA | programmable gain amplifier | | | | CPU | central processing unit | PLL | phase-locked loop | | | | CRC | cyclic redundancy check | POR | power on reset | | | | CT | continuous time | PPOR | precision power on reset | | | | DAC | digital-to-analog converter | PRS | pseudo-random sequence | | | | DC | direct current | PSoC® | Programmable System-on-Chip | | | | DNL | differential nonlinearity | PWM | pulse width modulator | | | | DTMF | dual-tone multi-frequency | QFN | quad flat no leads | | | | ECO | external crystal oscillator | RTC | real time clock | | | | EEPROM | electrically erasable programmable read-only memory | SAR | successive approximation | | | | GPIO | general purpose I/O | SC | switched capacitor | | | | ICE | in-circuit emulator | SLIMO | slow IMO | | | | IDE | integrated development environment | SMP | switch mode pump | | | | ILO | internal low speed oscillator | SOIC | small-outline integrated circuit | | | | IMO | internal main oscillator | SPI™ | serial peripheral interface | | | | INL | integral nonlinearity | SRAM | static random access memory | | | | I/O | input/output | SROM | supervisory read only memory | | | | IrDA | infrared data association | SSOP | shrink small-outline package | | | | ISSP | in-system serial programming | UART | universal asynchronous reciever / transmitter | | | | LPC | low power comparator | USB | universal serial bus | | | | LVD | low voltage detect | WDT | watchdog timer | | | | MAC | multiply-accumulate | XRES | external reset | | | | MCU | microcontroller unit | | - | | | | | | | | | | ### **Reference Documents** Design Aids – Reading and Writing PSoC<sup>®</sup> Flash – AN2015 (001-40459) Understanding Datasheet Jitter Specifications for Cypress Timing Products – AN5054 (001-14503) ### **Document Conventions** #### **Units of Measure** Table 42 lists the unit sof measures. Table 42. Units of Measure | Symbol | Unit of Measure | Symbol | Unit of Measure | | |--------|-----------------------|--------|-------------------------|--| | kB | 1024 bytes | ms | millisecond | | | dB | decibels | ns | nanosecond | | | °C | degree Celsius | ps | picosecond | | | fF | femto farad | μV | microvolts | | | pF | picofarad | mV | millivolts | | | kHz | kilohertz | mVpp | millivolts peak-to-peak | | | MHz | megahertz | nV | nanovolts | | | LSB | least significant bit | V | volts | | | kΩ | kilohm | μW | microwatts | | | μA | microampere | W | watt | | | mA | milliampere | mm | millimeter | | | nA | nanoampere | ppm | parts per million | | | pA | pikoampere | % | percent | | | μs | microsecond | | | | #### **Numeric Conventions** Hexadecimal numbers are represented with all letters in uppercase with an appended lowercase 'h' (for example, '14h' or '3Ah'). Hexadecimal numbers may also be represented by a '0x' prefix, the C coding convention. Binary numbers have an appended lowercase 'b' (for example, 01010100b' or '01000011b'). Numbers not indicated by an 'h' or 'b' are decimals. ### **Glossary** active high 5. A logic signal having its asserted state as the logic 1 state. 6. A logic signal having the logic 1 state as the higher voltage of the two states. analog blocks The basic programmable opamp circuits. These are SC (switched capacitor) and CT (continuous time) blocks. These blocks can be interconnected to provide ADCs, DACs, multi-pole filters, gain stages, and much more. analog-to-digital (ADC) A device that changes an analog signal to a digital signal of corresponding magnitude. Typically, an ADC converts a voltage to a digital number. The digital-to-analog (DAC) converter performs the reverse operation. API (Application Programming Interface) A series of software routines that comprise an interface between a computer application and lower level services and functions (for example, user modules and libraries). APIs serve as building blocks for programmers that create software applications. asynchronous A signal whose data is acknowledged or acted upon immediately, irrespective of any clock signal. Bandgap reference A stable voltage reference design that matches the positive temperature coefficient of VT with the negative temperature coefficient of VBE, to produce a zero temperature coefficient (ideally) reference. bandwidth - 1. The frequency range of a message or information processing system measured in hertz. - 2. The width of the spectral region over which an amplifier (or absorber) has substantial gain (or loss); it is sometimes represented more specifically as, for example, full width at half maximum. bias - 1. A systematic deviation of a value from a reference value. - 2. The amount by which the average of a set of values departs from a reference value. - 3. The electrical, mechanical, magnetic, or other force (field) applied to a device to establish a reference level to operate the device. block - 1. A functional unit that performs a single function, such as an oscillator. - A functional unit that may be configured to perform one of several functions, such as a digital PSoC block or an analog PSoC block. buffer - A storage area for data that is used to compensate for a speed difference, when transferring data from one device to another. Usually refers to an area reserved for IO operations, into which data is read, or from which data is written. - 2. A portion of memory set aside to store data, often before it is sent to an external device or as it is received from an external device. - 3. An amplifier used to lower the output impedance of a system. bus - 1. A named connection of nets. Bundling nets together in a bus makes it easier to route nets with similar routing patterns. - 2. A set of signals performing a common function and carrying similar data. Typically represented using vector notation; for example, address[7:0]. - 3. One or more conductors that serve as a common connection for a group of related devices. clock The device that generates a periodic signal with a fixed frequency and duty cycle. A clock is sometimes used to synchronize different logic blocks. comparator An electronic circuit that produces an output voltage or current whenever two input levels simultaneously satisfy predetermined amplitude requirements. compiler A program that translates a high level language, such as C, into machine language. configuration In PSoC devices, the register space accessed when the XIO bit, in the CPU\_F register, space is set to '1'. crystal oscillator An oscillator in which the frequency is controlled by a piezoelectric crystal. Typically a piezoelectric crystal is less sensitive to ambient temperature than other circuit components. check (CRC) cyclic redundancy A calculation used to detect errors in data communications, typically performed using a linear feedback shift register. Similar calculations may be used for a variety of other purposes such as data compression. A bi-directional set of signals used by a computer to convey information from a memory location data bus to the central processing unit and vice versa. More generally, a set of signals used to convey data between digital functions. A hardware and software system that allows the user to analyze the operation of the system debugger under development. A debugger usually allows the developer to step through the firmware one step at a time, set break points, and analyze memory. dead band A period of time when neither of two or more signals are in their active state or in transition. digital blocks The 8-bit logic blocks that can act as a counter, timer, serial receiver, serial transmitter, CRC generator, pseudo-random number generator, or SPI. digital-to-analog (DAC) A device that changes a digital signal to an analog signal of corresponding magnitude. The analog- to-digital (ADC) converter performs the reverse operation. duty cycle The relationship of a clock period high time to its low time, expressed as a percent. Duplicates (provides an emulation of) the functions of one system with a different system, so that emulator the second system appears to behave like the first system. external reset (XRES) An active high signal that is driven into the PSoC device. It causes all operation of the CPU and blocks to stop and return to a pre-defined state. flash An electrically programmable and erasable, non-volatile technology that provides users with the programmability and data storage of EPROMs, plus in-system erasability. Non-volatile means that the data is retained when power is off. Flash block The smallest amount of Flash ROM space that may be programmed at one time and the smallest amount of Flash space that may be protected. A Flash block holds 64 bytes. frequency The number of cycles or events per unit of time, for a periodic function. The ratio of output current, voltage, or power to input current, voltage, or power, respectively. gain Gain is usually expressed in dB. I<sup>2</sup>C A two-wire serial computer bus by Philips Semiconductors (now NXP Semiconductors). I2C is an Inter-Integrated Circuit. It is used to connect low-speed peripherals in an embedded system. The original system was created in the early 1980s as a battery control interface, but it was later used as a simple internal bus system for building control electronics. I2C uses only two bi-directional pins, clock and data, both running at +5V and pulled high with resistors. The bus operates at 100 kbits/second in standard mode and 400 kbits/second in fast mode. **ICE** The in-circuit emulator that allows users to test the project in a hardware environment, while viewing the debugging device activity in a software environment (PSoC Designer). input/output (I/O) A device that introduces data into or extracts data from a system. interrupt A suspension of a process, such as the execution of a computer program, caused by an event external to that process, and performed in such a way that the process can be resumed. interrupt service routine (ISR) A block of code that normal code execution is diverted to when the M8C receives a hardware interrupt. Many interrupt sources may each exist with its own priority and individual ISR code block. Each ISR code block ends with the RETI instruction, returning the device to the point in the program where it left normal program execution. jitter 1. A misplacement of the timing of a transition from its ideal position. A typical form of corruption that occurs on serial data streams. 2. The abrupt and unwanted variations of one or more signal characteristics, such as the interval between successive pulses, the amplitude of successive cycles, or the frequency or phase of successive cycles. (LVD) low-voltage detect A circuit that senses VDD and provides an interrupt to the system when VDD falls lower than a selected threshold. M8C An 8-bit Harvard-architecture microprocessor. The microprocessor coordinates all activity inside a PSoC by interfacing to the Flash, SRAM, and register space. A device that controls the timing for data exchanges between two devices. Or when devices are master device > cascaded in width, the master device is the one that controls the timing for data exchanges between the cascaded devices and an external interface. The controlled device is called the slave device. microcontroller An integrated circuit chip that is designed primarily for control systems and products. In addition to a CPU, a microcontroller typically includes memory, timing circuits, and IO circuitry. The reason for this is to permit the realization of a controller with a minimal quantity of chips, thus achieving maximal possible miniaturization. This in turn, reduces the volume and the cost of the controller. The microcontroller is normally not used for general-purpose computation as is a microprocessor. mixed-signal The reference to a circuit containing both analog and digital techniques and components. modulator A device that imposes a signal on a carrier. noise 1. A disturbance that affects a signal and that may distort the information carried by the signal. 2. The random variations of one or more characteristics of any entity such as voltage, current, or data. oscillator A circuit that may be crystal controlled and is used to generate a clock frequency. A technique for testing transmitting data. Typically, a binary digit is added to the data to make the sum of all the digits of the binary data either always even (even parity) or always odd (odd parity). phase-locked loop (PLL) parity An electronic circuit that controls an oscillator so that it maintains a constant phase angle relative to a reference signal. pinouts The pin number assignment: the relation between the logical inputs and outputs of the PSoC device and their physical counterparts in the printed circuit board (PCB) package. Pinouts involve pin numbers as a link between schematic and PCB design (both being computer generated files) and may also involve pin names. port A group of pins, usually eight. power on reset (POR) A circuit that forces the PSoC device to reset when the voltage is lower than a pre-set level. This is one type of hardware reset. PSoC<sup>®</sup> Cypress Semiconductor's PSoC<sup>®</sup> is a registered trademark and Programmable System-on- Chip™ is a trademark of Cypress. PSoC Designer™ The software for Cypress' Programmable System-on-Chip technology. pulse width modulator (PWM) An output in the form of duty cycle which varies as a function of the applied measurand RAM An acronym for random access memory. A data-storage device from which data can be read out and new data can be written in. register A storage device with a specific capacity, such as a bit or byte. reset A means of bringing a system back to a know state. See hardware reset and software reset. ROM An acronym for read only memory. A data-storage device from which data can be read out, but new data cannot be written in. serial 1. Pertaining to a process in which all events occur one after the other. 2. Pertaining to the sequential or consecutive occurrence of two or more related activities in a single device or channel. settling time The time it takes for an output signal or value to stabilize after the input has changed from one value to another. shift register A memory storage device that sequentially shifts a word either left or right to output a stream of serial data. slave device A device that allows another device to control the timing for data exchanges between two devices. Or when devices are cascaded in width, the slave device is the one that allows another device to control the timing of data exchanges between the cascaded devices and an external interface. The controlling device is called the master device. SRAM An acronym for static random access memory. A memory device allowing users to store and retrieve data at a high rate of speed. The term static is used because, after a value has been loaded into an SRAM cell, it remains unchanged until it is explicitly altered or until power is removed from the device. SROM An acronym for supervisory read only memory. The SROM holds code that is used to boot the device, calibrate circuitry, and perform Flash operations. The functions of the SROM may be accessed in normal user code, operating from Flash. stop bit A signal following a character or block that prepares the receiving device to receive the next character or block. synchronous 1. A signal whose data is not acknowledged or acted upon until the next active edge of a clock signal. 2. A system whose operation is synchronized by a clock signal. tri-state A function whose output can adopt three states: 0, 1, and Z (high-impedance). The function does not drive any value in the Z state and, in many respects, may be considered to be disconnected from the rest of the circuit, allowing another output to drive the same net. UART A UART or universal asynchronous receiver-transmitter translates between parallel bits of data and serial bits. user modules Pre-build, pre-tested hardware/firmware peripheral functions that take care of managing and configuring the lower level Analog and Digital PSoC Blocks. User Modules also provide high level API (Application Programming Interface) for the peripheral function. user space The bank 0 space of the register map. The registers in this bank are more likely to be modified during normal program execution and not just during initialization. Registers in bank 1 are most likely to be modified only during the initialization phase of the program. V<sub>DD</sub> A name for a power net meaning "voltage drain." The most positive power supply signal. Usually 5 V or 3.3 V. V<sub>SS</sub> A name for a power net meaning "voltage source." The most negative power supply signal. watchdog timer A timer that must be serviced periodically. If it is not serviced, the CPU resets after a specified period of time. # **Document History Page** | Document Title: CY8C23433, CY8C23533 PSoC <sup>®</sup> Programmable System-on-Chip™<br>Document Number: 001-44369 | | | | | | |-------------------------------------------------------------------------------------------------------------------|---------|--------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Revision | ECN | Orig. of<br>Change | Submission<br>Date | Description of Change | | | ** | 2044848 | KIY/AESA | 01/30/2008 | Data sheet creation | | | *A | 2482967 | HMI/AESA | 05/14/2008 | Moved from Preliminary to Final. Part number changed to CY8C23433, CY8C23533. Adjusted placement of the block diagram; updated description of DAC; updated package pinout description, updated POR and LVD spec, Added Csc, Flash Vdd, SAR ADC spec. Updated package diagram 001-42168 to *A. Updated data sheet template. | | | *B | 2616862 | OGNE/AESA | 12/05/2008 | Changed title to: "CY8C23433, CY8C23533 PSoC® Programmable System-on-Chip™" Updated package diagram 001-42168 to *C. Changed names of registers on page 11. "SARADC_C0" to "SARADC_CR0" "SARADC_C1" to "SARADC_CR1" | | | *C | 2883928 | JVY | 02/24/2010 | Updated the following parameters: DC <sub>ILO,</sub> SR <sub>POWERUP</sub> , F32K_U, F <sub>IMO6</sub> , T <sub>POWERUP</sub> , T <sub>ERASE_ALL</sub> , T <sub>PROGRAM_HOT</sub> , T <sub>PROGRAM_COLD</sub> Updated package diagrams Added Table of Contents | | | *D | 3118801 | NJF | 12/23/10 | Updated PSoC Device Characteristics table . Added DC I <sup>2</sup> C Specifications table. Added Tjit_IMO specification, removed existing jitter specifications. Updated 3.3 V operational amplifier specifications and DC analog reference specifications tables. Updated Units of Measure, Acronyms, Glossary, and References sections. Updated solder reflow specifications. No specific changes were made to AC Digital Block Specifications table and I <sup>2</sup> C Timing Diagram. They were updated for clearer understanding. Updated Figure 13 since the labelling for y-axis was incorrect. Added ordering code definitions. | | | *E | 3283782 | SHOB | 08/16/11 | Updated Getting Started, Development Tools and Designing with PSoC Designer. Updated Solder Reflow Peak Temperature Removed reference to obsolete Application Note AN2012. | | | *F | 3598316 | LURE/XZNG | 04/24/2012 | Changed the PWM description string from "8- to 32-bit" to "8- and 16-bit". | | ### Sales, Solutions, and Legal Information #### Worldwide Sales and Design Support Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. #### **Products** Automotive cypress.com/go/automotive Clocks & Buffers cypress.com/go/clocks Interface cypress.com/go/interface cypress.com/go/powerpsoc cypress.com/go/powerpsoc cypress.com/go/plc Memory cypress.com/go/memory Optical & Image Sensing cypress.com/go/image PSoC cypress.com/go/psoc cypress.com/go/touch USB Controllers cypress.com/go/USB cypress.com/go/Wireless/RF cypress.com/go/wireless #### **PSoC Solutions** psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 5 © Cypress Semiconductor Corporation, 2008-2012. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress. Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement. Document Number: 001-44369 Rev. \*F Revised August 16, 2011 Page 52 of 52