

# CY8C29466, CY8C29666

# Automotive PSoC<sup>®</sup> Programmable System-on-Chip™

# Features

- Automotive Electronics Council (AEC) Q100 qualified
- Powerful Harvard-architecture processor
  - □ M8C processor speeds up to 24 MHz
  - □ Two 8 × 8 multiply, 32-bit accumulate
  - Low power at high speed
  - Operating voltage: 3.0 V to 5.25 V
  - □ Automotive temperature range: -40 °C to +85 °C

## ■ Advanced peripherals (PSoC<sup>®</sup> blocks)

- □ 12 rail-to-rail analog PSoC blocks provide:
  - Up to 14-bit analog-to-digital converters (ADCs)
  - Up to 9-bit digital-to-analog converters (DACs)
  - Programmable gain amplifiers (PGAs)
  - Programmable filters and comparators
- □ 16 digital PSoC blocks provide:
  - 8- to 32-bit timers, counters, and pulse width modulators (PWMs)
- Cyclic redundancy check (CRC) and pseudo-random sequence (PRS) modules
- Full- or half-duplex UART
- · SPI master or slave
- · Connectable to all general purpose I/O (GPIO) pins
- Complex peripherals by combining blocks
- Precision, programmable clocking
  - □ Internal ±5% 24- and 48-MHz oscillator
  - High accuracy 24 MHz with optional 32.768 kHz crystal and phase-locked loop (PLL)
  - Optional external oscillator, up to 24 MHz
  - Internal low-speed, low-power oscillator for watchdog and sleep functionality
- Flexible on-chip memory
  - 32 KB flash program storage, 1000 erase/write cycles
  - □ 2 KB SRAM data storage
  - In-system serial programming (ISSP)
  - Partial flash updates
  - Flexible protection modes
  - EEPROM emulation in flash
- Programmable pin configurations
  - □ 25 mA sink, 10 mA drive on all GPIOs
  - Pull-up, pull-down, high Z, strong, or open drain drive modes on all GPIOs
  - □ Up to 12 analog inputs on GPIOs<sup>[1]</sup>
  - Four 30 mA analog outputs on GPIOs
  - Configurable interrupt on all GPIOs

- Additional system resources
  - □ Inter-Integrated Circuit (I<sup>2</sup>C<sup>™</sup>) slave, master, or multimaster operation up to 400 kHz
  - Watchdog and sleep timers
  - User-configurable low-voltage detection (LVD)
  - Integrated supervisory circuit
  - On-chip precision voltage reference
- Complete development tools
  - □ Free development software (PSoC Designer<sup>™</sup>)
  - □ Full featured, in-circuit emulator (ICE) and programmer
  - □ Full-speed emulation
  - Complex breakpoint structure
  - □ 128 KB trace memory

# Logic Block Diagram



Note

1. There are eight standard analog inputs on the GPIO. The other four analog inputs connect from the GPIO directly to specific switched-capacitor block inputs. See the PSoC Technical Reference Manual for more details

**Cypress Semiconductor Corporation** Document Number: 001-12899 Rev. \*G 198 Champion Court

San Jose, CA 95134-1709 • 408-943-2600 Revised March 6, 2012



# CY8C29466, CY8C29666

# Contents

| PSoC Functional Overview          | 3  |
|-----------------------------------|----|
| The Digital System                | 3  |
| The Analog System                 | 4  |
| Additional System Resources       | 5  |
| PSoC Device Characteristics       | 5  |
| Getting Started                   | 6  |
| Application Notes                 | 6  |
| Development Kits                  | 6  |
| Training                          | 6  |
| CYPros Consultants                | 6  |
| Solutions Library                 |    |
| Technical Support                 | 6  |
| Development Tools                 |    |
| PSoC Designer Software Subsystems |    |
| Designing with PSoC Designer      | 8  |
| Select User Modules               | -  |
| Configure User Modules            |    |
| Organize and Connect              |    |
| Generate, Verify, and Debug       | 8  |
| Pinouts                           |    |
| 28-Pin Part Pinout                |    |
| 48-Pin Part Pinout                | 10 |
| Registers                         |    |
| Register Conventions              |    |
| Register Mapping Tables           |    |
| Electrical Specifications         |    |
| Absolute Maximum Ratings          |    |
| Operating Temperature             |    |
| DC Electrical Characteristics     |    |
| AC Electrical Characteristics     | 30 |
|                                   |    |

| Packaging Information                   |    |
|-----------------------------------------|----|
| Thermal Impedances                      | 41 |
| Capacitance on Crystal Pins             |    |
| Solder Reflow Specifications            | 41 |
| Tape and Reel Information               |    |
| Development Tool Selection              | 44 |
| Software                                |    |
| Development Kits                        |    |
| Evaluation Tools                        |    |
| Device Programmers                      |    |
| Accessories (Emulation and Programming) | 45 |
| Ordering Information                    |    |
| Ordering Code Definitions               |    |
| Reference Information                   |    |
| Acronyms                                |    |
| Reference Documents                     |    |
| Document Conventions                    |    |
| Glossary                                |    |
| Document History Page                   | 53 |
| Sales, Solutions, and Legal Information | 54 |
| Worldwide Sales and Design Support      | 54 |
| Products                                |    |
| PSoC Solutions                          |    |
|                                         |    |



# **PSoC Functional Overview**

The PSoC programmable system-on-chip family consists of many devices with On-Chip Controllers. These devices are designed to replace multiple traditional microcontroller unit (MCU)-based system components with one, low cost single-chip programmable device. PSoC devices include configurable blocks of analog and digital logic, as well as programmable interconnects. This architecture enables the user to create customized peripheral configurations that match the requirements of each individual application. Additionally, a fast central processing unit (CPU), flash program memory, SRAM data memory, and configurable I/O are included in a range of convenient pinouts and packages.

The PSoC architecture, as illustrated in the Logic Block Diagram on page 1, is comprised of four main areas: PSoC core, digital system, analog system, and system resources. Configurable global buses allow all the device resources to be combined into a complete custom system. The automotive PSoC CY8C29x66 family can have up to three I/O ports that connect to the global digital and analog interconnects, providing access to 16 digital blocks and 12 analog blocks.

The PSoC core is a powerful engine that supports a rich feature set. The core includes a CPU, memory, clocks, and configurable GPIOs.

The M8C CPU core is a powerful processor with speeds up to 24 MHz, providing a four million instructions per second (MIPS), 8-bit Harvard-architecture microprocessor. The CPU uses an interrupt controller with 25 vectors, to simplify programming of real time embedded events. Program execution is timed and protected using the included sleep timer and watchdog timer (WDT).

Memory includes 32 KB of flash for program storage and 2 KB of SRAM for data storage. Program flash uses four protection levels on blocks of 64 bytes, allowing customized software intellectual property (IP) protection.

The PSoC device incorporates flexible internal clock generators, including a 24-MHz internal main oscillator (IMO) accurate to ±5% over temperature and voltage. A low power 32-kHz internal low-speed oscillator (ILO) is provided for the sleep timer and WDT. If crystal accuracy is desired, the 32.768-kHz external crystal oscillator (ECO) is available for use as a real time clock (RTC) and can optionally generate a crystal-accurate 24-MHz system clock using a PLL. The clocks, together with programmable clock dividers (as a system resource), provide the flexibility to integrate almost any timing requirement into the PSoC device.

PSoC GPIOs provide connection to the CPU, digital resources, and analog resources of the device. Each pin's drive mode may be selected from eight options, allowing great flexibility in external interfacing. Every pin also has the capability to generate a system interrupt.

#### The Digital System

The digital system is composed of 16 digital PSoC blocks. Each block is an 8-bit resource that can be used alone or combined with other blocks to form 8-, 16-, 24-, and 32-bit peripherals, which are called user modules. Digital peripheral configurations include those listed here.

- PWMs (8- to 32-bit)
- PWMs with deadband (8- to 24-bit)
- Counters (8- to 32-bit)
- Timers (8- to 32-bit)
- Full- or half-duplex 8-bit UART with selectable parity
- SPI master and slave
- I<sup>2</sup>C master, slave, or multimaster (implemented in a dedicated  $I^2$ C block)
- Cyclic redundancy checker/generator (16-bit)
- Infrared Data Association (IrDA)
- PRS generators (8- to 32-bit)

The digital blocks can be connected to any GPIO through a series of global buses that can route any signal to any pin. The buses also allow for signal multiplexing and for performing logic operations. This configurability frees your designs from the constraints of a fixed peripheral controller.

Digital blocks are provided in rows of four, where the number of blocks varies by PSoC device family. This allows the optimum choice of system resources for your application. Family resources are shown in Table 1 on page 5.

#### Figure 1. Digital System Block Diagram





### The Analog System

The analog system is composed of 12 configurable blocks, each comprised of an opamp circuit allowing the creation of complex analog signal flows. Analog peripherals are very flexible and can be customized to support specific application requirements. Some of the common PSoC analog functions for this device (most available as user modules) are as follows:

- ADCs (up to four, with 6- to 14-bit resolution, selectable as incremental, delta-sigma, or successive approximation register (SAR))
- Filters (two- and four-pole band pass, low pass, and notch)
- Amplifiers (up to four, with selectable gain up to 48x)
- Instrumentation amplifiers (up to two, with selectable gain up to 93x)
- Comparators (up to four, with 16 selectable thresholds)
- DACs (up to four, with 6- to 9-bit resolution)
- Multiplying DACs (up to four, with 6- to 9-bit resolution)
- High current output drivers (four with 30-mA drive)
- 1.3-V reference (as a system resource)
- DTMF Dialer
- Modulators
- Correlators
- Peak Detectors
- Many other topologies possible

Analog blocks are provided in columns of three, which includes one continuous time (CT) and two switched capacitor (SC) blocks, as shown in Figure 2.



#### Figure 2. Analog System Block Diagram



#### Additional System Resources

System resources, some of which have been previously listed, provide additional capability useful for complete systems. Additional resources include a multiplier, decimator, LVD, and power-on reset (POR). Brief statements describing the merits of each system resource are given below:

- Digital clock dividers provide three customizable clock frequencies for use in applications. The clocks can be routed to both the digital and analog systems. Additional clocks can be generated using digital PSoC blocks as clock dividers.
- Two multiply accumulates (MACs) provide fast 8-bit multiplier with 32-bit accumulate to assist in both general math as well as digital filters.

- The decimator provides a custom hardware filter for digital signal processing applications including the creation of delta-sigma ADCs.
- The I<sup>2</sup>C module provides 0 to 400 kHz communication over two wires. Slave, master, and multimaster modes are all supported.
- LVD interrupts can signal the application of falling voltage levels, while the advanced POR circuit eliminates the need for a system supervisor.
- An internal 1.3-V voltage reference provides an absolute reference for the analog system, including ADCs and DACs.

#### **PSoC Device Characteristics**

Depending on your PSoC device characteristics, the digital and analog systems can have a varying number of digital and analog blocks. The following table lists the resources available for specific PSoC device groups. The PSoC device covered by this data sheet is highlighted in Table 1.

| PSoC Part<br>Number       | Digital<br>I/O | Digital<br>Rows | Digital<br>Blocks | Analog<br>Inputs | Analog<br>Outputs | Analog<br>Columns | Analog<br>Blocks               | SRAM<br>Size | Flash<br>Size |
|---------------------------|----------------|-----------------|-------------------|------------------|-------------------|-------------------|--------------------------------|--------------|---------------|
| CY8C29x66 <sup>[2]</sup>  | up to 64       | 4               | 16                | up to 12         | 4                 | 4                 | 12                             | 2 K          | 32 K          |
| CY8C28xxx                 | up to 44       | up to 3         | up to 12          | up to 44         | up to 4           | up to 6           | up to<br>12 + 4 <sup>[3]</sup> | 1 K          | 16 K          |
| CY8C27x43                 | up to 44       | 2               | 8                 | up to 12         | 4                 | 4                 | 12                             | 256          | 16 K          |
| CY8C24x94 <sup>[2]</sup>  | up to 56       | 1               | 4                 | up to 48         | 2                 | 2                 | 6                              | 1 K          | 16 K          |
| CY8C24x23A <sup>[2]</sup> | up to 24       | 1               | 4                 | up to 12         | 2                 | 2                 | 6                              | 256          | 4 K           |
| CY8C23x33                 | up to 26       | 1               | 4                 | up to 12         | 2                 | 2                 | 4                              | 256          | 8 K           |
| CY8C22x45 <sup>[2]</sup>  | up to 38       | 2               | 8                 | up to 38         | 0                 | 4                 | 6 <sup>[3]</sup>               | 1 K          | 16 K          |
| CY8C21x45 <sup>[2]</sup>  | up to 24       | 1               | 4                 | up to 24         | 0                 | 4                 | 6 <sup>[3]</sup>               | 512          | 8 K           |
| CY8C21x34 <sup>[2]</sup>  | up to 28       | 1               | 4                 | up to 28         | 0                 | 2                 | 4 <sup>[3]</sup>               | 512          | 8 K           |
| CY8C21x23                 | up to 16       | 1               | 4                 | up to 8          | 0                 | 2                 | 4 <sup>[3]</sup>               | 256          | 4 K           |
| CY8C20x34 <sup>[2]</sup>  | up to 28       | 0               | 0                 | up to 28         | 0                 | 0                 | 3 <sup>[3,4]</sup>             | 512          | 8 K           |
| CY8C20xx6                 | up to 36       | 0               | 0                 | up to 36         | 0                 | 0                 | 3 <sup>[3,4]</sup>             | up to 2 K    | up to 32 K    |

#### Table 1. PSoC Device Characteristics

#### Notes

2. Automotive qualified devices available in this group.

3. Limited analog functionality.

4. Two analog blocks and one  $CapSense^{\mathbb{R}}$  block.



# **Getting Started**

For in depth information, along with detailed programming details, see the *PSoC*<sup>®</sup> *Technical Reference Manual*.

For up-to-date ordering, packaging, and electrical specification information, see the latest PSoC device datasheets on the web.

## **Application Notes**

Cypress application notes are an excellent introduction to the wide variety of possible PSoC designs.

#### **Development Kits**

PSoC Development Kits are available online from and through a growing number of regional and global distributors, which include Arrow, Avnet, Digi-Key, Farnell, Future Electronics, and Newark.

## Training

Free PSoC technical training (on demand, webinars, and workshops), which is available online via www.cypress.com, covers a wide variety of topics and skill levels to assist you in your designs.

### **CYPros Consultants**

Certified PSoC consultants offer everything from technical assistance to completed PSoC designs. To contact or become a PSoC consultant go to the CYPros Consultants web site.

### **Solutions Library**

Visit our growing library of solution focused designs. Here you can find various application designs that include firmware and hardware design files that enable you to complete your designs quickly.

## **Technical Support**

Technical support – including a searchable Knowledge Base articles and technical forums – is also available online. If you cannot find an answer to your question, call our Technical Support hotline at 1-800-541-4736.



# **Development Tools**

PSoC Designer<sup>™</sup> is the revolutionary Integrated Design Environment (IDE) that you can use to customize PSoC to meet your specific application requirements. PSoC Designer software accelerates system design and time to market. Develop your applications using a library of precharacterized analog and digital peripherals (called user modules) in a drag-and-drop design environment. Then, customize your design by leveraging the dynamically generated application programming interface (API) libraries of code. Finally, debug and test your designs with the integrated debug environment, including in-circuit emulation and standard software debug features. PSoC Designer includes:

- Application editor graphical user interface (GUI) for device and user module configuration and dynamic reconfiguration
- Extensive user module catalog
- Integrated source-code editor (C and assembly)
- Free C compiler with no size restrictions or time limits
- Built-in debugger
- In-circuit emulation
- Built-in support for communication interfaces:
- $\Box$  Hardware and software I<sup>2</sup>C slaves and masters
- □ Full-speed USB 2.0
- Up to four full-duplex universal asynchronous receiver/transmitters (UARTs), SPI master and slave, and wireless

PSoC Designer supports the entire library of PSoC 1 devices and runs on Windows XP, Windows Vista, and Windows 7.

#### **PSoC Designer Software Subsystems**

#### Design Entry

In the chip-level view, choose a base device to work with. Then select different onboard analog and digital components that use the PSoC blocks, which are called user modules. Examples of user modules are analog-to-digital converters (ADCs), digital-to-analog converters (DACs), amplifiers, and filters. Configure the user modules for your chosen application and connect them to each other and to the proper pins. Then generate your project. This prepopulates your project with APIs and libraries that you can use to program your application.

The tool also supports easy development of multiple configurations and dynamic reconfiguration. Dynamic reconfiguration makes it possible to change configurations at run time. In essence, this allows you to use more than 100 percent of PSoC's resources for a given application.

#### Code Generation Tools

The code generation tools work seamlessly within the PSoC Designer interface and have been tested with a full range of debugging tools. You can develop your design in C, assembly, or a combination of the two.

**Assemblers**. The assemblers allow you to merge assembly code seamlessly with C code. Link libraries automatically use absolute addressing or are compiled in relative mode, and linked with other software modules to get absolute addressing.

**C Language Compilers.** C language compilers are available that support the PSoC family of devices. The products allow you to create complete C programs for the PSoC family devices. The optimizing C compilers provide all of the features of C, tailored to the PSoC architecture. They come complete with embedded libraries providing port and bus operations, standard keypad and display support, and extended math functionality.

#### Debugger

PSoC Designer has a debug environment that provides hardware in-circuit emulation, allowing you to test the program in a physical system while providing an internal view of the PSoC device. Debugger commands allow you to read and program and read and write data memory, and read and write I/O registers. You can read and write CPU registers, set and clear breakpoints, and provide program run, halt, and step control. The debugger also allows you to create a trace buffer of registers and memory locations of interest.

#### Online Help System

The online help system displays online, context-sensitive help. Designed for procedural and quick reference, each functional subsystem has its own context-sensitive help. This system also provides tutorials and links to FAQs and an Online Support Forum to aid the designer.

#### In-Circuit Emulator

A low-cost, high-functionality In-Circuit Emulator (ICE) is available for development support. This hardware can program single devices.

The emulator consists of a base unit that connects to the PC using a USB port. The base unit is universal and operates with all PSoC devices. Emulation pods for each device family are available separately. The emulation pod takes the place of the PSoC device in the target board and performs full-speed (24-MHz) operation.





# **Designing with PSoC Designer**

The development process for the PSoC® device differs from that of a traditional fixed function microprocessor. The configurable analog and digital hardware blocks give the PSoC architecture a unique flexibility that pays dividends in managing specification change during development and by lowering inventory costs. These configurable resources, called PSoC Blocks, have the ability to implement a wide variety of user-selectable functions. The PSoC development process is summarized in four steps:

- 1. Select User Modules.
- 2. Configure user modules.
- 3. Organize and connect.
- 4. Generate, verify, and debug.

#### Select User Modules

PSoC Designer provides a library of prebuilt, pretested hardware peripheral components called "user modules." User modules make selecting and implementing peripheral devices, both analog and digital, simple.

#### **Configure User Modules**

Each user module that you select establishes the basic register settings that implement the selected function. They also provide parameters and properties that allow you to tailor their precise configuration to your particular application. For example, a pulse width modulator (PWM) User Module configures one or more digital PSoC blocks, one for each 8 bits of resolution. The user module parameters permit you to establish the pulse width and duty cycle. Configure the parameters and properties to correspond to your chosen application. Enter values directly or by selecting values from drop-down menus. All the user modules are documented in datasheets that may be viewed directly in PSoC Designer or on the Cypress website. These user module datasheets explain the internal operation of the user module and provide performance specifications. Each datasheet describes the use of each user module parameter, and other information you may need to successfully implement your design.

#### **Organize and Connect**

You build signal chains at the chip level by interconnecting user modules to each other and the I/O pins. You perform the selection, configuration, and routing so that you have complete control over all on-chip resources.

#### Generate, Verify, and Debug

When you are ready to test the hardware configuration or move on to developing code for the project, you perform the "Generate Configuration Files" step. This causes PSoC Designer to generate source code that automatically configures the device to your specification and provides the software for the system. The generated code provides application programming interfaces (APIs) with high-level functions to control and respond to hardware events at run time and interrupt service routines that you can adapt as needed.

A complete code development environment allows you to develop and customize your applications in either C, assembly language, or both.

The last step in the development process takes place inside PSoC Designer's debugger (access by clicking the Connect icon). PSoC Designer downloads the HEX image to the ICE where it runs at full speed. PSoC Designer debugging capabilities rival those of systems costing many times more. In addition to traditional single-step, run-to-breakpoint and watch-variable features, the debug interface provides a large trace buffer and allows you to define complex breakpoint events that include monitoring address and data bus values, memory locations and external signals.



# **Pinouts**

The automotive CY8C29x66 PSoC device is available in a variety of packages which are listed and illustrated in the following tables. Every port pin (labeled with a "P") is capable of digital I/O. However,  $V_{SS}$ ,  $V_{DD}$ , and XRES are not capable of digital I/O.

# 28-Pin Part Pinout

| Table 2. | 28-Pin | Part | Pinout | (SSOP) |
|----------|--------|------|--------|--------|
|----------|--------|------|--------|--------|

| Pin | Ту      | ре     | Pin             | Description                                                                                |  |  |  |
|-----|---------|--------|-----------------|--------------------------------------------------------------------------------------------|--|--|--|
| No. | Digital | Analog | Name            | Description                                                                                |  |  |  |
| 1   | I/O     | I      | P0[7]           | Analog column mux input                                                                    |  |  |  |
| 2   | I/O     | I/O    | P0[5]           | Analog column mux input and column output                                                  |  |  |  |
| 3   | I/O     | I/O    | P0[3]           | Analog column mux input and column output                                                  |  |  |  |
| 4   | I/O     | I      | P0[1]           | Analog column mux input                                                                    |  |  |  |
| 5   | I/O     |        | P2[7]           |                                                                                            |  |  |  |
| 6   | I/O     |        | P2[5]           |                                                                                            |  |  |  |
| 7   | I/O     | -      | P2[3]           | Direct switched capacitor block input                                                      |  |  |  |
| 8   | I/O     | I      | P2[1]           | Direct switched capacitor block input                                                      |  |  |  |
| 9   | Po      | wer    | V <sub>SS</sub> | Ground connection                                                                          |  |  |  |
| 10  | I/O     |        | P1[7]           | I <sup>2</sup> C serial clock (SCL)                                                        |  |  |  |
| 11  | I/O     |        | P1[5]           | I <sup>2</sup> C serial data (SDA)                                                         |  |  |  |
| 12  | I/O     |        | P1[3]           |                                                                                            |  |  |  |
| 13  | I/O     |        | P1[1]           | Crystal input (XTALin), I <sup>2</sup> C serial clock (SCL), ISSP-SCLK <sup>[5]</sup>      |  |  |  |
| 14  | Po      | wer    | V <sub>SS</sub> | Ground connection                                                                          |  |  |  |
| 15  | I/O     |        | P1[0]           | Crystal output (XTALout), I <sup>2</sup> C serial data<br>(SDA), ISSP-SDATA <sup>[5]</sup> |  |  |  |
| 16  | I/O     |        | P1[2]           |                                                                                            |  |  |  |
| 17  | I/O     |        | P1[4]           | Optional external clock (EXTCLK) input.                                                    |  |  |  |
| 18  | I/O     |        | P1[6]           |                                                                                            |  |  |  |
| 19  | Inj     | out    | XRES            | Active high external reset with internal<br>pull-down                                      |  |  |  |
| 20  | I/O     | I      | P2[0]           | Direct switched capacitor block input                                                      |  |  |  |
| 21  | I/O     | I      | P2[2]           | Direct switched capacitor block input                                                      |  |  |  |
| 22  | I/O     |        | P2[4]           | External analog ground (AGND)                                                              |  |  |  |
| 23  | I/O     |        | P2[6]           | External voltage reference (V <sub>REF</sub> )                                             |  |  |  |
| 24  | I/O     | I      | P0[0]           | Analog column mux input                                                                    |  |  |  |
| 25  | I/O     | I/O    | P0[2]           | Analog column mux input and column output                                                  |  |  |  |
| 26  | I/O     | I/O    | P0[4]           | Analog column mux input and column output                                                  |  |  |  |
| 27  | I/O     | I      | P0[6]           | Analog column mux input                                                                    |  |  |  |
| 28  | Po      | wer    | V <sub>DD</sub> | Supply voltage                                                                             |  |  |  |

**LEGEND**: A = Analog, I = Input, and O = Output.

#### Figure 3. CY8C29466 28-Pin PSoC Device



#### Note

5. These are the ISSP pins, which are not high Z when coming out of POR. See the PSoC Technical Reference Manual for details.



## **48-Pin Part Pinout**

#### Table 3. 48-Pin Part Pinout (SSOP)

| Pin | Ту      | ne     | Din             | ·                                                                                       |  |  |  |  |  |
|-----|---------|--------|-----------------|-----------------------------------------------------------------------------------------|--|--|--|--|--|
| No. | Digital | Analog | Pin<br>Name     | Description                                                                             |  |  |  |  |  |
| 1   | I/O     | l      | P0[7]           | Analog column mux input                                                                 |  |  |  |  |  |
| 2   | 1/O     | I/O    | P0[5]           | Analog column mux input and column output                                               |  |  |  |  |  |
| 3   | 1/O     | 1/O    | P0[3]           | Analog column mux input and column output                                               |  |  |  |  |  |
| 4   | 1/0     |        | P0[1]           | Analog column mux input                                                                 |  |  |  |  |  |
| 5   | 1/0     |        | P2[7]           | · · · · · · · · · · · · · · · · · · ·                                                   |  |  |  |  |  |
| 6   | 1/0     |        | P2[5]           |                                                                                         |  |  |  |  |  |
| 7   | 1/0     | 1      | P2[3]           | Direct switched capacitor block input                                                   |  |  |  |  |  |
| 8   | 1/0     | 1      | P2[1]           | Direct switched capacitor block input                                                   |  |  |  |  |  |
| 9   | I/O     |        | P4[7]           | production (1997)                                                                       |  |  |  |  |  |
| 10  | I/O     |        | P4[5]           |                                                                                         |  |  |  |  |  |
| 11  | I/O     |        | P4[3]           |                                                                                         |  |  |  |  |  |
| 12  | I/O     |        | P4[1]           |                                                                                         |  |  |  |  |  |
| 13  | Pov     | wer    | V <sub>SS</sub> | Ground connection                                                                       |  |  |  |  |  |
| 14  | I/O     |        | P3[7]           |                                                                                         |  |  |  |  |  |
| 15  | 1/0     |        | P3[5]           |                                                                                         |  |  |  |  |  |
| 16  | 1/0     |        | P3[3]           |                                                                                         |  |  |  |  |  |
| 17  | 1/0     |        | P3[1]           |                                                                                         |  |  |  |  |  |
| 18  | 1/0     |        | P5[3]           |                                                                                         |  |  |  |  |  |
| 19  | 1/0     |        | P5[1]           |                                                                                         |  |  |  |  |  |
| 20  | 1/0     |        | P1[7]           | I <sup>2</sup> C serial clock (SCL)                                                     |  |  |  |  |  |
| 21  | I/O     |        | P1[5]           | I <sup>2</sup> C serial data (SDA)                                                      |  |  |  |  |  |
| 22  | 1/0     |        | P1[3]           |                                                                                         |  |  |  |  |  |
| 23  | I/O     |        | P1[1]           | Crystal input (XTALin), I <sup>2</sup> C serial clock (SCL), ISSP-SCLK <sup>[6]</sup>   |  |  |  |  |  |
|     |         |        |                 | ISŚP-SCĹK <sup>[6]</sup>                                                                |  |  |  |  |  |
| 24  | Pov     | wer    | V <sub>SS</sub> | Ground connection                                                                       |  |  |  |  |  |
| 25  | I/O     |        | P1[0]           | Crystal output (XTALout), I <sup>2</sup> C Serial Data (SDA), ISSP-SDATA <sup>[6]</sup> |  |  |  |  |  |
| 26  | I/O     |        | P1[2]           |                                                                                         |  |  |  |  |  |
| 27  | I/O     |        | P1[4]           | Optional external clock (EXTCLK) input                                                  |  |  |  |  |  |
| 28  | I/O     |        | P1[6]           |                                                                                         |  |  |  |  |  |
| 29  | I/O     |        | P5[0]           |                                                                                         |  |  |  |  |  |
| 30  | I/O     |        | P5[2]           |                                                                                         |  |  |  |  |  |
| 31  | I/O     |        | P3[0]           |                                                                                         |  |  |  |  |  |
| 32  | I/O     |        | P3[2]           |                                                                                         |  |  |  |  |  |
| 33  | I/O     |        | P3[4]           |                                                                                         |  |  |  |  |  |
| 34  | I/O     |        | P3[6]           |                                                                                         |  |  |  |  |  |
| 35  |         | out    | XRES            | Active high external reset with internal<br>pull-down                                   |  |  |  |  |  |
| 36  | I/O     |        | P4[0]           |                                                                                         |  |  |  |  |  |
| 37  | I/O     |        | P4[2]           |                                                                                         |  |  |  |  |  |
| 38  | I/O     |        | P4[4]           |                                                                                         |  |  |  |  |  |
| 39  | I/O     |        | P4[6]           |                                                                                         |  |  |  |  |  |
| 40  | I/O     | 1      | P2[0]           | Direct switched capacitor block input                                                   |  |  |  |  |  |
| 41  | I/O     | I      | P2[2]           | Direct switched capacitor block input                                                   |  |  |  |  |  |
| 42  | I/O     |        | P2[4]           | External analog ground (AGND)                                                           |  |  |  |  |  |
| 43  | I/O     |        | P2[6]           | External voltage reference (V <sub>REF</sub> )                                          |  |  |  |  |  |
| 44  | I/O     |        | P0[0]           | Analog column mux input                                                                 |  |  |  |  |  |
| 45  | I/O     | I/O    | P0[2]           | Analog column mux input and column output                                               |  |  |  |  |  |
| 46  | I/O     | I/O    | P0[4]           | Analog column mux input and column output                                               |  |  |  |  |  |
| 47  | I/O     | I      | P0[6]           | Analog column mux input                                                                 |  |  |  |  |  |
| 48  | Po      | wer    | V <sub>DD</sub> | Supply voltage                                                                          |  |  |  |  |  |

**LEGEND**: A = Analog, I = Input, and O = Output.

#### Figure 4. CY8C29666 48-Pin PSoC Device

| ,                      |    |      |    | 1                                |
|------------------------|----|------|----|----------------------------------|
| Al, P0[7] 🗖            | 1  |      | 48 | ■ V <sub>DD</sub>                |
| AIO, P0[5] 🗖           | 2  |      | 47 | <b>=</b> P0[6], Al               |
| AIO, P0[3] 🗖           | 3  |      | 46 | P0[4], AIO                       |
| Al, P0[1] 🗖            | 4  |      | 45 | P0[2], AIO                       |
| P2[7] 🗖                | 5  |      | 44 | <b>=</b> P0[0], Al               |
| P2[5] 🗖                | 6  |      | 43 | P2[6], External V <sub>REF</sub> |
| Al, P2[3] 🗖            | 7  |      | 42 | P2[4], External AGND             |
| Al, P2[1] 🗖            | 8  |      | 41 | <b>=</b> P2[2], Al               |
| P4[7] 🗖                | 9  |      | 40 | <b>=</b> P2[0], Al               |
| P4[5] 🗖                | 10 |      | 39 | <b>=</b> P4[6]                   |
| P4[3] 🗖                | 11 |      | 38 | <b>=</b> P4[4]                   |
| P4[1] 🗖                | 12 | SSOP | 37 | <b>=</b> P4[2]                   |
| Vss 🖛                  | 13 |      |    | <b>=</b> P4[0]                   |
| P3[7] 🗖                | 14 |      |    | XRES                             |
| P3[5] 🗖                | 15 |      |    | <b>=</b> P3[6]                   |
| P3[3] 🗖                | 16 |      |    | <b>=</b> P3[4]                   |
| P3[1] 🗖                | 17 |      |    | <b>=</b> P3[2]                   |
| P5[3] 🗖                | 18 |      |    | <b>=</b> P3[0]                   |
| P5[1] 🗖                | 19 |      |    | <b>=</b> P5[2]                   |
| 12C SOL, P1[7] =       |    |      |    | <b>=</b> P5[0]                   |
| I2C SDA, P1[5] =       |    |      |    | <b>P</b> P1[6]                   |
| P1[3] 🗖                |    |      |    | P1[4], EXTCLK                    |
| XTALin, I2C SCL, P1[1] |    |      |    | <b>P</b> P1[2]                   |
| Vss 🖛                  | 24 |      | 25 | P1[0], I2C SDA, XTALout          |
|                        |    |      |    | 1                                |

Note6. These are the ISSP pins, which are not high Z when coming out of POR. See the *PSoC Technical Reference Manual* for details.



# Registers

#### **Register Conventions**

This section lists the registers of the automotive CY8C29x66 PSoC device. For detailed register information, refer to the *PSoC Technical Reference Manual.* 

The register conventions specific to this section are listed in the following table.

#### Table 4. Abbreviations

| Convention | Description                  |
|------------|------------------------------|
| R          | Read register or bit(s)      |
| W          | Write register or bit(s)     |
| L          | Logical register or bit(s)   |
| С          | Clearable register or bit(s) |
| #          | Access is bit specific       |

#### **Register Mapping Tables**

The PSoC device has a total register address space of 512 bytes. The register space is referred to as I/O space and is divided into two banks, bank 0 and bank 1. The XIO bit in the Flag register (CPU\_F) determines which bank the user is currently in. When the XIO bit is set to '1', the user is in bank 1.

**Note** In the following register mapping tables, blank fields are Reserved and must not be accessed.



#### Table 5. Register Map Bank 0 Table: User Space

|                      | <u> </u>       |            | Table: User |              |         |                 |              |      |            |              |        |
|----------------------|----------------|------------|-------------|--------------|---------|-----------------|--------------|------|------------|--------------|--------|
| Name                 | Addr (0, Hex)  |            | Name        | Addr (0,Hex) | Access  | Name            | Addr (0,Hex) |      | Name       | Addr (0,Hex) | Access |
| PRT0DR               | 00             | RW         | DBB20DR0    | 40           | #       | ASC10CR0        | 80           | RW   | RDI2RI     | C0           | RW     |
| PRT0IE               | 01             | RW         | DBB20DR1    | 41           | W       | ASC10CR1        | 81           | RW   | RDI2SYN    | C1           | RW     |
| PRT0GS               | 02             | RW         | DBB20DR2    | 42           | RW      | ASC10CR2        | 82           | RW   | RDI2IS     | C2           | RW     |
| PRT0DM2              | 03             | RW         | DBB20CR0    | 43           | #       | ASC10CR3        | 83           | RW   | RDI2LT0    | C3           | RW     |
| PRT1DR               | 04             | RW         | DBB21DR0    | 44           | #       | ASD11CR0        | 84           | RW   | RDI2LT1    | C4           | RW     |
| PRT1IE               | 05             | RW         | DBB21DR1    | 45           | W       | ASD11CR1        | 85           | RW   | RDI2RO0    | C5           | RW     |
| PRT1GS               | 06             | RW         | DBB21DR2    | 46           | RW      | ASD11CR2        | 86           | RW   | RDI2RO1    | C6           | RW     |
| PRT1DM2              | 07             | RW         | DBB21CR0    | 47           | #       | ASD11CR3        | 87           | RW   |            | C7           |        |
| PRT2DR               | 08             | RW         | DCB22DR0    | 48           | #       | ASC12CR0        | 88           | RW   | RDI3RI     | C8           | RW     |
| PRT2IE               | 09             | RW         | DCB22DR1    | 49           | W       | ASC12CR1        | 89           | RW   | RDI3SYN    | C9           | RW     |
| PRT2GS               | 0A             | RW         | DCB22DR2    | 4A           | RW      | ASC12CR2        | 8A           | RW   | RDI3IS     | CA           | RW     |
| PRT2DM2              | 0B             | RW         | DCB22CR0    | 4B           | #       | ASC12CR3        | 8B           | RW   | RDI3LT0    | CB           | RW     |
| PRT3DR               | 0C             | RW         | DCB23DR0    | 4C           | #       | ASD13CR0        | 8C           | RW   | RDI3LT1    | CC           | RW     |
| PRT3IE               | 0D             | RW         | DCB23DR1    | 4D           | W       | ASD13CR1        | 8D           | RW   | RDI3RO0    | CD           | RW     |
| PRT3GS               | 0E             | RW         | DCB23DR2    | 4E           | RW      | ASD13CR2        | 8E           | RW   | RDI3RO1    | CE           | RW     |
| PRT3DM2              | 0F             | RW         | DCB23CR0    | 4F           | #       | ASD13CR3        | 8F           | RW   |            | CF           |        |
| PRT4DR               | 10             | RW         | DBB30DR0    | 50           | #       | ASD20CR0        | 90           | RW   | CUR_PP     | D0           | RW     |
| PRT4IE               | 11             | RW         | DBB30DR1    | 51           | W       | ASD20CR1        | 91           | RW   | STK_PP     | D1           | RW     |
| PRT4GS               | 12             | RW         | DBB30DR2    | 52           | RW      | ASD20CR2        | 92           | RW   |            | D2           |        |
| PRT4DM2              | 13             | RW         | DBB30CR0    | 53           | #       | ASD20CR3        | 93           | RW   | IDX_PP     | D3           | RW     |
| PRT5DR               | 14             | RW         | DBB31DR0    | 54           | #       | ASC21CR0        | 94           | RW   | <br>MVR_PP | D4           | RW     |
| PRT5IE               | 15             | RW         | DBB31DR1    | 55           | W       | ASC21CR1        | 95           | RW   | MVW PP     | D5           | RW     |
| PRT5GS               | 16             | RW         | DBB31DR2    | 56           | RW      | ASC21CR2        | 96           | RW   | I2C CFG    | D6           | RW     |
| PRT5DM2              | 17             | RW         | DBB31CR0    | 57           | #       | ASC21CR3        | 97           | RW   | I2C SCR    | D7           | #      |
|                      | 18             |            | DCB32DR0    | 58           | #       | ASD22CR0        | 98           | RW   | I2C DR     | D8           | RW     |
|                      | 19             |            | DCB32DR1    | 59           | W       | ASD22CR1        | 99           | RW   | I2C MSCR   | D9           | #      |
|                      | 1A             |            | DCB32DR2    | 5A           | RW      | ASD22CR2        | 9A           | RW   | INT CLR0   | DA           | RW     |
|                      | 1B             |            | DCB32CR0    | 5B           | #       | ASD22CR3        | 9B           | RW   | INT CLR1   | DB           | RW     |
|                      | 1 <u>C</u>     |            | DCB33DR0    | 5C           | #       | ASC23CR0        | 9C           | RW   | INT CLR2   | DC           | RW     |
|                      | 10<br>1D       |            | DCB33DR1    | 5D           | W       | ASC23CR1        | 9D           | RW   | INT CLR3   | DD           | RW     |
|                      | 1E             |            | DCB33DR2    | 5E           | RW      | ASC23CR2        | 9E           | RW   | INT MSK3   | DE           | RW     |
|                      | 1E             |            | DCB33CR0    | 5E           | #       | ASC23CR3        | 9E           | RW   | INT MSK2   | DE           | RW     |
| DBB00DR0             | 20             | #          | AMX IN      | 60           | RW      | 7100200110      | A0           | 1.00 | INT MSK0   | E0           | RW     |
| DBB00DR1             | 20             | W          | 7.007.0     | 61           | 1       |                 | A1           |      | INT MSK1   | E1           | RW     |
| DBB00DR2             | 22             | RW         |             | 62           |         |                 | A2           |      | INT VC     | E2           | RC     |
| DBB00CR0             | 23             | #          | ARF CR      | 63           | RW      |                 | A3           |      | RES WDT    | E3           | W      |
| DBB01DR0             | 23             | #          | CMP_CR0     | 64           | #       |                 | A3<br>A4     |      | DEC DH     | E4           | RC     |
| DBB01DR1             | 25             | Ŵ          | ASY CR      | 65           | #       |                 | A5           |      | DEC_DI     | E5           | RC     |
| DBB01DR2             | 26             | RW         | CMP CR1     | 66           | #<br>RW |                 | A6           |      | DEC_DE     | E6           | RW     |
| DBB01CR0             | 20             | #          |             | 67           | 1.1.1   |                 | A0<br>A7     |      | DEC_CR1    | E7           | RW     |
| DCB02DR0             | 28             | #          |             | 68           |         | MUL1 X          | A7<br>A8     | W    | MULO X     | E8           | W      |
| DCB02DR0             | 20             | #<br>W     |             | 69           |         | MUL1 Y          | A0<br>A9     | W    | MULO Y     | E9           | W      |
| DCB02DR1             | 29<br>2A       | RW         |             | 6A           |         | MUL1 DH         | AG           | R    | MULO DH    | EA           | R      |
| DCB02DR2<br>DCB02CR0 | 2A<br>2B       | #          |             | 6B           |         | MUL1 DL         | AA           | R    | MULO DL    | EB           | R      |
|                      |                |            |             |              |         | -               |              |      | -          |              |        |
| DCB03DR0             | 2C             | #<br>W     | TMP_DR0     | 6C           | RW      | ACC1_DR1        | AC           | RW   | ACC0_DR1   | EC           | RW     |
| DCB03DR1             | 2D             |            | TMP_DR1     | 6D           | RW      | ACC1_DR0        | AD           | RW   | ACC0_DR0   | ED           | RW     |
| DCB03DR2             | 2E             | RW         | TMP_DR2     | 6E           | RW      | ACC1_DR3        | AE           | RW   | ACC0_DR3   | EE           | RW     |
| DCB03CR0             | 2F             | #          | TMP_DR3     | 6F           | RW      | ACC1_DR2        | AF           | RW   | ACC0_DR2   | EF           | RW     |
| DBB10DR0             | 30             | #          | ACB00CR3    | 70           | RW      | RDIORI          | B0           | RW   |            | F0           |        |
| DBB10DR1             | 31             | W          | ACB00CR0    | 71           | RW      | RDIOSYN         | B1           | RW   |            | F1           |        |
| DBB10DR2             | 32             | RW         | ACB00CR1    | 72           | RW      | RDIOIS          | B2           | RW   |            | F2           |        |
| DBB10CR0             | 33             | #          | ACB00CR2    | 73           | RW      | RDI0LT0         | B3           | RW   |            | F3           |        |
| DBB11DR0             | 34             | #          | ACB01CR3    | 74           | RW      | RDI0LT1         | B4           | RW   |            | F4           |        |
| DBB11DR1             | 35             | W          | ACB01CR0    | 75           | RW      | RDI0RO0         | B5           | RW   |            | F5           |        |
| DBB11DR2             | 36             | RW         | ACB01CR1    | 76           | RW      | RDI0RO1         | B6           | RW   |            | F6           |        |
| DBB11CR0             | 37             | #          | ACB01CR2    | 77           | RW      |                 | B7           |      | CPU_F      | F7           | RL     |
| DCB12DR0             | 38             | #          | ACB02CR3    | 78           | RW      | RDI1RI          | B8           | RW   |            | F8           |        |
| DCB12DR1             | 39             | W          | ACB02CR0    | 79           | RW      | RDI1SYN         | B9           | RW   |            | F9           |        |
| DCB12DR2             | 3A             | RW         | ACB02CR1    | 7A           | RW      | RDI1IS          | BA           | RW   |            | FA           |        |
| DCB12CR0             | 3B             | #          | ACB02CR2    | 7B           | RW      | RDI1LT0         | BB           | RW   |            | FB           |        |
| DCB13DR0             | 3C             | #          | ACB03CR3    | 7C           | RW      | RDI1LT1         | BC           | RW   |            | FC           |        |
| DCB13DR1             | 3D             | W          | ACB03CR0    | 7D           | RW      | RDI1RO0         | BD           | RW   |            | FD           |        |
| DCB13DR2             | 3E             | RW         | ACB03CR1    | 7E           | RW      | RDI1RO1         | BE           | RW   | CPU_SCR1   | FE           | #      |
| DCB13CR0             | 3F             | #          | ACB03CR2    | 7F           | RW      |                 | BF           |      | CPU_SCR0   | FF           | #      |
|                      | e Reserved and | should not |             | •            |         | # Access is bit | specific     | -    |            |              |        |



#### Table 6. Register Map Bank 1 Table: Configuration Space

|                               | <u> </u>     |          |                      |                    |          | N                     |              | • • • • • • | N                  |              | • • • • • •  |
|-------------------------------|--------------|----------|----------------------|--------------------|----------|-----------------------|--------------|-------------|--------------------|--------------|--------------|
| Name<br>PRT0DM0               | Addr (1,Hex) |          | Name<br>DBB20FN      | Addr (1,Hex)<br>40 |          | Name                  | Addr (1,Hex) |             | Name<br>RDI2RI     | Addr (1,Hex) | Access<br>RW |
| PRT0DM0<br>PRT0DM1            | 00           | RW<br>RW | DBB20FN<br>DBB20IN   | 40                 | RW<br>RW | ASC10CR0<br>ASC10CR1  | 80<br>81     | RW<br>RW    | RDI2RI<br>RDI2SYN  | C0<br>C1     | RW           |
| PRTODMT                       | -            |          | DBB20IN<br>DBB20OU   | 41                 | RW       | ASC10CR1<br>ASC10CR2  | 82           | RW          | RDI2STN<br>RDI2IS  | C1<br>C2     |              |
| PRT0IC0<br>PRT0IC1            | 02           | RW<br>RW | DBB2000              | 42                 | RW       | ASC10CR2<br>ASC10CR3  | 83           | RW          | RDI2IS<br>RDI2LT0  | C2<br>C3     | RW<br>RW     |
| PRT0CT<br>PRT1DM0             | 03           | RW       | DBB21FN              | 43                 | RW       | ASC IUCRS<br>ASD11CR0 | 84           |             | RDI2LT0<br>RDI2LT1 | C3<br>C4     | RW           |
| PRT1DM0<br>PRT1DM1            | 04           |          | DBB21FN<br>DBB21IN   | 44                 |          | ASD11CR0<br>ASD11CR1  | 64<br>85     | RW          | RDI2LTT<br>RDI2RO0 | C4<br>C5     |              |
|                               | 05           | RW       |                      |                    | RW       |                       |              | RW          |                    |              | RW<br>RW     |
| PRT1IC0                       | 06           | RW       | DBB21OU              | 46                 | RW       | ASD11CR2              | 86           | RW          | RDI2RO1            | C6           | RW           |
| PRT1IC1                       | 07           | RW       | DODOOFN              | 47                 | DIA      | ASD11CR3              | 87           | RW          | DDIADI             | C7           | DIA          |
| PRT2DM0                       | 08           | RW       | DCB22FN              | 48                 | RW       | ASC12CR0              | 88           | RW          | RDI3RI             | C8           | RW           |
| PRT2DM1                       | 09           | RW       | DCB22IN              | 49                 | RW       | ASC12CR1              | 89           | RW          | RDI3SYN            | C9           | RW           |
| PRT2IC0                       | 0A           | RW       | DCB22OU              | 4A                 | RW       | ASC12CR2              | 8A           | RW          | RDI3IS             | CA           | RW           |
| PRT2IC1                       | 0B           | RW       |                      | 4B                 |          | ASC12CR3              | 8B           | RW          | RDI3LT0            | CB           | RW           |
| PRT3DM0                       | 0C           | RW       | DCB23FN              | 4C                 | RW       | ASD13CR0              | 8C           | RW          | RDI3LT1            | CC           | RW           |
| PRT3DM1                       | 0D           | RW       | DCB23IN              | 4D                 | RW       | ASD13CR1              | 8D           | RW          | RDI3RO0            | CD           | RW           |
| PRT3IC0                       | 0E           | RW       | DCB23OU              | 4E                 | RW       | ASD13CR2              | 8E           | RW          | RDI3RO1            | CE           | RW           |
| PRT3IC1                       | 0F           | RW       |                      | 4F                 |          | ASD13CR3              | 8F           | RW          |                    | CF           |              |
| PRT4DM0                       | 10           | RW       | DBB30FN              | 50                 | RW       | ASD20CR0              | 90           | RW          | GDI_O_IN           | D0           | RW           |
| PRT4DM1                       | 11           | RW       | DBB30IN              | 51                 | RW       | ASD20CR1              | 91           | RW          | GDI_E_IN           | D1           | RW           |
| PRT4IC0                       | 12           | RW       | DBB30OU              | 52                 | RW       | ASD20CR2              | 92           | RW          | GDI_O_OU           | D2           | RW           |
| PRT4IC1                       | 13           | RW       |                      | 53                 |          | ASD20CR3              | 93           | RW          | GDI_E_OU           | D3           | RW           |
| PRT5DM0                       | 14           | RW       | DBB31FN              | 54                 | RW       | ASC21CR0              | 94           | RW          |                    | D4           |              |
| PRT5DM1                       | 15           | RW       | DBB31IN              | 55                 | RW       | ASC21CR1              | 95           | RW          |                    | D5           |              |
| PRT5IC0                       | 16           | RW       | DBB31OU              | 56                 | RW       | ASC21CR2              | 96           | RW          |                    | D6           |              |
| PRT5IC1                       | 17           | RW       |                      | 57                 |          | ASC21CR3              | 97           | RW          |                    | D7           |              |
|                               | 18           |          | DCB32FN              | 58                 | RW       | ASD22CR0              | 98           | RW          |                    | D8           |              |
|                               | 19           |          | DCB32IN              | 59                 | RW       | ASD22CR1              | 99           | RW          |                    | D9           |              |
|                               | 1A           |          | DCB32OU              | 5A                 | RW       | ASD22CR2              | 9A           | RW          |                    | DA           |              |
|                               | 1B           |          |                      | 5B                 |          | ASD22CR3              | 9B           | RW          |                    | DB           |              |
|                               | 1C           |          | DCB33FN              | 5C                 | RW       | ASC23CR0              | 9C           | RW          |                    | DC           |              |
|                               | 1D           |          | DCB33IN              | 5D                 | RW       | ASC23CR1              | 9D           | RW          | OSC_GO_EN          | DD           | RW           |
|                               | 1E           |          | DCB33OU              | 5E                 | RW       | ASC23CR2              | 9E           | RW          | OSC_CR4            | DE           | RW           |
|                               | 1F           |          |                      | 5F                 |          | ASC23CR3              | 9F           | RW          | OSC CR3            | DF           | RW           |
| DBB00FN                       | 20           | RW       | CLK CR0              | 60                 | RW       |                       | A0           |             | OSC CR0            | E0           | RW           |
| DBB00IN                       | 21           | RW       | CLK CR1              | 61                 | RW       |                       | A1           |             | OSC CR1            | E1           | RW           |
| DBB00OU                       | 22           | RW       | ABF CR0              | 62                 | RW       |                       | A2           |             | OSC CR2            | E2           | RW           |
|                               | 23           |          | AMD CR0              | 63                 | RW       |                       | A3           |             | VLT CR             | E3           | RW           |
| DBB01FN                       | 24           | RW       |                      | 64                 |          |                       | A4           |             | VLT CMP            | E4           | R            |
| DBB01IN                       | 25           | RW       |                      | 65                 |          |                       | A5           |             |                    | E5           |              |
| DBB01OU                       | 26           | RW       | AMD CR1              | 66                 | RW       |                       | A6           |             |                    | E6           |              |
| 2220100                       | 27           |          | ALT CR0              | 67                 | RW       |                       | A7           |             |                    | E7           |              |
| DCB02FN                       | 28           | RW       | ALT CR1              | 68                 | RW       |                       | A8           |             | IMO TR             | E8           | W            |
| DCB02IN                       | 29           | RW       | CLK CR2              | 69                 | RW       |                       | A9           |             | ILO TR             | E9           | Ŵ            |
| DCB020U                       | 23<br>2A     | RW       |                      | 6A                 | 1.00     |                       | AA           |             | BDG TR             | EA           | RW           |
| 0000200                       | 2B           | 1.000    |                      | 6B                 |          |                       | AB           |             | ECO TR             | EB           | W            |
| DCB03FN                       | 2D<br>2C     | RW       | TMP DR0              | 6C                 | RW       |                       | AC           |             | 100_IIX            | EC           | vv           |
| DCB03FN<br>DCB03IN            | 20<br>2D     | RW       | TMP_DR0              | 6D                 | RW       |                       | AC           |             |                    | ED           |              |
| DCB03IN<br>DCB03OU            | 2D<br>2E     | RW       | TMP_DR1<br>TMP_DR2   | 6E                 | RW       | ł                     | AD           |             |                    | ED           |              |
| 000000                        | 2E<br>2F     | T\ V V   | TMP_DR2<br>TMP_DR3   | 6E                 | RW       |                       | AE           |             |                    | EE           |              |
| DBB10FN                       | 2F<br>30     | RW       | ACB00CR3             | 0F<br>70           | RW       | RDIORI                | B0           | RW          |                    | F0           |              |
| DBB10FN<br>DBB10IN            | 30<br>31     | RW       | ACB00CR3<br>ACB00CR0 | 70                 | RW       | RDIORI                | BU<br>B1     | RW          |                    | F0<br>F1     |              |
|                               |              |          |                      |                    |          |                       |              |             |                    | F1<br>F2     |              |
| DBB10OU                       | 32           | RW       | ACB00CR1             | 72                 | RW       | RDI0IS                | B2           | RW          |                    |              |              |
|                               | 33           | DIA/     | ACB00CR2             | 73                 | RW       | RDI0LT0               | B3           | RW          |                    | F3           |              |
| DBB11FN                       | 34           | RW       | ACB01CR3             | 74                 | RW       | RDI0LT1               | B4           | RW          |                    | F4           |              |
| DBB11IN                       | 35           | RW       | ACB01CR0             | 75                 | RW       | RDI0RO0               | B5           | RW          |                    | F5           |              |
| DBB11OU                       | 36           | RW       | ACB01CR1             | 76                 | RW       | RDI0RO1               | B6           | RW          |                    | F6           |              |
|                               | 37           |          | ACB01CR2             | 77                 | RW       |                       | B7           |             | CPU_F              | F7           | RL           |
| DCB12FN                       | 38           | RW       | ACB02CR3             | 78                 | RW       | RDI1RI                | B8           | RW          |                    | F8           |              |
| DCB12IN                       | 39           | RW       | ACB02CR0             | 79                 | RW       | RDI1SYN               | B9           | RW          |                    | F9           | _            |
|                               | 3A           | RW       | ACB02CR1             | 7A                 | RW       | RDI1IS                | BA           | RW          | FLS_PR1            | FA           | RW           |
| DCB12OU                       |              |          | ACB02CR2             | 7B                 | RW       | RDI1LT0               | BB           | RW          |                    | FB           |              |
| DCB12OU                       | 3B           |          |                      |                    |          |                       | 50           |             |                    | 50           |              |
| DCB13FN                       | 3B<br>3C     | RW       | ACB03CR3             | 7C                 | RW       | RDI1LT1               | BC           | RW          |                    | FC           |              |
| DCB12OU<br>DCB13FN<br>DCB13IN |              | RW<br>RW | ACB03CR3<br>ACB03CR0 | 7C<br>7D           | RW<br>RW | RDI1LT1<br>RDI1RO0    | BD           | RW          |                    | FC<br>FD     |              |
| DCB13FN                       | 3C           |          |                      |                    |          |                       |              |             | CPU_SCR1           |              | #            |



# **Electrical Specifications**

This section presents the DC and AC electrical specifications of the automotive CY8C29x66 PSoC device. For the most up to date electrical specifications, confirm that you have the most recent data sheet by visiting http://www.cypress.com.

Specifications are valid for –40  $^\circ C \le T_A \le 85 \ ^\circ C$  and  $T_J \le 100 \ ^\circ C,$  except where noted.

Refer to Table 21 on page 30 for the electrical specifications of the internal main oscillator (IMO) using slow IMO (SLIMO) mode.





# Absolute Maximum Ratings

Exceeding maximum ratings may shorten the useful life of the device. User guidelines are not tested.

#### Table 7. Absolute Maximum Ratings

| Symbol                | Description                                                   | Min                     | Тур | Max                     | Units | Notes                                                                                                                                                                                                                                                                                      |
|-----------------------|---------------------------------------------------------------|-------------------------|-----|-------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| T <sub>STG</sub>      | Storage temperature                                           | -55                     | 25  | +100                    | °C    | Higher storage temperatures<br>reduce data retention time.<br>Recommended storage temper-<br>ature is $+25$ °C $\pm 25$ °C. Time<br>spent in storage at a temperature<br>greater than 65 °C counts toward<br>the Flash <sub>DR</sub> electrical specifi-<br>cation in Table 20 on page 29. |
| T <sub>BAKETEMP</sub> | Bake temperature                                              | -                       | 125 | See<br>package<br>label | °C    |                                                                                                                                                                                                                                                                                            |
| t <sub>BAKETIME</sub> | Bake time                                                     | See<br>package<br>label | _   | 72                      | Hours |                                                                                                                                                                                                                                                                                            |
| T <sub>A</sub>        | Ambient temperature with power applied                        | -40                     | -   | +85                     | °C    |                                                                                                                                                                                                                                                                                            |
| V <sub>DD</sub>       | Supply voltage on $V_{DD}$ relative to $V_{SS}$               | -0.5                    | -   | +6.0                    | V     |                                                                                                                                                                                                                                                                                            |
| V <sub>IO</sub>       | DC input voltage                                              | $V_{SS} - 0.5$          | -   | V <sub>DD</sub> + 0.5   | V     |                                                                                                                                                                                                                                                                                            |
| V <sub>IOZ</sub>      | DC voltage applied to tri-state                               | $V_{SS} - 0.5$          | Ι   | V <sub>DD</sub> + 0.5   | V     |                                                                                                                                                                                                                                                                                            |
| I <sub>MIO</sub>      | Maximum current into any port pin                             | -25                     | -   | +50                     | mA    |                                                                                                                                                                                                                                                                                            |
| I <sub>MAIO</sub>     | Maximum current into any port pin configured as analog driver | -50                     | _   | +50                     | mA    |                                                                                                                                                                                                                                                                                            |
| ESD                   | Electrostatic discharge voltage                               | 2000                    | -   | -                       | V     | Human body model ESD.                                                                                                                                                                                                                                                                      |
| LU                    | Latch-up current                                              | -                       | I   | 200                     | mA    |                                                                                                                                                                                                                                                                                            |

# **Operating Temperature**

# Table 8. Operating Temperature

| Symbol         | Description          | Min | Тур | Max  | Units | Notes                                                                                                                                                                                           |
|----------------|----------------------|-----|-----|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| T <sub>A</sub> | Ambient temperature  | -40 | -   | +85  | °C    |                                                                                                                                                                                                 |
| TJ             | Junction temperature | -40 | _   | +100 | °C    | The temperature rise from ambient<br>to junction is package specific. See<br>Thermal Impedances on page 41.<br>The user must limit the power<br>consumption to comply with this<br>requirement. |





# **DC Electrical Characteristics**

#### DC Chip-Level Specifications

Table 9 lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, or 3.0 V to 3.6 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, respectively. Typical parameters apply to 5 V and 3.3 V at 25 °C and are for design guidance only.

#### Table 9. DC Chip-Level Specifications

| Symbol             | Description                                                                                      | Min  | Тур | Max  | Units | Notes                                                                                                                                             |
|--------------------|--------------------------------------------------------------------------------------------------|------|-----|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>DD</sub>    | Supply voltage                                                                                   | 3.00 | -   | 5.25 | V     | See DC POR and LVD Specifications on page 28.                                                                                                     |
| I <sub>DD</sub>    | Supply current                                                                                   | _    | 8   | 14   | mA    | Conditions are 5.25 V, CPU = 3 MHz,<br>48 MHz disabled, VC1 = 1.5 MHz, VC2 =<br>93.75 kHz, VC3 = 0.366 kHz.                                       |
| I <sub>DD3</sub>   | Supply current                                                                                   | _    | 5   | 9    | mA    | Conditions are $V_{DD}$ = 3.3 V, CPU =<br>3 MHz, 48 MHz disabled,<br>VC1 = 1.5 MHz, VC2 = 93.75 kHz,<br>VC3 = 0.366 kHz.                          |
| I <sub>DDP</sub>   | Supply current when IMO = 6 MHz using SLIMO mode.                                                | _    | 2   | 3    | mA    | Conditions are $V_{DD}$ = 3.3 V, CPU =<br>3 MHz, 48 MHz disabled,<br>VC1 = 0.375 MHz, VC2 = 23.44 kHz,<br>VC3 = 0.09 kHz.                         |
| I <sub>SB</sub>    | Sleep (mode) current with POR, LVD, sleep timer, WDT, and ILO active.                            | -    | 4   | 25   | μA    | Conditions are with internal low speed oscillator, V_{DD} = 3.3 V, -40 $^\circ C \le T_A \le 85 \ ^\circ C.$                                      |
| I <sub>SBXTL</sub> | Sleep (mode) current with POR, LVD, sleep timer, WDT, ILO, and 32-kHz crystal oscillator active. | _    | 4   | 27   | μA    | Conditions are with properly loaded,<br>1 $\mu$ W max, 32.768 kHz crystal.<br>V <sub>DD</sub> = 3.3 V, -40 °C $\leq$ T <sub>A</sub> $\leq$ 85 °C. |
| $V_{REF}$          | Reference voltage (bandgap)                                                                      | 1.28 | 1.3 | 1.32 | V     | Trimmed for appropriate V <sub>DD</sub> .                                                                                                         |

#### DC General Purpose I/O Specifications

Table 10 lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, or 3.0 V to 3.6 V and -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, respectively. Typical parameters apply to 5 V and 3.3 V at 25 °C and are for design guidance only.

#### Table 10. DC GPIO Specifications

| Symbol          | Description               | Min                   | Тур | Max  | Units | Notes                                                                                                                                                                                                                    |
|-----------------|---------------------------|-----------------------|-----|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R <sub>PU</sub> | Pull-up resistor          | 4                     | 5.6 | 8    | kΩ    |                                                                                                                                                                                                                          |
| R <sub>PD</sub> | Pull-down resistor        | 4                     | 5.6 | 8    | kΩ    | Also applies to the internal pull-down resistor on the XRES pin.                                                                                                                                                         |
| V <sub>OH</sub> | High output level         | V <sub>DD</sub> – 1.0 | _   | -    | V     | $I_{OH}$ = 10 mA, $V_{DD}$ = 4.75 to 5.25 V (8 total<br>loads, 4 on even port pins (for example,<br>P0[2], P1[4]), 4 on odd port pins (for<br>example, P0[3], P1[5])). 80 mA<br>maximum combined I <sub>OH</sub> budget. |
| V <sub>OL</sub> | Low output level          | _                     | _   | 0.75 | V     | $I_{OL}$ = 25 mA, $V_{DD}$ = 4.75 to 5.25 V (8 total<br>loads, 4 on even port pins (for example,<br>P0[2], P1[4]), 4 on odd port pins (for<br>example, P0[3], P1[5])). 150 mA<br>maximum combined $I_{OL}$ budget.       |
| I <sub>ОН</sub> | High-level source current | 10                    | -   | -    | mA    | $V_{OH} \ge V_{DD} - 1.0$ V, see the limitations of the total current in the note for $V_{OH}$                                                                                                                           |
| I <sub>OL</sub> | Low-level sink current    | 25                    | _   | _    | mA    | $V_{OL} \leq$ 0.75 V, see the limitations of the total current in the note for $V_{OL}$                                                                                                                                  |
| V <sub>IL</sub> | Input low level           | -                     | -   | 0.8  | V     | V <sub>DD</sub> = 3.0 to 5.25.                                                                                                                                                                                           |
| VIH             | Input high level          | 2.1                   | _   |      | V     | V <sub>DD</sub> = 3.0 to 5.25.                                                                                                                                                                                           |



#### Table 10. DC GPIO Specifications (continued)

| Symbol           | Description                       | Min | Тур | Max | Units | Notes                                                 |
|------------------|-----------------------------------|-----|-----|-----|-------|-------------------------------------------------------|
| V <sub>H</sub>   | Input hysteresis                  | -   | 60  | -   | mV    |                                                       |
| Ι <sub>IL</sub>  | Input leakage (absolute value)    | -   | 1   | -   | nA    | Gross tested to 1 µA.                                 |
| C <sub>IN</sub>  | Capacitive load on pins as input  | -   | 3.5 | 10  | pF    | Package and pin dependent.<br>T <sub>A</sub> = 25 °C. |
| C <sub>OUT</sub> | Capacitive load on pins as output | _   | 3.5 | 10  | pF    | Package and pin dependent.<br>T <sub>A</sub> = 25 °C. |

#### DC Operational Amplifier Specifications

Table 11 and Table 12 on page 18 list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, or 3.0 V to 3.6 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, respectively. Typical parameters apply to 5 V and 3.3 V at 25 °C and are for design guidance only.

The operational amplifier is a component of both the analog CT PSoC blocks and the analog SC PSoC blocks. The guaranteed specifications are measured in the analog CT PSoC block. Typical parameters apply to 5 V at 25 °C and are for design guidance only. Power = high and Opamp bias = high settings are not allowed together for  $3.3 \text{ V} V_{DD}$  operation.

#### Table 11. 5-V DC Operational Amplifier Specifications

| Symbol               | Description                                                                               | Min                    | Тур          | Max                                      | Units    | Notes                                                                                                                                                                             |
|----------------------|-------------------------------------------------------------------------------------------|------------------------|--------------|------------------------------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>OSOA</sub>    | Input offset voltage (absolute value)                                                     | -                      | 1.6          | 10                                       | mV       |                                                                                                                                                                                   |
| TCV <sub>OSOA</sub>  | Average input offset voltage drift                                                        | -                      | 4.0          | 23.0                                     | μV/°C    |                                                                                                                                                                                   |
| I <sub>EBOA</sub>    | Input leakage current (Port 0 analog pins)                                                | -                      | 200          | -                                        | pА       | Gross tested to 1 µA.                                                                                                                                                             |
| C <sub>INOA</sub>    | Input capacitance (Port 0 analog pins)                                                    | -                      | 4.5          | 9.5                                      | pF       | Package and pin dependent.<br>$T_A = 25 \text{ °C}.$                                                                                                                              |
| V <sub>CMOA</sub>    | Common-mode voltage range<br>All cases, except highest<br>Power = high, Opamp bias = high | 0.0<br>0.5             | -            | V <sub>DD</sub><br>V <sub>DD</sub> – 0.5 | V<br>V   |                                                                                                                                                                                   |
| CMRR <sub>OA</sub>   | Common-mode rejection ratio                                                               | 60                     | _            | _                                        | dB       | This specification is measured<br>through the analog output<br>buffer and therefore includes<br>the limitations imposed by the<br>characteristics of the analog<br>output buffer. |
| G <sub>OLOA</sub>    | Open loop gain                                                                            | 80                     | -            | _                                        | dB       |                                                                                                                                                                                   |
| V <sub>OHIGHOA</sub> | High output voltage swing (internal signals)                                              | V <sub>DD</sub> – 0.01 | -            | -                                        | V        |                                                                                                                                                                                   |
| V <sub>OLOWOA</sub>  | Low output voltage swing (internal signals)                                               | _                      | -            | 0.01                                     | V        |                                                                                                                                                                                   |
| I <sub>SOA</sub>     | Supply current (including associated AGND buffer)                                         |                        |              |                                          |          |                                                                                                                                                                                   |
|                      | Power = low, Opamp bias = low                                                             | -                      | 150          | 200                                      | μA       |                                                                                                                                                                                   |
|                      | Power = low, Opamp bias = high                                                            | -                      | 300          | 400                                      | μA       |                                                                                                                                                                                   |
|                      | Power = medium, Opamp bias = low                                                          | -                      | 600          | 800<br>1600                              | μA       |                                                                                                                                                                                   |
|                      | Power = medium, Opamp bias = high<br>Power = high, Opamp bias = low                       | _                      | 1200<br>2400 | 3200                                     | μA<br>μA |                                                                                                                                                                                   |
|                      | Power = high, Opamp bias = high                                                           | _                      | 4600         | 6400                                     | μΑ<br>μΑ |                                                                                                                                                                                   |
| PSRR <sub>OA</sub>   | Supply voltage rejection ratio                                                            | 67                     | 80           | -                                        | dB       | $ \begin{array}{l} V_{SS} \leq V_{IN} \leq (V_{DD}-2.25) \text{ or} \\ (V_{DD}-1.25 \text{ V}) \leq V_{IN} \leq V_{DD}. \end{array} $                                             |



#### Table 12. 3.3-V DC Operational Amplifier Specifications

| Symbol               | Description                                                                                                                                                                                                                                                           | Min                    | Тур                                    | Max                               | Units                      | Notes                                                                                                                                                                             |
|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|----------------------------------------|-----------------------------------|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>OSOA</sub>    | Input offset voltage (absolute value)                                                                                                                                                                                                                                 | -                      | 1.4                                    | 10                                | mV                         | Power = high, Opamp bias = high setting is not allowed for $3.3 \text{ V }V_{\text{DD}}$ operation.                                                                               |
| TCV <sub>OSOA</sub>  | Average input offset voltage drift                                                                                                                                                                                                                                    | -                      | 7.0                                    | 40.0                              | μV/°C                      |                                                                                                                                                                                   |
| I <sub>EBOA</sub>    | Input leakage current (Port 0 analog pins)                                                                                                                                                                                                                            | -                      | 200                                    | -                                 | pА                         | Gross tested to 1 $\mu$ A.                                                                                                                                                        |
| C <sub>INOA</sub>    | Input capacitance (Port 0 analog pins)                                                                                                                                                                                                                                | _                      | 4.5                                    | 9.5                               | pF                         | Package and pin dependent.<br>T <sub>A</sub> = 25 °C.                                                                                                                             |
| V <sub>CMOA</sub>    | Common-mode voltage range                                                                                                                                                                                                                                             | 0                      | -                                      | V <sub>DD</sub>                   | V                          |                                                                                                                                                                                   |
| CMRR <sub>OA</sub>   | Common-mode rejection ratio                                                                                                                                                                                                                                           | 60                     | -                                      | _                                 | dB                         | This specification is measured<br>through the analog output<br>buffer and therefore includes<br>the limitations imposed by the<br>characteristics of the analog<br>output buffer. |
| G <sub>OLOA</sub>    | Open loop gain                                                                                                                                                                                                                                                        | 80                     | _                                      | _                                 | dB                         |                                                                                                                                                                                   |
| V <sub>OHIGHOA</sub> | High output voltage swing (internal signals)                                                                                                                                                                                                                          | V <sub>DD</sub> – 0.01 | -                                      | _                                 | V                          |                                                                                                                                                                                   |
| V <sub>OLOWOA</sub>  | Low output voltage swing (internal signals)                                                                                                                                                                                                                           | -                      | _                                      | 0.01                              | V                          |                                                                                                                                                                                   |
| I <sub>SOA</sub>     | Supply current (including associated AGND<br>buffer)<br>Power = low, Opamp bias = low<br>Power = low, Opamp bias = high<br>Power = medium, Opamp bias = low<br>Power = medium, Opamp bias = high<br>Power = high, Opamp bias = low<br>Power = high, Opamp bias = high | -<br>-<br>-<br>-<br>-  | 150<br>300<br>600<br>1200<br>2400<br>- | 200<br>400<br>800<br>1600<br>3200 | μΑ<br>μΑ<br>μΑ<br>μΑ<br>μΑ | Power = high, Opamp bias =<br>high setting is not allowed for<br>3.3 V V <sub>DD</sub> operation.                                                                                 |
| PSRR <sub>OA</sub>   | Supply voltage rejection ratio                                                                                                                                                                                                                                        | 54                     | 80                                     | -                                 | dB                         | $V_{SS} \leq V_{IN} \leq (V_{DD}-2.25) \text{ or } \\ (V_{DD}-1.25 \text{ V}) \leq \text{VIN} \leq V_{DD}$                                                                        |

#### DC Low-Power Comparator Specifications

Table 13 lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, 3.0 V to 3.6 V and -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, or 2.4 V to 3.0 V and -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, respectively. Typical parameters apply to 5 V at 25 °C and are for design guidance only.

## Table 13. DC Low-Power Comparator Specifications

| Symbol              | Description                                        | Min | Тур | Max                 | Units | Notes |
|---------------------|----------------------------------------------------|-----|-----|---------------------|-------|-------|
| V <sub>REFLPC</sub> | Low-power comparator (LPC) reference voltage range | 0.2 | -   | V <sub>DD</sub> – 1 | V     |       |
| I <sub>SLPC</sub>   | LPC supply current                                 | -   | 10  | 40                  | μA    |       |
| V <sub>OSLPC</sub>  | LPC voltage offset                                 | -   | 2.5 | 30                  | mV    |       |



# DC Analog Output Buffer Specifications

Table 14 and Table 15 on page 20 list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, or 3.0 V to 3.6 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, respectively. Typical parameters apply to 5 V and 3.3 V at 25 °C and are for design guidance only.

| Symbol               | Description                                                                                           | Min                                                        | Тур        | Max                                                        | Units           | Notes                                                                                           |
|----------------------|-------------------------------------------------------------------------------------------------------|------------------------------------------------------------|------------|------------------------------------------------------------|-----------------|-------------------------------------------------------------------------------------------------|
| V <sub>OSOB</sub>    | Input offset voltage (absolute value)                                                                 | -                                                          | 3.2        | 18                                                         | mV              |                                                                                                 |
| TCV <sub>OSOB</sub>  | Average input offset voltage drift                                                                    | -                                                          | 5.5        | 26.0                                                       | μV/°C           |                                                                                                 |
| V <sub>CMOB</sub>    | Common-mode input voltage range                                                                       | 0.5                                                        | -          | V <sub>DD</sub> – 1.0                                      | V               |                                                                                                 |
| R <sub>OUTOB</sub>   | Output resistance<br>Power = low<br>Power = high                                                      |                                                            | -          | 1                                                          | $\Omega \Omega$ |                                                                                                 |
| V <sub>OHIGHOB</sub> | High output voltage swing (load = 32 Ω to<br>V <sub>DD</sub> /2)<br>Power = low<br>Power = high       | 0.5 × V <sub>DD</sub> + 1.3<br>0.5 × V <sub>DD</sub> + 1.3 |            |                                                            | V<br>V          |                                                                                                 |
| V <sub>OLOWOB</sub>  | Low output voltage swing (load = $32 \Omega$ to<br>V <sub>DD</sub> /2)<br>Power = low<br>Power = high |                                                            |            | 0.5 × V <sub>DD</sub> – 1.3<br>0.5 × V <sub>DD</sub> – 1.3 | V<br>V          |                                                                                                 |
| I <sub>SOB</sub>     | Supply current including bias cell (no load)<br>Power = low<br>Power = high                           |                                                            | 1.1<br>2.6 | 2<br>5                                                     | mA<br>mA        |                                                                                                 |
| PSRR <sub>OB</sub>   | Power supply rejection ratio                                                                          | 40                                                         | 64         | -                                                          | dB              |                                                                                                 |
| CL                   | Load capacitance                                                                                      | -                                                          | _          | 200                                                        | pF              | This specification<br>applies to the external<br>circuit driven by the<br>analog output buffer. |





## Table 15. 3.3-V DC Analog Output Buffer Specifications

| Symbol               | Description                                                                                            | Min                                                        | Тур         | Max                                                        | Units          | Notes                                                                                           |
|----------------------|--------------------------------------------------------------------------------------------------------|------------------------------------------------------------|-------------|------------------------------------------------------------|----------------|-------------------------------------------------------------------------------------------------|
| V <sub>OSOB</sub>    | Input offset voltage (absolute value)<br>Power = low<br>Power = high                                   |                                                            | 3.2<br>6.0  | 20.0<br>25.0                                               | mV<br>mV       | High power setting is not recommended.                                                          |
| TCV <sub>OSOB</sub>  | Average input offset voltage drift<br>Power = low<br>Power = high                                      |                                                            | 8.0<br>12.0 | 32.0<br>41.0                                               | μV/°C<br>μV/°C |                                                                                                 |
| V <sub>CMOB</sub>    | Common-mode input voltage range                                                                        | 0.5                                                        | -           | V <sub>DD</sub> – 1.0                                      | V              |                                                                                                 |
| R <sub>OUTOB</sub>   | Output resistance<br>Power = low<br>Power = high                                                       |                                                            | _           | 10<br>10                                                   | Ω<br>Ω         |                                                                                                 |
| V <sub>OHIGHOB</sub> | High output voltage swing (load = 1 k $\Omega$ to $V_{DD}/2$ )<br>Power = low<br>Power = high          | 0.5 × V <sub>DD</sub> + 1.0<br>0.5 × V <sub>DD</sub> + 1.0 |             |                                                            | V<br>V         |                                                                                                 |
| V <sub>OLOWOB</sub>  | Low output voltage swing (load = 1 k $\Omega$ to<br>V <sub>DD</sub> /2)<br>Power = low<br>Power = high |                                                            |             | 0.5 × V <sub>DD</sub> – 1.0<br>0.5 × V <sub>DD</sub> – 1.0 | V<br>V         |                                                                                                 |
| I <sub>SOB</sub>     | Supply current including bias cell (no load)<br>Power = low<br>Power = high                            |                                                            | 0.8<br>2.0  | 1<br>5                                                     | mA<br>mA       |                                                                                                 |
| PSRR <sub>OB</sub>   | Power supply rejection ratio                                                                           | 60                                                         | 64          | -                                                          | dB             |                                                                                                 |
| CL                   | Load capacitance                                                                                       | -                                                          | _           | 200                                                        | pF             | This specification<br>applies to the external<br>circuit driven by the<br>analog output buffer. |



#### DC Analog Reference Specifications

Table 16 and Table 17 on page 25 list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, or 3.0 V to 3.6 V and -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, respectively. Typical parameters apply to 5 V and 3.3 V at 25 °C and are for design guidance only.

The guaranteed specifications are measured through the analog CT PSoC blocks. The power levels for AGND refer to the power of the analog CT PSoC block. The power levels for RefHi and RefLo refer to the analog reference control register. The limits stated for AGND include the offset error of the AGND buffer local to the Analog CT PSoC block. Reference control power is high.

**Note** Avoid using P2[4] for digital signaling when using an analog resource that depends on the analog reference. Some coupling of the digital signal may appear on the AGND.

| Reference<br>ARF_CR[5:3] | Reference Power<br>Settings          | Symbol             | Reference | Description                  | Min                        | Тур                        | Мах                        | Unit |
|--------------------------|--------------------------------------|--------------------|-----------|------------------------------|----------------------------|----------------------------|----------------------------|------|
|                          | RefPower = High<br>Opamp bias = High | V <sub>REFHI</sub> | Ref High  | V <sub>DD</sub> /2 + Bandgap | V <sub>DD</sub> /2 + 1.228 | V <sub>DD</sub> /2 + 1.290 | V <sub>DD</sub> /2 + 1.352 | V    |
|                          |                                      | V <sub>AGND</sub>  | AGND      | V <sub>DD</sub> /2           | V <sub>DD</sub> /2 – 0.078 | $V_{DD}/2 - 0.007$         | $V_{DD}/2 + 0.063$         | V    |
|                          |                                      | V <sub>REFLO</sub> | Ref Low   | V <sub>DD</sub> /2 – Bandgap | V <sub>DD</sub> /2 – 1.336 | V <sub>DD</sub> /2 – 1.295 | V <sub>DD</sub> /2 – 1.250 | V    |
|                          | RefPower = High<br>Opamp bias = Low  | V <sub>REFHI</sub> | Ref High  | V <sub>DD</sub> /2 + Bandgap | V <sub>DD</sub> /2 + 1.224 | V <sub>DD</sub> /2 + 1.293 | V <sub>DD</sub> /2 + 1.356 | V    |
|                          |                                      | V <sub>AGND</sub>  | AGND      | V <sub>DD</sub> /2           | $V_{DD}/2 - 0.056$         | $V_{DD}/2 - 0.005$         | $V_{DD}/2 + 0.043$         | V    |
| 0b000                    |                                      | V <sub>REFLO</sub> | Ref Low   | V <sub>DD</sub> /2 – Bandgap | V <sub>DD</sub> /2 – 1.338 | V <sub>DD</sub> /2 – 1.298 | V <sub>DD</sub> /2 – 1.255 | V    |
| 00000                    | RefPower = Med                       | V <sub>REFHI</sub> | Ref High  | V <sub>DD</sub> /2 + Bandgap | V <sub>DD</sub> /2 + 1.226 | V <sub>DD</sub> /2 + 1.293 | V <sub>DD</sub> /2 + 1.356 | V    |
|                          | Opamp bias = High                    | V <sub>AGND</sub>  | AGND      | V <sub>DD</sub> /2           | V <sub>DD</sub> /2 – 0.057 | $V_{DD}/2 - 0.006$         | V <sub>DD</sub> /2 + 0.044 | V    |
|                          |                                      | V <sub>REFLO</sub> | Ref Low   | V <sub>DD</sub> /2 – Bandgap | V <sub>DD</sub> /2 – 1.337 | V <sub>DD</sub> /2 – 1.298 | V <sub>DD</sub> /2 – 1.256 | V    |
|                          | RefPower = Med<br>Opamp bias = Low   | V <sub>REFHI</sub> | Ref High  | V <sub>DD</sub> /2 + Bandgap | V <sub>DD</sub> /2 + 1.226 | V <sub>DD</sub> /2 + 1.294 | V <sub>DD</sub> /2 + 1.359 | V    |
|                          |                                      | V <sub>AGND</sub>  | AGND      | V <sub>DD</sub> /2           | V <sub>DD</sub> /2 – 0.047 | $V_{DD}/2 - 0.004$         | V <sub>DD</sub> /2 + 0.035 | V    |
|                          |                                      | V <sub>REFLO</sub> | Ref Low   | V <sub>DD</sub> /2 – Bandgap | V <sub>DD</sub> /2 – 1.338 | V <sub>DD</sub> /2 - 1.299 | V <sub>DD</sub> /2 – 1.258 | V    |

#### Table 16. 5-V DC Analog Reference Specifications



# Table 16. 5-V DC Analog Reference Specifications (continued)

| Reference<br>ARF_CR[5:3] | Reference Power<br>Settings          | Symbol                     | Reference | Description                                                     | Min                        | Тур                        | Мах                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Unit |
|--------------------------|--------------------------------------|----------------------------|-----------|-----------------------------------------------------------------|----------------------------|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
|                          | RefPower = High<br>Opamp bias = High | V <sub>REFHI</sub>         | Ref High  | P2[4] + P2[6]<br>(P2[4] = V <sub>DD</sub> /2,<br>P2[6] = 1.3 V) | P2[4] + P2[6] –<br>0.085   | P2[4] + P2[6] –<br>0.016   | P2[4] + P2[6]<br>+ 0.044                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | V    |
|                          |                                      | V <sub>AGND</sub>          | AGND      | P2[4]                                                           | P2[4]                      | P2[4]                      | P2[4]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | -    |
|                          |                                      | V <sub>REFLO</sub>         | Ref Low   | P2[4] – P2[6]<br>(P2[4] = V <sub>DD</sub> /2,<br>P2[6] = 1.3 V) | P2[4] – P2[6] –<br>0.022   | P2[4] – P2[6] +<br>0.010   | P2[4]-P2[6]+<br>0.055                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | V    |
|                          | RefPower = High<br>Opamp bias = Low  | V <sub>REFHI</sub>         | Ref High  | P2[4] + P2[6]<br>(P2[4] = V <sub>DD</sub> /2,<br>P2[6] = 1.3 V) | P2[4] + P2[6] –<br>0.077   | P2[4] + P2[6] –<br>0.010   | P2[4] + P2[6]<br>+ 0.051                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | V    |
|                          |                                      | V <sub>AGND</sub>          | AGND      | P2[4]                                                           | P2[4]                      | P2[4]                      | P2[4]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | -    |
| 0b001                    |                                      | V <sub>REFLO</sub>         | Ref Low   | P2[4] – P2[6]<br>(P2[4] = V <sub>DD</sub> /2,<br>P2[6] = 1.3 V) | P2[4] – P2[6] –<br>0.022   | P2[4] – P2[6] +<br>0.005   | P2[4]-P2[6]+<br>0.039                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | V    |
|                          | RefPower = Med<br>Opamp bias = High  | V <sub>REFHI</sub>         | Ref High  | P2[4] + P2[6]<br>(P2[4] = V <sub>DD</sub> /2,<br>P2[6] = 1.3 V) | P2[4] + P2[6] –<br>0.070   | P2[4] + P2[6] -<br>0.010   | P2[4] + P2[6]<br>+ 0.050                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | V    |
|                          |                                      | V <sub>AGND</sub>          | AGND      | P2[4]                                                           | P2[4]                      | P2[4]                      | P2[4]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | _    |
|                          |                                      | V <sub>REFLO</sub>         | Ref Low   | P2[4] – P2[6]<br>(P2[4] = V <sub>DD</sub> /2,<br>P2[6] = 1.3 V) | P2[4] – P2[6] –<br>0.022   | P2[4] – P2[6] +<br>0.005   | P2[4]-P2[6]+<br>0.039                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | V    |
|                          | RefPower = Med<br>Opamp bias = Low   | V <sub>REFHI</sub>         | Ref High  | P2[4] + P2[6]<br>(P2[4] = V <sub>DD</sub> /2,<br>P2[6] = 1.3 V) | P2[4] + P2[6] -<br>0.070   | P2[4] + P2[6] -<br>0.007   | $\begin{array}{c} P2[4] - P2[6] + \\ 0.055 \\ \hline \\ P2[4] + P2[6] \\ + 0.051 \\ \hline \\ P2[4] - P2[6] + \\ 0.039 \\ \hline \\ P2[4] + P2[6] \\ + 0.050 \\ \hline \\ P2[4] - P2[6] + \\ 0.039 \\ \hline \\ P2[4] - P2[6] + \\ 0.032 \\ \hline \\ P2[4] - P2[6] + \\ 0.032 \\ \hline \\ P2[4] - P2[6] + \\ 0.032 \\ \hline \\ P2[4] - P2[6] + \\ 0.032 \\ \hline \\ P2[4] - P2[6] + \\ 0.032 \\ \hline \\ P2[4] - P2[6] + \\ 0.032 \\ \hline \\ P2[4] - P2[6] + \\ 0.032 \\ \hline \\ P2[4] - P2[6] + \\ 0.032 \\ \hline \\ P2[4] - P2[6] + \\ 0.032 \\ \hline \\ P2[4] - P2[6] + \\ 0.032 \\ \hline \\ P2[4] - P2[6] + \\ 0.032 \\ \hline \\ P2[4] - P2[6] + \\ 0.032 \\ \hline \\ P2[4] - P2[6] + \\ 0.032 \\ \hline \\ P2[4] - P2[6] + \\ 0.032 \\ \hline \\ P2[4] - P2[6] + \\ 0.032 \\ \hline \\ P2[4] - P2[6] + \\ 0.032 \\ \hline \\ P2[4] - P2[6] + \\ 0.032 \\ \hline \\ P2[4] - P2[6] + \\ 0.032 \\ \hline \\ P2[4] - P2[6] + \\ 0.032 \\ \hline \\ P2[4] - P2[6] + \\ 0.032 \\ \hline \\ P2[4] - P2[6] + \\ 0.032 \\ \hline \\ P2[4] - P2[6] + \\ 0.032 \\ \hline \\ P2[4] - P2[6] + \\ 0.032 \\ \hline \\ P2[4] - P2[6] + \\ 0.032 \\ \hline \\ P2[4] - P2[6] + \\ 0.032 \\ \hline \\ P2[4] - P2[6] + \\ 0.032 \\ \hline \\ P2[4] - P2[6] + \\ 0.032 \\ \hline \\ P2[4] - P2[6] + \\ 0.032 \\ \hline \\ P2[4] - P2[6] + \\ 0.032 \\ \hline \\ P2[4] - P2[6] + \\ 0.032 \\ \hline \\ P2[4] - P2[6] + \\ 0.032 \\ \hline \\ P2[4] - P2[6] + \\ 0.032 \\ \hline \\ P2[4] - P2[6] + \\ 0.032 \\ \hline \\ P2[4] - P2[6] + \\ 0.032 \\ \hline \\ P2[4] - P2[6] + \\ 0.032 \\ \hline \\ P2[4] - P2[6] + \\ 0.032 \\ \hline \\ P2[4] - P2[6] + \\ 0.032 \\ \hline \\ P2[4] - P2[6] + \\ 0.032 \\ \hline \\ P2[4] - P2[6] + \\ 0.032 \\ \hline \\ P2[4] - P2[6] + \\ 0.032 \\ \hline \\ P2[4] - P2[6] + \\ 0.032 \\ \hline \\ P2[4] - P2[6] + \\ 0.032 \\ \hline \\ P2[4] - P2[6] + \\ 0.032 \\ \hline \\ P2[4] - P2[6] + \\ 0.032 \\ \hline \\ P2[4] - P2[6] + \\ 0.032 \\ \hline \\ P2[4] - P2[6] + \\ 0.032 \\ \hline \\ P2[4] - P2[6] + \\ 0.032 \\ \hline \\ P2[4] - P2[6] + \\ 0.032 \\ \hline \\ P2[6] + \\$ | V    |
|                          |                                      | V <sub>AGND</sub>          | AGND      | P2[4]                                                           | P2[4]                      | P2[4]                      | P2[4]                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | _    |
|                          |                                      | V <sub>REFLO</sub>         | Ref Low   | P2[4] – P2[6]<br>(P2[4] = V <sub>DD</sub> /2,<br>P2[6] = 1.3 V) | P2[4] – P2[6] –<br>0.022   | P2[4] – P2[6] +<br>0.002   | $\begin{array}{c} + 0.044 \\ \hline P2[4] \\ P2[4] - P2[6] \\ + 0.055 \\ \hline P2[4] + P2[6] \\ + 0.051 \\ \hline P2[4] \\ P2[4] - P2[6] \\ + 0.039 \\ \hline P2[4] + P2[6] \\ + 0.050 \\ \hline P2[4] \\ P2[4] - P2[6] \\ + 0.054 \\ \hline P2[4] \\ P2[4] - P2[6] \\ + 0.054 \\ \hline P2[4] \\ P2[4] - P2[6] \\ + 0.054 \\ \hline P2[4] \\ P2[4] - P2[6] \\ + 0.054 \\ \hline P2[4] \\ P2[4] - P2[6] \\ + 0.054 \\ \hline P2[4] \\ P2[4] - P2[6] \\ + 0.032 \\ \hline V_{DD} \\ \hline V_{DD}/2 + 0.047 \\ \hline V_{SS} + 0.028 \\ \hline V_{DD} \\ \hline V_{DD}/2 + 0.036 \\ \hline V_{SS} + 0.019 \\ \hline V_{DD} \\ \hline \end{array}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | V    |
|                          | RefPower = High                      | V <sub>REFHI</sub>         | Ref High  | V <sub>DD</sub>                                                 | V <sub>DD</sub> – 0.037    | V <sub>DD</sub> – 0.009    | V <sub>DD</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | V    |
|                          | Opamp bias = High                    | V <sub>AGND</sub>          | AGND      | V <sub>DD</sub> /2                                              | V <sub>DD</sub> /2 – 0.061 | V <sub>DD</sub> /2 – 0.006 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | V    |
|                          |                                      | V <sub>REFLO</sub>         | Ref Low   | V <sub>SS</sub>                                                 | V <sub>SS</sub>            | V <sub>SS</sub> + 0.007    | V <sub>SS</sub> + 0.028                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | V    |
|                          | RefPower = High                      | V <sub>REFHI</sub>         | Ref High  | V <sub>DD</sub>                                                 | V <sub>DD</sub> – 0.039    | V <sub>DD</sub> – 0.006    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | V    |
|                          | Opamp bias = Low                     | V <sub>AGND</sub>          | AGND      | V <sub>DD</sub> /2                                              | V <sub>DD</sub> /2 - 0.049 | V <sub>DD</sub> /2 – 0.005 | V <sub>DD</sub> /2 + 0.036                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | V    |
| 01040                    |                                      | V <sub>REFLO</sub>         | Ref Low   | V <sub>SS</sub>                                                 | V <sub>SS</sub>            | V <sub>SS</sub> + 0.005    | V <sub>SS</sub> + 0.019                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | V    |
| 0b010                    | RefPower = Med                       | V <sub>REFHI</sub>         | Ref High  | V <sub>DD</sub>                                                 | V <sub>DD</sub> – 0.037    | V <sub>DD</sub> – 0.007    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | V    |
|                          | Onomn biog - Ligh                    | V <sub>DD</sub> /2 – 0.005 |           | V                                                               |                            |                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |      |
|                          |                                      | V <sub>REFLO</sub>         | Ref Low   | V <sub>SS</sub>                                                 | V <sub>SS</sub>            | V <sub>SS</sub> + 0.006    | V <sub>SS</sub> + 0.024                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | V    |
|                          | RefPower = Med                       | V <sub>REFHI</sub>         | Ref High  | V <sub>DD</sub>                                                 | V <sub>DD</sub> - 0.042    | V <sub>DD</sub> – 0.005    | V <sub>DD</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | V    |
|                          | Opamp bias = Low                     | V <sub>AGND</sub>          | AGND      | V <sub>DD</sub> /2                                              | V <sub>DD</sub> /2-0.046   | V <sub>DD</sub> /2 – 0.004 | V <sub>DD</sub> /2 + 0.034                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | V    |
|                          |                                      | V <sub>REFLO</sub>         | Ref Low   | V <sub>SS</sub>                                                 | V <sub>SS</sub>            | V <sub>SS</sub> + 0.004    | V <sub>SS</sub> + 0.017                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | V    |



# Table 16. 5-V DC Analog Reference Specifications (continued)

| Reference<br>ARF_CR[5:3] | Reference Power<br>Settings          | Symbol             | Reference | Description                               | Min           | Тур           | Max           | Unit |
|--------------------------|--------------------------------------|--------------------|-----------|-------------------------------------------|---------------|---------------|---------------|------|
|                          | RefPower = High                      | V <sub>REFHI</sub> | Ref High  | 3 × Bandgap                               | 3.788         | 3.891         | 3.986         | V    |
|                          | Opamp bias = High                    | V <sub>AGND</sub>  | AGND      | 2 × Bandgap                               | 2.500         | 2.604         | 2.699         | V    |
|                          |                                      | V <sub>REFLO</sub> | Ref Low   | Bandgap                                   | 1.257         | 1.306         | 1.359         | V    |
|                          | RefPower = High                      | V <sub>REFHI</sub> | Ref High  | 3 × Bandgap                               | 3.792         | 3.893         | 3.982         | V    |
|                          | Opamp bias = Low                     | V <sub>AGND</sub>  | AGND      | 2 × Bandgap                               | 2.518         | 2.602         | 2.692         | V    |
| 0b011                    |                                      | V <sub>REFLO</sub> | Ref Low   | Bandgap                                   | 1.256         | 1.302         | 1.354         | V    |
| 11000                    | RefPower = Med                       | V <sub>REFHI</sub> | Ref High  | 3 × Bandgap                               | 3.795         | 3.894         | 3.993         | V    |
|                          | Opamp bias = High                    | V <sub>AGND</sub>  | AGND      | 2 × Bandgap                               | 2.516         | 2.603         | 2.698         | V    |
|                          |                                      | V <sub>REFLO</sub> | Ref Low   | Bandgap                                   | 1.256         | 1.303         | 1.353         | V    |
|                          | RefPower = Med                       | V <sub>REFHI</sub> | Ref High  | 3 × Bandgap                               | 3.792         | 3.895         | 3.986         | V    |
|                          | Opamp bias = Low                     | V <sub>AGND</sub>  | AGND      | 2 × Bandgap                               | 2.522         | 2.602         | 2.685         | V    |
|                          |                                      | V <sub>REFLO</sub> | Ref Low   | Bandgap                                   | 1.255         | 1.301         | 1.350         | V    |
|                          | RefPower = High<br>Opamp bias = High | V <sub>REFHI</sub> | Ref High  | 2 × Bandgap +<br>P2[6] (P2[6] =<br>1.3 V) | 2.495 + P2[6] | 2.586 + P2[6] | 2.657 + P2[6] | V    |
|                          |                                      | V <sub>AGND</sub>  | AGND      | 2 × Bandgap                               | 2.502         | 2.604         | 2.719         | V    |
|                          |                                      | V <sub>REFLO</sub> | Ref Low   | 2 × Bandgap –<br>P2[6] (P2[6] =<br>1.3 V) | 2.531 – P2[6] | 2.611 – P2[6] | 2.681 – P2[6] | V    |
|                          | RefPower = High<br>Opamp bias = Low  | V <sub>REFHI</sub> | Ref High  | 2 × Bandgap +<br>P2[6] (P2[6] =<br>1.3 V) | 2.500 + P2[6] | 2.591 + P2[6] | 2.662 + P2[6] | V    |
|                          |                                      | V <sub>AGND</sub>  | AGND      | 2 × Bandgap                               | 2.519         | 2.602         | 2.693         | V    |
| 05400                    |                                      | V <sub>REFLO</sub> | Ref Low   | 2 × Bandgap –<br>P2[6] (P2[6] =<br>1.3 V) | 2.530 – P2[6] | 2.605 – P2[6] | 2.666 – P2[6] | V    |
| 0b100                    | RefPower = Med<br>Opamp bias = High  | V <sub>REFHI</sub> | Ref High  | 2 × Bandgap +<br>P2[6] (P2[6] =<br>1.3 V) | 2.503 + P2[6] | 2.592 + P2[6] | 2.662 + P2[6] | V    |
|                          |                                      | V <sub>AGND</sub>  | AGND      | 2 × Bandgap                               | 2.517         | 2.603         | 2.698         | V    |
|                          |                                      | V <sub>REFLO</sub> | Ref Low   | 2 × Bandgap –<br>P2[6] (P2[6] =<br>1.3 V) | 2.529 – P2[6] | 2.606 – P2[6] | 2.665 – P2[6] | V    |
|                          | RefPower = Med<br>Opamp bias = Low   | V <sub>REFHI</sub> | Ref High  | 2 × Bandgap +<br>P2[6] (P2[6] =<br>1.3 V) | 2.505 + P2[6] | 2.594 + P2[6] | 2.665 + P2[6] | V    |
|                          |                                      | V <sub>AGND</sub>  | AGND      | 2 × Bandgap                               | 2.525         | 2.602         | 2.685         | V    |
|                          |                                      | V <sub>REFLO</sub> | Ref Low   | 2 × Bandgap –<br>P2[6] (P2[6] =<br>1.3 V) | 2.528 – P2[6] | 2.603 – P2[6] | 2.661 – P2[6] | V    |



# Table 16. 5-V DC Analog Reference Specifications (continued)

| Reference<br>ARF_CR[5:3] | Reference Power<br>Settings          | Symbol             | Reference | Description                                     | Min             | Тур                     | Мах                     | Unit |
|--------------------------|--------------------------------------|--------------------|-----------|-------------------------------------------------|-----------------|-------------------------|-------------------------|------|
|                          | RefPower = High<br>Opamp bias = High | V <sub>REFHI</sub> | Ref High  | P2[4] + Bandgap<br>(P2[4] = V <sub>DD</sub> /2) | P2[4] + 1.222   | P2[4] + 1.290           | P2[4] + 1.343           | V    |
|                          |                                      | V <sub>AGND</sub>  | AGND      | P2[4]                                           | P2[4]           | P2[4]                   | P2[4]                   | _    |
|                          |                                      | V <sub>REFLO</sub> | Ref Low   | P2[4] – Bandgap<br>(P2[4] = V <sub>DD</sub> /2) | P2[4] – 1.331   | P2[4] – 1.295           | P2[4] – 1.254           | V    |
|                          | RefPower = High<br>Opamp bias = Low  | V <sub>REFHI</sub> | Ref High  | P2[4] + Bandgap<br>(P2[4] = V <sub>DD</sub> /2) | P2[4] + 1.226   | P2[4] + 1.293           | P2[4] + 1.347           | V    |
|                          |                                      | V <sub>AGND</sub>  | AGND      | P2[4]                                           | P2[4]           | P2[4]                   | P2[4]                   | -    |
| 05101                    |                                      | V <sub>REFLO</sub> | Ref Low   | P2[4] – Bandgap<br>(P2[4] = V <sub>DD</sub> /2) | P2[4] – 1.331   | P2[4] – 1.298           | P2[4] – 1.259           | V    |
| 0b101                    | RefPower = Med<br>Opamp bias = High  | V <sub>REFHI</sub> | Ref High  | P2[4] + Bandgap<br>(P2[4] = V <sub>DD</sub> /2) | P2[4] + 1.227   | P2[4] + 1.294           | P2[4] + 1.347           | V    |
|                          |                                      | V <sub>AGND</sub>  | AGND      | P2[4]                                           | P2[4]           | P2[4]                   | P2[4]                   | -    |
|                          |                                      | V <sub>REFLO</sub> | Ref Low   | P2[4] – Bandgap<br>(P2[4] = V <sub>DD</sub> /2) | P2[4] – 1.331   | P2[4] – 1.298           | P2[4] – 1.259           | V    |
|                          | RefPower = Med<br>Opamp bias = Low   | V <sub>REFHI</sub> | Ref High  | P2[4] + Bandgap<br>(P2[4] = V <sub>DD</sub> /2) | P2[4] + 1.228   | P2[4] + 1.295           | P2[4] + 1.349           | V    |
|                          |                                      | V <sub>AGND</sub>  | AGND      | P2[4]                                           | P2[4]           | P2[4]                   | P2[4]                   | -    |
|                          |                                      | V <sub>REFLO</sub> | Ref Low   | P2[4] – Bandgap<br>(P2[4] = V <sub>DD</sub> /2) | P2[4] – 1.332   | P2[4] – 1.299           | P2[4] – 1.260           | V    |
|                          | RefPower = High                      | V <sub>REFHI</sub> | Ref High  | 2 × Bandgap                                     | 2.535           | 2.598                   | 2.644                   | V    |
|                          | Opamp bias = High                    | V <sub>AGND</sub>  | AGND      | Bandgap                                         | 1.227           | 1.305                   | 1.398                   | V    |
|                          |                                      | V <sub>REFLO</sub> | Ref Low   | V <sub>SS</sub>                                 | V <sub>SS</sub> | V <sub>SS</sub> + 0.009 | V <sub>SS</sub> + 0.038 | V    |
|                          | RefPower = High<br>Opamp bias = Low  | V <sub>REFHI</sub> | Ref High  | 2 × Bandgap                                     | 2.530           | 2.598                   | 2.643                   | V    |
|                          |                                      | V <sub>AGND</sub>  | AGND      | Bandgap                                         | 1.244           | 1.303                   | 1.370                   | V    |
| 0b110                    |                                      | V <sub>REFLO</sub> | Ref Low   | V <sub>SS</sub>                                 | V <sub>SS</sub> | V <sub>SS</sub> + 0.005 | V <sub>SS</sub> + 0.024 | V    |
| 00110                    | RefPower = Med                       | V <sub>REFHI</sub> | Ref High  | 2 × Bandgap                                     | 2.532           | 2.598                   | 2.644                   | V    |
|                          | Opamp bias = High                    | V <sub>AGND</sub>  | AGND      | Bandgap                                         | 1.239           | 1.304                   | 1.380                   | V    |
|                          |                                      | V <sub>REFLO</sub> | Ref Low   | V <sub>SS</sub>                                 | V <sub>SS</sub> | V <sub>SS</sub> + 0.006 | V <sub>SS</sub> + 0.026 | V    |
|                          | RefPower = Med                       | V <sub>REFHI</sub> | Ref High  | 2 × Bandgap                                     | 2.528           | 2.598                   | 2.645                   | V    |
|                          | Opamp bias = Low                     | V <sub>AGND</sub>  | AGND      | Bandgap                                         | 1.249           | 1.302                   | 1.362                   | V    |
|                          |                                      | V <sub>REFLO</sub> | Ref Low   | V <sub>SS</sub>                                 | V <sub>SS</sub> | V <sub>SS</sub> + 0.004 | V <sub>SS</sub> + 0.018 | V    |
|                          | RefPower = High                      | V <sub>REFHI</sub> | Ref High  | 3.2 × Bandgap                                   | 4.041           | 4.155                   | 4.234                   | V    |
|                          | Opamp bias = High                    | V <sub>AGND</sub>  | AGND      | 1.6 × Bandgap                                   | 1.998           | 2.083                   | 2.183                   | V    |
|                          |                                      | V <sub>REFLO</sub> | Ref Low   | V <sub>SS</sub>                                 | V <sub>SS</sub> | V <sub>SS</sub> + 0.010 | V <sub>SS</sub> + 0.038 | V    |
|                          | RefPower = High                      | V <sub>REFHI</sub> | Ref High  | 3.2 × Bandgap                                   | 4.047           | 4.153                   | 4.236                   | V    |
|                          | Opamp bias = Low                     | V <sub>AGND</sub>  | AGND      | 1.6 × Bandgap                                   | 2.012           | 2.082                   | 2.157                   | V    |
| 06111                    |                                      | V <sub>REFLO</sub> | Ref Low   | V <sub>SS</sub>                                 | V <sub>SS</sub> | V <sub>SS</sub> + 0.006 | V <sub>SS</sub> + 0.024 | V    |
| 0b111                    | RefPower = Med                       | V <sub>REFHI</sub> | Ref High  | 3.2 × Bandgap                                   | 4.049           | 4.154                   | 4.238                   | V    |
|                          | Opamp bias = High                    | V <sub>AGND</sub>  | AGND      | 1.6 × Bandgap                                   | 2.008           | 2.083                   | 2.165                   | V    |
|                          |                                      | V <sub>REFLO</sub> | Ref Low   | V <sub>SS</sub>                                 | V <sub>SS</sub> | V <sub>SS</sub> + 0.006 | V <sub>SS</sub> + 0.026 | V    |
|                          | RefPower = Med                       | V <sub>REFHI</sub> | Ref High  | 3.2 × Bandgap                                   | 4.047           | 4.154                   | 4.238                   | V    |
|                          | Opamp bias = Low                     | V <sub>AGND</sub>  | AGND      | 1.6 × Bandgap                                   | 2.016           | 2.081                   | 2.150                   | V    |
|                          |                                      | V <sub>REFLO</sub> | Ref Low   | V <sub>SS</sub>                                 | V <sub>SS</sub> | V <sub>SS</sub> + 0.004 | V <sub>SS</sub> + 0.018 | V    |





## Table 17. 3.3-V DC Analog Reference Specifications

| Reference<br>ARF_CR[5:3] | Reference Power<br>Settings          | Symbol             |          |                                                                 | Min                        | Тур                        | Мах                        | Unit |
|--------------------------|--------------------------------------|--------------------|----------|-----------------------------------------------------------------|----------------------------|----------------------------|----------------------------|------|
|                          |                                      | V <sub>REFHI</sub> | Ref High | V <sub>DD</sub> /2 + BandGap                                    | V <sub>DD</sub> /2 + 1.225 | V <sub>DD</sub> /2 + 1.292 | V <sub>DD</sub> /2 + 1.361 | V    |
|                          | RefPower = High<br>Opamp bias = High | V <sub>AGND</sub>  | AGND     | V <sub>DD</sub> /2                                              | V <sub>DD</sub> /2 – 0.067 | V <sub>DD</sub> /2 - 0.002 | V <sub>DD</sub> /2 + 0.063 | V    |
|                          |                                      | V <sub>REFLO</sub> | Ref Low  | V <sub>DD</sub> /2 – BandGap                                    | V <sub>DD</sub> /2 – 1.35  | V <sub>DD</sub> /2 – 1.293 | V <sub>DD</sub> /2 – 1.210 | V    |
|                          |                                      | V <sub>REFHI</sub> | Ref High | V <sub>DD</sub> /2 + BandGap                                    | V <sub>DD</sub> /2 + 1.218 | V <sub>DD</sub> /2 + 1.294 | V <sub>DD</sub> /2 + 1.370 | V    |
|                          | RefPower = High<br>Opamp bias = Low  | V <sub>AGND</sub>  | AGND     | V <sub>DD</sub> /2                                              | V <sub>DD</sub> /2 - 0.038 | V <sub>DD</sub> /2 – 0.001 | V <sub>DD</sub> /2 + 0.035 | V    |
| 06000                    |                                      | V <sub>REFLO</sub> | Ref Low  | V <sub>DD</sub> /2 – BandGap                                    | V <sub>DD</sub> /2 – 1.329 | V <sub>DD</sub> /2 – 1.296 | V <sub>DD</sub> /2 – 1.259 | V    |
|                          |                                      | V <sub>REFHI</sub> | Ref High | V <sub>DD</sub> /2 + BandGap                                    | V <sub>DD</sub> /2 + 1.221 | V <sub>DD</sub> /2 + 1.294 | V <sub>DD</sub> /2 + 1.366 | V    |
|                          | RefPower = Med<br>Opamp bias = High  | V <sub>AGND</sub>  | AGND     | V <sub>DD</sub> /2                                              | V <sub>DD</sub> /2 - 0.050 | V <sub>DD</sub> /2 - 0.002 | V <sub>DD</sub> /2 + 0.046 | V    |
|                          | - periop - 190                       | V <sub>REFLO</sub> | Ref Low  | V <sub>DD</sub> /2 – BandGap                                    | V <sub>DD</sub> /2 – 1.331 | V <sub>DD</sub> /2 – 1.296 | V <sub>DD</sub> /2 – 1.260 | V    |
|                          |                                      | V <sub>REFHI</sub> | Ref High | V <sub>DD</sub> /2 + BandGap                                    | V <sub>DD</sub> /2 + 1.226 | V <sub>DD</sub> /2 + 1.295 | V <sub>DD</sub> /2 + 1.365 | V    |
|                          | RefPower = Med<br>Opamp bias = Low   | V <sub>AGND</sub>  | AGND     | V <sub>DD</sub> /2                                              | V <sub>DD</sub> /2 - 0.028 | V <sub>DD</sub> /2 – 0.001 | V <sub>DD</sub> /2 + 0.025 | V    |
|                          |                                      | V <sub>REFLO</sub> | Ref Low  | V <sub>DD</sub> /2 – BandGap                                    | V <sub>DD</sub> /2 – 1.329 | V <sub>DD</sub> /2 – 1.297 | V <sub>DD</sub> /2 – 1.262 | V    |
|                          | RefPower = High<br>Opamp bias = High | V <sub>REFHI</sub> | Ref High | P2[4]+P2[6] (P2[4]<br>= V <sub>DD</sub> /2, P2[6] =<br>0.5 V)   | P2[4] + P2[6] -<br>0.098   | P2[4] + P2[6] -<br>0.018   | P2[4] + P2[6] +<br>0.055   | V    |
|                          |                                      | V <sub>AGND</sub>  | AGND     | P2[4]                                                           | P2[4]                      | P2[4]                      | P2[4]                      | _    |
|                          |                                      | V <sub>REFLO</sub> | Ref Low  | P2[4] – P2[6] (P2[4]<br>= V <sub>DD</sub> /2, P2[6] =<br>0.5 V) | P2[4] – P2[6] –<br>0.055   | P2[4] – P2[6] +<br>0.013   | P2[4] – P2[6] +<br>0.086   | V    |
|                          |                                      | V <sub>REFHI</sub> | Ref High | P2[4] + P2[6] (P2[4]<br>= V <sub>DD</sub> /2, P2[6] =<br>0.5 V) | P2[4] + P2[6] -<br>0.082   | P2[4] + P2[6] -<br>0.011   | P2[4] + P2[6] +<br>0.050   | V    |
|                          | RefPower = High<br>Opamp bias = Low  | V <sub>AGND</sub>  | AGND     | P2[4]                                                           | P2[4]                      | P2[4]                      | P2[4]                      | _    |
| 0b001                    |                                      | V <sub>REFLO</sub> | Ref Low  | P2[4] – P2[6] (P2[4]<br>= V <sub>DD</sub> /2, P2[6] =<br>0.5 V) | P2[4] – P2[6] –<br>0.037   | P2[4] – P2[6] +<br>0.006   | P2[4] – P2[6] +<br>0.054   | V    |
| 00001                    |                                      | V <sub>REFHI</sub> | Ref High | P2[4] + P2[6] (P2[4]<br>= V <sub>DD</sub> /2, P2[6] =<br>0.5 V) | P2[4] + P2[6] -<br>0.079   | P2[4] + P2[6] -<br>0.012   | P2[4] + P2[6] +<br>0.047   | V    |
|                          | RefPower = Med<br>Opamp bias = High  | V <sub>AGND</sub>  | AGND     | P2[4]                                                           | P2[4]                      | P2[4]                      | P2[4]                      | -    |
|                          |                                      | V <sub>REFLO</sub> | Ref Low  | P2[4]–P2[6] (P2[4]<br>= V <sub>DD</sub> /2, P2[6] =<br>0.5 V)   | P2[4] – P2[6] –<br>0.038   | P2[4] – P2[6] +<br>0.006   | P2[4] – P2[6] +<br>0.057   | V    |
|                          |                                      | V <sub>REFHI</sub> | Ref High | P2[4]+P2[6] (P2[4]<br>= V <sub>DD</sub> /2, P2[6] =<br>0.5 V)   | P2[4] + P2[6] -<br>0.080   | P2[4] + P2[6] -<br>0.008   | P2[4] + P2[6] +<br>0.055   | V    |
|                          | RefPower = Med<br>Opamp bias = Low   | V <sub>AGND</sub>  | AGND     | P2[4]                                                           | P2[4]                      | P2[4]                      | P2[4]                      | _    |
|                          |                                      | V <sub>REFLO</sub> | Ref Low  | P2[4]–P2[6] (P2[4]<br>= V <sub>DD</sub> /2, P2[6] =<br>0.5 V)   | P2[4] – P2[6] –<br>0.032   | P2[4] – P2[6] +<br>0.003   | P2[4] – P2[6] +<br>0.042   | V    |





| Table 17. 3.3-V DC Analog Reference Specifications | (continued)  |  |
|----------------------------------------------------|--------------|--|
|                                                    | (contantaca) |  |

| Reference<br>ARF_CR[5:3] | Reference Power<br>Settings                  | Symbol             | Reference | Description                                     | Min                        | Тур                        | Мах                        | Unit |
|--------------------------|----------------------------------------------|--------------------|-----------|-------------------------------------------------|----------------------------|----------------------------|----------------------------|------|
|                          |                                              | V <sub>REFHI</sub> | Ref High  | V <sub>DD</sub>                                 | V <sub>DD</sub> – 0.06     | V <sub>DD</sub> – 0.010    | V <sub>DD</sub>            | V    |
|                          | RefPower = High<br>Opamp bias = High         | V <sub>AGND</sub>  | AGND      | V <sub>DD</sub> /2                              | V <sub>DD</sub> /2 – 0.05  | V <sub>DD</sub> /2 - 0.002 | V <sub>DD</sub> /2 + 0.040 | V    |
|                          |                                              | V <sub>REFLO</sub> | Ref Low   | Vss                                             | Vss                        | Vss + 0.009                | Vss + 0.056                | V    |
|                          |                                              | V <sub>REFHI</sub> | Ref High  | V <sub>DD</sub>                                 | V <sub>DD</sub> – 0.060    | V <sub>DD</sub> – 0.006    | V <sub>DD</sub>            | V    |
|                          | RefPower = High<br>Opamp bias = Low          | V <sub>AGND</sub>  | AGND      | V <sub>DD</sub> /2                              | V <sub>DD</sub> /2 - 0.028 | V <sub>DD</sub> /2 – 0.001 | V <sub>DD</sub> /2 + 0.025 | V    |
| 0b010                    |                                              | V <sub>REFLO</sub> | Ref Low   | Vss                                             | Vss                        | Vss + 0.005                | Vss + 0.034                | V    |
| 00010                    |                                              | V <sub>REFHI</sub> | Ref High  | V <sub>DD</sub>                                 | V <sub>DD</sub> – 0.058    | V <sub>DD</sub> – 0.008    | V <sub>DD</sub>            | V    |
|                          | RefPower = Med<br>Opamp bias = High          | V <sub>AGND</sub>  | AGND      | V <sub>DD</sub> /2                              | V <sub>DD</sub> /2 - 0.037 | V <sub>DD</sub> /2 - 0.002 | V <sub>DD</sub> /2 + 0.033 | V    |
|                          |                                              | V <sub>REFLO</sub> | Ref Low   | Vss                                             | Vss                        | Vss + 0.007                | Vss + 0.046                | V    |
|                          |                                              | V <sub>REFHI</sub> | Ref High  | V <sub>DD</sub>                                 | V <sub>DD</sub> – 0.057    | V <sub>DD</sub> – 0.006    | V <sub>DD</sub>            | V    |
|                          | RefPower = Med<br>Opamp bias = Low           | V <sub>AGND</sub>  | AGND      | V <sub>DD</sub> /2                              | V <sub>DD</sub> /2 - 0.025 | V <sub>DD</sub> /2 - 0.001 | V <sub>DD</sub> /2 + 0.022 | V    |
|                          |                                              | V <sub>REFLO</sub> | Ref Low   | Vss                                             | Vss                        | Vss + 0.004                | Vss + 0.030                | V    |
| 0b011                    | All power settings.<br>Not allowed for 3.3 V | -                  | _         | _                                               | -                          | _                          | _                          | -    |
| 0b100                    | All power settings.<br>Not allowed for 3.3 V | -                  | _         | _                                               | -                          | -                          | _                          | -    |
|                          | RefPower = High<br>Opamp bias = High         | V <sub>REFHI</sub> | Ref High  | P2[4] + BandGap<br>(P2[4] = V <sub>DD</sub> /2) | P2[4] + 1.213              | P2[4] + 1.291              | P2[4] + 1.367              | V    |
|                          |                                              | V <sub>AGND</sub>  | AGND      | P2[4]                                           | P2[4]                      | P2[4]                      | P2[4]                      | V    |
|                          |                                              | V <sub>REFLO</sub> | Ref Low   | P2[4] – BandGap<br>(P2[4] = V <sub>DD</sub> /2) | P2[4] – 1.333              | P2[4] – 1.294              | P2[4] – 1.208              | V    |
|                          |                                              | V <sub>REFHI</sub> | Ref High  | P2[4] + BandGap<br>(P2[4] = V <sub>DD</sub> /2) | P2[4] + 1.217              | P2[4] + 1.294              | P2[4] + 1.368              | V    |
|                          | RefPower = High<br>Opamp bias = Low          | V <sub>AGND</sub>  | AGND      | P2[4]                                           | P2[4]                      | P2[4]                      | P2[4]                      | V    |
| 0b101                    |                                              | V <sub>REFLO</sub> | Ref Low   | P2[4] – BandGap<br>(P2[4] = V <sub>DD</sub> /2) | P2[4] – 1.320              | P2[4] – 1.296              | P2[4] – 1.261              | V    |
| 10100                    |                                              | V <sub>REFHI</sub> | Ref High  | P2[4] + BandGap<br>(P2[4] = V <sub>DD</sub> /2) | P2[4] + 1.217              | P2[4] + 1.294              | P2[4] + 1.369              | V    |
|                          | RefPower = Med<br>Opamp bias = High          | V <sub>AGND</sub>  | AGND      | P2[4]                                           | P2[4]                      | P2[4]                      | P2[4]                      | V    |
|                          |                                              | V <sub>REFLO</sub> | Ref Low   | P2[4] – BandGap<br>(P2[4] = V <sub>DD</sub> /2) | P2[4] – 1.322              | P2[4] – 1.297              | P2[4] – 1.262              | V    |
|                          |                                              | V <sub>REFHI</sub> | Ref High  | P2[4] + BandGap<br>(P2[4] = V <sub>DD</sub> /2) | P2[4] + 1.219              | P2[4] + 1.295              | P2[4] + 1.37               | V    |
|                          | RefPower = Med<br>Opamp bias = Low           | V <sub>AGND</sub>  | AGND      | P2[4]                                           | P2[4]                      | P2[4]                      | P2[4]                      | V    |
|                          | Cparrip bias - LOW                           | V <sub>REFLO</sub> | Ref Low   | P2[4] – BandGap<br>(P2[4] = V <sub>DD</sub> /2) | P2[4] – 1.324              | P2[4] – 1.297              | P2[4] – 1.262              | V    |



| Reference<br>ARF_CR[5:3] | Reference Power<br>Settings                   | Symbol             | Reference | Description | Min   | Тур         | Мах         | Unit |
|--------------------------|-----------------------------------------------|--------------------|-----------|-------------|-------|-------------|-------------|------|
|                          |                                               | V <sub>REFHI</sub> | Ref High  | 2 × BandGap | 2.507 | 2.598       | 2.698       | V    |
|                          | RefPower = High<br>Opamp bias = High          | V <sub>AGND</sub>  | AGND      | BandGap     | 1.203 | 1.307       | 1.424       | V    |
|                          |                                               | V <sub>REFLO</sub> | Ref Low   | Vss         | Vss   | Vss + 0.012 | Vss + 0.067 | V    |
|                          |                                               | V <sub>REFHI</sub> | Ref High  | 2 × BandGap | 2.516 | 2.598       | 2.683       | V    |
|                          | RefPower = High<br>Opamp bias = Low           | V <sub>AGND</sub>  | AGND      | BandGap     | 1.241 | 1.303       | 1.376       | V    |
| 0b110                    |                                               | V <sub>REFLO</sub> | Ref Low   | Vss         | Vss   | Vss + 0.007 | Vss + 0.040 | V    |
| 00110                    | RefPower = Med<br>Opamp bias = High           | V <sub>REFHI</sub> | Ref High  | 2 × BandGap | 2.510 | 2.599       | 2.693       | V    |
|                          |                                               | V <sub>AGND</sub>  | AGND      | BandGap     | 1.240 | 1.305       | 1.374       | V    |
|                          |                                               | V <sub>REFLO</sub> | Ref Low   | Vss         | Vss   | Vss + 0.008 | Vss + 0.048 | V    |
|                          |                                               | V <sub>REFHI</sub> | Ref High  | 2 × BandGap | 2.515 | 2.598       | 2.683       | V    |
|                          | RefPower = Med<br>Opamp bias = Low            | V <sub>AGND</sub>  | AGND      | BandGap     | 1.258 | 1.302       | 1.355       | V    |
|                          |                                               | V <sub>REFLO</sub> | Ref Low   | Vss         | Vss   | Vss + 0.005 | Vss + 0.03  | V    |
| 0b111                    | All power settings.<br>Not allowed for 3.3 V. | -                  | -         | _           | _     | -           | _           | -    |

## Table 17. 3.3-V DC Analog Reference Specifications (continued)

### DC Analog PSoC Block Specifications

Table 18 lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, or 3.0 V to 3.6 V and -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, respectively. Typical parameters apply to 5 V and 3.3 V at 25 °C and are for design guidance only.

#### Table 18. DC Analog PSoC Block Specifications

| Symbol          | Description                           | Min | Тур  | Max | Units | Notes |
|-----------------|---------------------------------------|-----|------|-----|-------|-------|
| R <sub>CT</sub> | Resistor unit value (continuous time) | -   | 12.2 | -   | kΩ    |       |
| C <sub>SC</sub> | Capacitor unit value (switch cap)     | -   | 80   | -   | fF    |       |



#### DC POR and LVD Specifications

Table 19 lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, or 3.0 V to 3.6 V and -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, respectively. Typical parameters apply to 5 V and 3.3 V at 25 °C and are for design guidance only.

Table 19. DC POR and LVD Specifications

| Symbol                                                                                                                      | Description                                                                                                                                                                                                      | Min                                                          | Тур                                                          | Max                                                                                             | Units                                 | Notes |
|-----------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|--------------------------------------------------------------|-------------------------------------------------------------------------------------------------|---------------------------------------|-------|
| V <sub>PPOR0</sub><br>V <sub>PPOR1</sub><br>V <sub>PPOR2</sub>                                                              | V <sub>DD</sub> value for PPOR trip (negative ramp)<br>PORLEV[1:0] = 00b<br>PORLEV[1:0] = 01b<br>PORLEV[1:0] = 10b                                                                                               |                                                              | 2.82<br>4.39<br>4.55                                         |                                                                                                 | ><br>><br>>                           |       |
| V <sub>PH0</sub><br>V <sub>PH1</sub><br>V <sub>PH2</sub>                                                                    | PPOR hysteresis<br>PORLEV[1:0] = 00b<br>PORLEV[1:0] = 01b<br>PORLEV[1:0] = 10b                                                                                                                                   |                                                              | 92<br>0<br>0                                                 |                                                                                                 | mV<br>mV<br>mV                        |       |
| $\begin{array}{c} V_{LVD0} \\ V_{LVD1} \\ V_{LVD2} \\ V_{LVD3} \\ V_{LVD4} \\ V_{LVD5} \\ V_{LVD6} \\ V_{LVD7} \end{array}$ | $\begin{array}{l} V_{DD} \text{ value for LVD trip} \\ VM[2:0] = 000b \\ VM[2:0] = 001b \\ VM[2:0] = 010b \\ VM[2:0] = 011b \\ VM[2:0] = 100b \\ VM[2:0] = 101b \\ VM[2:0] = 110b \\ VM[2:0] = 111b \end{array}$ | 2.86<br>2.96<br>3.07<br>3.92<br>4.39<br>4.55<br>4.63<br>4.72 | 2.92<br>3.02<br>3.13<br>4.00<br>4.48<br>4.64<br>4.73<br>4.81 | $\begin{array}{c} 2.98^{[7]}\\ 3.08\\ 3.20\\ 4.08\\ 4.57\\ 4.74^{[8]}\\ 4.82\\ 4.91\end{array}$ | > > > > > > > > > > > > > > > > > > > |       |

Notes

Always greater than 50 mV above PPOR (PORLEV = 00) for falling supply.
 Always greater than 50 mV above PPOR (PORLEV = 10) for falling supply.





### DC Programming Specifications

Table 20 lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, or 3.0 V to 3.6 V and -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, respectively. Typical parameters apply to 5 V and 3.3 V at 25 °C and are for design guidance only.

Table 20. DC Programming Specifications

| Symbol                | Description                                                                                 | Min                   | Тур | Max             | Units | Notes                                                                                            |
|-----------------------|---------------------------------------------------------------------------------------------|-----------------------|-----|-----------------|-------|--------------------------------------------------------------------------------------------------|
| V <sub>DDP</sub>      | V <sub>DD</sub> for programming and erase                                                   | 4.5                   | 5.0 | 5.5             | V     | This specification applies to<br>the functional<br>requirements of external<br>programmer tools. |
| V <sub>DDLV</sub>     | Low V <sub>DD</sub> for verify                                                              | 3.0                   | 3.1 | 3.2             | V     | This specification applies to<br>the functional<br>requirements of external<br>programmer tools. |
| V <sub>DDHV</sub>     | High V <sub>DD</sub> for verify                                                             | 5.1                   | 5.2 | 5.3             | V     | This specification applies to<br>the functional<br>requirements of external<br>programmer tools. |
| V <sub>DDIWRITE</sub> | Supply voltage for flash write operation                                                    | 3.0                   | -   | 5.25            | V     | This specification applies to<br>this device when it is<br>executing internal flash<br>writes.   |
| I <sub>DDP</sub>      | Supply current during programming or verify                                                 | -                     | 10  | 30              | mA    |                                                                                                  |
| V <sub>ILP</sub>      | Input low voltage during programming or verify                                              | _                     | -   | 0.8             | V     |                                                                                                  |
| V <sub>IHP</sub>      | Input high voltage during programming or verify                                             | 2.1                   | -   | _               | V     |                                                                                                  |
| I <sub>ILP</sub>      | Input current when applying V <sub>ILP</sub> to P1[0] or P1[1] during programming or verify | -                     | _   | 0.2             | mA    | Driving internal pull-down resistor.                                                             |
| I <sub>IHP</sub>      | Input current when applying V <sub>IHP</sub> to P1[0] or P1[1] during programming or verify | -                     | -   | 1.5             | mA    | Driving internal pull-down resistor.                                                             |
| V <sub>OLV</sub>      | Output low voltage during programming or verify                                             | -                     | -   | 0.75            | V     |                                                                                                  |
| V <sub>OHV</sub>      | Output high voltage during programming or verify                                            | V <sub>DD</sub> – 1.0 | _   | V <sub>DD</sub> | V     |                                                                                                  |
| Flash <sub>ENPB</sub> | Flash endurance (per block) <sup>[9, 10]</sup>                                              | 1,000                 | -   | _               | -     | Erase/write cycles per block.                                                                    |
| Flash <sub>ENT</sub>  | Flash endurance (total) <sup>[10, 11]</sup>                                                 | 512,000               | -   | -               | -     | Erase/write cycles.                                                                              |
| Flash <sub>DR</sub>   | Flash data retention                                                                        | 15                    | -   | -               | Years |                                                                                                  |

Notes

10. For the full temperature range, the user must employ a temperature sensor user module (FlashTemp) or other temperature sensor, and feed the result to the temperature argument before writing. Refer to the Flash APIs Application Note AN2015 for more information.

11. The maximum total number of allowed erase/write cycles is the minimum Flash<sub>ENPB</sub> value multiplied by the number of flash blocks in the device.

The erase/write cycle limit per block (Flash<sub>ENPB</sub>) is only guaranteed if the device operates within one voltage range. Voltage ranges are 3.0 V to 3.6 V and 4.75 V to 5.25 V. 9.





## **AC Electrical Characteristics**

#### AC Chip-Level Specifications

Table 21 lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, or 3.0 V to 3.6 V and -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, respectively. Typical parameters apply to 5 V and 3.3 V at 25 °C and are for design guidance only.

#### Table 21. AC Chip-Level Specifications

| Symbol                  | Description                                                     | Min                   | Тур    | Max                     | Units | Notes                                                                                                                                                                                                        |
|-------------------------|-----------------------------------------------------------------|-----------------------|--------|-------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| F <sub>IMO24</sub>      | IMO frequency for 24 MHz                                        | 22.8 <sup>[12]</sup>  | 24     | 25.2 <sup>[12]</sup>    | MHz   | Trimmed for 5 V or 3.3 V operation<br>using factory trim values. See<br>Figure 5 on page 14. SLIMO mode<br>= 0.                                                                                              |
| F <sub>IMO6</sub>       | IMO frequency for 6 MHz                                         | 5.5 <sup>[12]</sup>   | 6      | 6.5 <sup>[12]</sup>     | MHz   | Trimmed for 5 V or 3.3 V operation<br>using factory trim values. See<br>Figure 5 on page 14. SLIMO mode<br>= 1.                                                                                              |
| F <sub>CPU1</sub>       | CPU frequency (5 V nominal)                                     | 0.089 <sup>[12]</sup> | -      | 25.2 <sup>[12]</sup>    | MHz   | $\begin{array}{l} \text{4.75 V} \leq \text{V}_{DD} \leq \text{5.25 V.} \\ \text{SLIMO mode} = 0. \end{array}$                                                                                                |
| F <sub>CPU2</sub>       | CPU frequency (3.3 V nominal)                                   | 0.089 <sup>[12]</sup> | -      | 12.6 <sup>[12]</sup>    | MHz   | $\begin{array}{l} 3.0 \text{ V} \leq \text{V}_{DD} \leq 3.6 \text{ V}.\\ \text{SLIMO mode = 0}. \end{array}$                                                                                                 |
| F <sub>BLK5</sub>       | Digital PSoC block frequency (5 V V <sub>DD</sub> nominal)      | 0                     | -      | 50.4 <sup>[12,13]</sup> | MHz   | Refer to AC Digital Block Specifications on page 35.                                                                                                                                                         |
| F <sub>BLK33</sub>      | Digital PSoC block frequency (3.3 V<br>V <sub>DD</sub> nominal) | 0                     | -      | 25.2 <sup>[12,13]</sup> | MHz   | Refer to AC Digital Block Specifications on page 35.                                                                                                                                                         |
| F <sub>32K1</sub>       | ILO frequency                                                   | 15                    | 32     | 64                      | kHz   | This specification applies when the ILO has been trimmed.                                                                                                                                                    |
| F <sub>32KU</sub>       | ILO untrimmed frequency                                         | 5                     | _      | 100                     | kHz   | After a reset and before the M8C processor starts to execute, the ILO is not trimmed.                                                                                                                        |
| F <sub>32K2</sub>       | ECO frequency                                                   | -                     | 32.768 | -                       | kHz   | Accuracy is capacitor and crystal dependent. 50% duty cycle.                                                                                                                                                 |
| F <sub>PLL</sub>        | PLL frequency                                                   | -                     | 23.986 | -                       | MHz   | A multiple (x732) of crystal frequency.                                                                                                                                                                      |
| t <sub>PLLSLEW</sub>    | PLL lock time                                                   | 0.5                   | _      | 10                      | ms    | Refer to Figure 7 on page 31.                                                                                                                                                                                |
| t <sub>PLLSLEWLOW</sub> | PLL lock time for low gain setting                              | 0.5                   | -      | 50                      | ms    | Refer to Figure 8 on page 31.                                                                                                                                                                                |
| t <sub>OS</sub>         | ECO startup to 1%                                               | -                     | 250    | 500                     | ms    | Refer to Figure 9 on page 31.                                                                                                                                                                                |
| tosacc                  | ECO startup to 100 ppm                                          | _                     | 300    | 600                     | ms    | The ECO frequency is within<br>100 ppm of its final value by the<br>end of the t <sub>OSACC</sub> period. Correct<br>operation assumes a properly<br>loaded 1-µW maximum drive<br>level, 32.768-kHz crystal. |
| t <sub>XRST</sub>       | External reset pulse width                                      | 10                    | -      | -                       | μS    |                                                                                                                                                                                                              |
| DC24M                   | 24 MHz duty cycle                                               | 40                    | 50     | 60                      | %     |                                                                                                                                                                                                              |
| DC <sub>ILO</sub>       | ILO duty cycle                                                  | 20                    | 50     | 80                      | %     |                                                                                                                                                                                                              |
| Step24M                 | 24 MHz trim step size                                           | -                     | 50     | -                       | kHz   |                                                                                                                                                                                                              |
| Fout48M                 | 48 MHz output frequency                                         | 45.6 <sup>[12]</sup>  | 48.0   | 50.4 <sup>[12]</sup>    | MHz   |                                                                                                                                                                                                              |
| F <sub>MAX</sub>        | Maximum frequency of signal on row input or row output.         | -                     | -      | 12.6 <sup>[12]</sup>    | MHz   |                                                                                                                                                                                                              |
| SR <sub>POWERUP</sub>   | Power supply slew rate                                          | -                     | _      | 250                     | V/ms  | V <sub>DD</sub> slew rate during power up.                                                                                                                                                                   |
| t <sub>POWERUP</sub>    | Time between end of POR state and CPU code execution            | Ι                     | 16     | 100                     | ms    | Power up from 0 V.                                                                                                                                                                                           |

Notes

12. Accuracy derived from IMO with appropriate trim for  $V_{DD}$  range.

13. See the individual user module data sheets for information on maximum frequencies for user modules.



#### Table 21. AC Chip-Level Specifications (continued)

| Symbol                               | Description                                           | Min | Тур | Max  | Units | Notes  |
|--------------------------------------|-------------------------------------------------------|-----|-----|------|-------|--------|
| t <sub>JIT_IMO</sub> <sup>[14]</sup> | 24 MHz IMO cycle-to-cycle jitter (RMS)                | -   | 200 | 700  | ps    |        |
|                                      | 24 MHz IMO long term N<br>cycle-to-cycle jitter (RMS) | -   | 300 | 900  | ps    | N = 32 |
|                                      | 24 MHz IMO period jitter (RMS)                        | -   | 100 | 400  | ps    |        |
| t <sub>JIT PLL</sub> <sup>[14]</sup> | PLL cycle-to-cycle jitter (RMS)                       | -   | 200 | 800  | ps    |        |
|                                      | PLL long term N cycle-to-cycle jitter<br>(RMS)        | -   | 300 | 1200 | ps    | N = 32 |
|                                      | PLL period jitter (RMS)                               | -   | 100 | 700  | ps    |        |













Note

14. Refer to Cypress Jitter Specifications application note, Understanding Datasheet Jitter Specifications for Cypress Timing Products – AN5054 for more information.



# AC GPIO Specifications

Table 22 lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, or 3.0 V to 3.6 V and -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, respectively. Typical parameters apply to 5 V and 3.3 V at 25 °C and are for design guidance only.

## Table 22. AC GPIO Specifications

| Symbol             | Description                                  | Min | Тур | Max                  | Units | Notes                                       |
|--------------------|----------------------------------------------|-----|-----|----------------------|-------|---------------------------------------------|
| F <sub>GPIO</sub>  | GPIO operating frequency                     | 0   | _   | 12.6 <sup>[15]</sup> | MHz   | Normal strong mode                          |
| t <sub>RISEF</sub> | Rise time, normal strong mode, Cload = 50 pF | 3   | -   | 18                   | ns    | V <sub>DD</sub> = 4.75 to 5.25 V, 10% - 90% |
| t <sub>FALLF</sub> | Fall time, normal strong mode, Cload = 50 pF | 2   | -   | 18                   | ns    | V <sub>DD</sub> = 4.75 to 5.25 V, 10% - 90% |
| t <sub>RISES</sub> | Rise time, slow strong mode, Cload = 50 pF   | 10  | 27  | -                    | ns    | V <sub>DD</sub> = 3 to 5.25 V, 10% - 90%    |
| t <sub>FALLS</sub> | Fall time, slow strong mode, Cload = 50 pF   | 10  | 22  | -                    | ns    | V <sub>DD</sub> = 3 to 5.25 V, 10% - 90%    |



Figure 10. GPIO Timing Diagram

<sup>15.</sup> Accuracy derived from IMO with appropriate trim for  $V_{\text{DD}}$  range.



#### AC Operational Amplifier Specifications

Table 23 and Table 24 list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, or 3.0 V to 3.6 V and -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, respectively. Typical parameters apply to 5 V and 3.3 V at 25 °C and are for design guidance only.

Settling times, slew rates, and gain bandwidth are based on the analog CT PSoC block.

Power = high and Opamp bias = high is not supported at 3.3 V.

| Symbol            | Description                                                           | Min  | Тур | Max  | Units    | Notes |
|-------------------|-----------------------------------------------------------------------|------|-----|------|----------|-------|
| t <sub>ROA</sub>  | Rising settling time to 0.1% for a 1-V step (10 pF load, unity gain)  |      |     |      |          |       |
|                   | Power = low, Opamp bias = low                                         | -    | _   | 3.9  | μS       |       |
|                   | Power = medium, Opamp bias = high                                     | -    | -   | 0.72 | μS       |       |
|                   | Power = high, Opamp bias = high                                       | -    | -   | 0.62 | μS       |       |
| t <sub>SOA</sub>  | Falling settling time to 0.1% for a 1-V step (10 pF load, unity gain) |      |     |      |          |       |
|                   | Power = low, Opamp bias = low                                         | _    | _   | 5.9  | μS       |       |
|                   | Power = medium, Opamp bias = high                                     | -    | _   | 0.92 | μS       |       |
|                   | Power = high, Opamp bias = high                                       | —    | -   | 0.72 | μS       |       |
| SR <sub>ROA</sub> | Rising slew rate (20% to 80%) of a 1-V step (10 pF load, unity gain)  |      |     |      |          |       |
|                   | Power = low, Opamp bias = low                                         | 0.15 | _   | _    | V/μs     |       |
|                   | Power = medium, Opamp bias = high                                     | 1.7  | _   | _    | V/μs     |       |
|                   | Power = high, Opamp bias = high                                       | 6.5  | -   | _    | V/µs     |       |
| SR <sub>FOA</sub> | Falling slew rate (80% to 20%) of a 1-V step (10 pF load, unity gain) |      |     |      |          |       |
|                   | Power = low, Opamp bias = low                                         | 0.01 | _   | -    | V/μs     |       |
|                   | Power = medium, Opamp bias = high                                     | 0.5  | _   | -    | V/µs     |       |
|                   | Power = high, Opamp bias = high                                       | 4.0  | -   | _    | V/µs     |       |
| BW <sub>OA</sub>  | Gain bandwidth product                                                |      |     |      |          |       |
| 0/1               | Power = low, Opamp bias = low                                         | 0.75 | -   | -    | MHz      |       |
|                   | Power = medium, Opamp bias = high                                     | 3.1  | _   | -    | MHz      |       |
|                   | Power = high, Opamp bias = high                                       | 5.4  | _   | -    | MHz      |       |
| E <sub>NOA</sub>  | Noise at 1 kHz (Power = medium, Opamp bias = high)                    | -    | 100 | -    | nV/rt-Hz |       |

## Table 24. 3.3-V AC Operational Amplifier Specifications

| Symbol            | Description                                                           | Min  | Тур | Max  | Units    | Notes |
|-------------------|-----------------------------------------------------------------------|------|-----|------|----------|-------|
| t <sub>ROA</sub>  | Rising settling time to 0.1% of a 1-V step (10 pF load, unity gain)   |      |     |      |          |       |
|                   | Power = low, Opamp bias = low                                         | —    | —   | 3.92 | μS       |       |
|                   | Power = medium, Opamp bias = high                                     | -    | -   | 0.72 | μS       |       |
| t <sub>SOA</sub>  | Falling settling time to 0.1% of a 1-V step (10 pF load, unity gain)  |      |     |      |          |       |
|                   | Power = low, Opamp bias = low                                         | -    | -   | 5.41 | μS       |       |
|                   | Power = medium, Opamp bias = high                                     | _    | -   | 0.72 | μS       |       |
| SR <sub>ROA</sub> | Rising slew rate (20% to 80%) of a 1-V step (10 pF load, unity gain)  |      |     |      |          |       |
|                   | Power = low, Opamp bias = low                                         | 0.31 | -   | -    | V/μs     |       |
|                   | Power = medium, Opamp bias = high                                     | 2.7  | -   | -    | V/μs     |       |
| SR <sub>FOA</sub> | Falling slew rate (80% to 20%) of a 1-V step (10 pF load, unity gain) |      |     |      |          |       |
|                   | Power = low, Opamp bias = low                                         | 0.24 | -   | _    | V/μs     |       |
|                   | Power = medium, Opamp bias = high                                     | 1.8  | —   | -    | V/µs     |       |
| BW <sub>OA</sub>  | Gain bandwidth product                                                |      |     |      |          |       |
| 0,1               | Power = low, Opamp bias = low                                         | 0.67 | -   | -    | MHz      |       |
|                   | Power = medium, Opamp bias = high                                     | 2.8  | -   | -    | MHz      |       |
| E <sub>NOA</sub>  | Noise at 1 kHz (Power = medium, Opamp bias = high)                    | -    | 100 | -    | nV/rt-Hz |       |



When bypassed by a capacitor on P2[4], the noise of the analog ground signal distributed to each block is reduced by a factor of up to 5 (14 dB). This is at frequencies above the corner frequency defined by the on-chip 8.1 k $\Omega$  resistance and the external capacitor.



Figure 11. Typical AGND Noise with P2[4] Bypass

At low frequencies, the opamp noise is proportional to 1/f, power independent, and determined by device geometry. At high frequencies, increased power level reduces the noise spectrum level.

Figure 12. Typical Opamp Noise





#### AC Low-Power Comparator Specifications

Table 25 lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and -40 °C  $\leq T_A \leq 85$  °C, or 3.0 V to 3.6 V and -40 °C  $\leq T_A \leq 85$  °C, respectively. Typical parameters apply to 5 V at 25 °C and are for design guidance only.

#### Table 25. AC Low-Power Comparator Specifications

| Symbol            | Description       | Min | Тур | Max | Units | Notes                                                                        |
|-------------------|-------------------|-----|-----|-----|-------|------------------------------------------------------------------------------|
| t <sub>RLPC</sub> | LPC response time | 1   | -   | 50  | μS    | $\geq$ 50 mV overdrive comparator reference set within V <sub>REFLPC</sub> . |

#### AC Digital Block Specifications

Table 26 lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, or 3.0 V to 3.6 V and -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, respectively. Typical parameters apply to 5 V and 3.3 V at 25 °C and are for design guidance only.

#### Table 26. AC Digital Block Specifications

| Function      | Description                               | Min                | Тур | Max                  | Units | Notes                                                          |
|---------------|-------------------------------------------|--------------------|-----|----------------------|-------|----------------------------------------------------------------|
| All functions | Block input clock frequency               |                    |     |                      |       |                                                                |
|               | $V_{DD} \ge 4.75 \text{ V}$               | _                  | _   | 50.4 <sup>[17]</sup> | MHz   |                                                                |
|               | V <sub>DD</sub> < 4.75 V                  | _                  | _   | 25.2 <sup>[17]</sup> | MHz   |                                                                |
| Timer         | Input clock frequency                     |                    | 1   |                      |       |                                                                |
|               | No capture, $V_{DD} \ge 4.75 V$           | _                  | _   | 50.4 <sup>[17]</sup> | MHz   |                                                                |
|               | No capture, V <sub>DD</sub> < 4.75 V      | _                  | _   | 25.2 <sup>[17]</sup> | MHz   |                                                                |
|               | With capture                              | _                  | _   | 25.2 <sup>[17]</sup> | MHz   |                                                                |
|               | Capture pulse width                       | 50 <sup>[16]</sup> | _   | _                    | ns    |                                                                |
| Counter       | Input clock frequency                     |                    |     |                      |       |                                                                |
|               | No enable input, $V_{DD} \ge 4.75 V$      | _                  | _   | 50.4 <sup>[17]</sup> | MHz   |                                                                |
|               | No enable input, V <sub>DD</sub> < 4.75 V | _                  | _   | 25.2 <sup>[17]</sup> | MHz   |                                                                |
|               | With enable input                         | _                  | _   | 25.2 <sup>[17]</sup> | MHz   |                                                                |
|               | Enable input pulse width                  | 50 <sup>[16]</sup> | -   | _                    | ns    |                                                                |
| Dead Band     | Kill pulse width                          |                    |     |                      |       |                                                                |
|               | Asynchronous restart mode                 | 20                 | -   | -                    | ns    | -                                                              |
|               | Synchronous restart mode                  | 50 <sup>[16]</sup> | _   | _                    | ns    | -                                                              |
|               | Disable mode                              | 50 <sup>[16]</sup> | _   | _                    | ns    | -                                                              |
|               | Input clock frequency                     | -                  |     |                      |       |                                                                |
|               | $V_{DD} \ge 4.75 V$                       | -                  | -   | 50.4 <sup>[17]</sup> | MHz   | -                                                              |
|               | V <sub>DD</sub> < 4.75 V                  | -                  | -   | 25.2 <sup>[17]</sup> | MHz   |                                                                |
| CRCPRS        | Input clock frequency                     |                    |     |                      |       |                                                                |
| (PRS Mode)    | $V_{DD} \ge 4.75 \text{ V}$               | _                  | _   | 50.4 <sup>[17]</sup> | MHz   | -                                                              |
|               | V <sub>DD</sub> < 4.75 V                  | _                  | _   | 25.2 <sup>[17]</sup> | MHz   | -                                                              |
| CRCPRS        | Input clock frequency                     | _                  | -   | 25.2 <sup>[17]</sup> | MHz   |                                                                |
| (CRC Mode)    |                                           |                    |     | 5 4 <b>-</b> 7 1     |       |                                                                |
| SPIM          | Input clock frequency                     | -                  | -   | 8.4 <sup>[17]</sup>  | MHz   | The SPI serial clock (SCLK)<br>frequency is equal to the input |
|               |                                           |                    |     |                      |       | clock frequency divided by 2.                                  |
| SPIS          | Input clock (SCLK) frequency              | -                  | -   | 4.2 <sup>[17]</sup>  | MHz   | The input clock is the SPI SCLK in SPIS mode.                  |
|               | Width of SS Negated between transmissions | 50 <sup>[16]</sup> | -   | -                    | ns    |                                                                |
| Transmitter   | Input clock frequency                     | 1                  | 1   | 1                    | 1     | The baud rate is equal to the input                            |
|               | $V_{DD} \ge 4.75$ V, 2 stop bits          | _                  | -   | 50.4 <sup>[17]</sup> | MHz   | clock frequency divided by 8.                                  |
|               | $V_{DD} \ge 4.75$ V, 1 stop bit           | _                  | -   | 25.2 <sup>[17]</sup> | MHz   | 1                                                              |
|               | V <sub>DD</sub> < 4.75 V                  | -                  | _   | 25.2 <sup>[17]</sup> | MHz   | +                                                              |

Notes

<sup>16.50</sup> ns minimum input pulse width is based on the input synchronizers running at 24 MHz (42 ns nominal period).

<sup>17.</sup> Accuracy derived from IMO with appropriate trim for  $V_{\text{DD}}$  range.



| Function | Description                      | Min | Тур | Max                  | Units | Notes                               |
|----------|----------------------------------|-----|-----|----------------------|-------|-------------------------------------|
| Receiver | Input clock frequency            |     |     |                      |       | The baud rate is equal to the input |
|          | $V_{DD} \ge 4.75$ V, 2 stop bits | -   | -   | 50.4 <sup>[18]</sup> | MHz   | clock frequency divided by 8.       |
|          | $V_{DD} \ge 4.75$ V, 1 stop bit  | -   | _   | 25.2 <sup>[18]</sup> | MHz   |                                     |
|          | V <sub>DD</sub> < 4.75 V         | -   | _   | 25.2 <sup>[18]</sup> | MHz   | *                                   |

#### Table 26. AC Digital Block Specifications (continued)

AC Analog Output Buffer Specifications

Table 27 and Table 28 list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, or 3.0 V to 3.6 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, respectively. Typical parameters apply to 5 V and 3.3 V at 25 °C and are for design guidance only.

| Table 27. | 5-V AC | Analog | Output   | Buffer 3 | Specifications |
|-----------|--------|--------|----------|----------|----------------|
|           |        | /      | - acp ac | - and    | opoonioaaiono  |

| Symbol            | Description                                                                                       | Min          | Тур | Max        | Units        | Notes |
|-------------------|---------------------------------------------------------------------------------------------------|--------------|-----|------------|--------------|-------|
| t <sub>ROB</sub>  | Rising settling time to 0.1%, 1-V step, 100 pF load<br>Power = low<br>Power = high                |              | -   | 4<br>4     | μs<br>μs     |       |
| t <sub>SOB</sub>  | Falling settling time to 0.1%, 1-V step, 100 pF load<br>Power = low<br>Power = high               |              | -   | 3.4<br>3.4 | μs<br>μs     |       |
| SR <sub>ROB</sub> | Rising slew rate (20% to 80%), 1-V step, 100 pF load<br>Power = low<br>Power = high               | 0.5<br>0.5   | -   |            | V/μs<br>V/μs |       |
| SR <sub>FOB</sub> | Falling slew rate (80% to 20%), 1-V step, 100 pF load<br>Power = low<br>Power = high              | 0.55<br>0.55 | -   |            | V/μs<br>V/μs |       |
| BW <sub>OB</sub>  | Small signal bandwidth, 20 mV <sub>pp</sub> , 3 dB BW, 100 pF load<br>Power = low<br>Power = high | 0.8<br>0.8   | -   |            | MHz<br>MHz   |       |
| BW <sub>OB</sub>  | Large signal bandwidth, 1 V <sub>pp</sub> , 3 dB BW, 100 pF load<br>Power = low<br>Power = high   | 300<br>300   |     |            | kHz<br>kHz   |       |

#### Table 28. 3.3-V AC Analog Output Buffer Specifications

| Symbol            | Description                                                                                       | Min          | Тур | Max        | Units        | Notes |
|-------------------|---------------------------------------------------------------------------------------------------|--------------|-----|------------|--------------|-------|
| t <sub>ROB</sub>  | Rising settling time to 0.1%, 1-V step, 100 pF load<br>Power = low<br>Power = high                |              |     | 4.7<br>4.7 | μs<br>μs     |       |
| t <sub>SOB</sub>  | Falling settling time to 0.1%, 1-V step, 100 pF load<br>Power = low<br>Power = high               |              |     | 4<br>4     | μs<br>μs     |       |
| SR <sub>ROB</sub> | Rising slew rate (20% to 80%), 1-V step, 100 pF load<br>Power = low<br>Power = high               | 0.36<br>0.36 |     | _<br>_     | V/μs<br>V/μs |       |
| SR <sub>FOB</sub> | Falling slew rate (80% to 20%), 1-V step, 100 pF load<br>Power = low<br>Power = high              | 0.4<br>0.4   |     |            | V/μs<br>V/μs |       |
| BW <sub>OB</sub>  | Small signal bandwidth, 20 mV <sub>pp</sub> , 3 dB BW, 100 pF load<br>Power = low<br>Power = high | 0.7<br>0.7   |     | _<br>_     | MHz<br>MHz   |       |
| BW <sub>OB</sub>  | Large signal bandwidth, 1 V <sub>pp</sub> , 3 dB BW, 100 pF load<br>Power = low<br>Power = high   | 200<br>200   |     |            | kHz<br>kHz   |       |

#### Note

18. Accuracy derived from IMO with appropriate trim for  $V_{\text{DD}}$  range.




### AC External Clock Specifications

Table 29 and Table 30 list guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, or 3.0 V to 3.6 V and –40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, respectively. Typical parameters apply to 5 V and 3.3 V at 25 °C and are for design guidance only.

# Table 29. 5-V AC External Clock Specifications

| Symbol  | Description            | Min   | Тур | Max  | Units | Notes |
|---------|------------------------|-------|-----|------|-------|-------|
| FOSCEXT | Frequency              | 0.093 | -   | 24.6 | MHz   |       |
| -       | High period            | 20.6  | -   | 5300 | ns    |       |
| -       | Low period             | 20.6  | -   | -    | ns    |       |
| -       | Power-up IMO to switch | 150   | -   | -    | μS    |       |

#### Table 30. 3.3-V AC External Clock Specifications

| Symbol              | Description                                     | Min   | Тур | Max  | Units | Notes                                                                                                                                                                                                                                     |
|---------------------|-------------------------------------------------|-------|-----|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| F <sub>OSCEXT</sub> | Frequency with CPU clock divide by 1            | 0.093 | _   | 12.3 | MHz   | Maximum CPU frequency is<br>12 MHz at 3.3 V. With the CPU<br>clock divider set to 1, the external<br>clock must adhere to the maximum<br>frequency and duty cycle<br>requirements.                                                        |
| F <sub>OSCEXT</sub> | Frequency with CPU clock divide by 2 or greater | 0.093 | _   | 24.6 | MHz   | If the frequency of the external<br>clock is greater than 12 MHz, the<br>CPU clock divider must be set to<br>2 or greater. In this case, the CPU<br>clock divider will ensure that the<br>fifty percent duty cycle requirement<br>is met. |
| -                   | High period with CPU Clock divide by 1          | 41.7  | _   | 5300 | ns    |                                                                                                                                                                                                                                           |
| _                   | Low period with CPU Clock divide by 1           | 41.7  | -   | -    | ns    |                                                                                                                                                                                                                                           |
| -                   | Power-up IMO to switch                          | 150   | _   | -    | μS    |                                                                                                                                                                                                                                           |



# AC Programming Specifications

Table 31 lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, or 3.0 V to 3.6 V and -40 °C  $\leq$  T<sub>A</sub>  $\leq$  85 °C, respectively. Typical parameters apply to 5 V and 3.3 V at 25 °C and are for design guidance only.

Table 31. AC Programming Specifications

| Symbol              | Description                                                                       | Min | Тур | Max                 | Units | Notes                      |
|---------------------|-----------------------------------------------------------------------------------|-----|-----|---------------------|-------|----------------------------|
| t <sub>RSCLK</sub>  | Rise time of SCLK                                                                 | 1   | -   | 20                  | ns    |                            |
| t <sub>FSCLK</sub>  | Fall time of SCLK                                                                 | 1   | -   | 20                  | ns    |                            |
| t <sub>SSCLK</sub>  | Data setup time to falling edge of SCLK                                           | 40  | -   | -                   | ns    |                            |
| t <sub>HSCLK</sub>  | Data hold time from falling edge of SCLK                                          | 40  | -   | -                   | ns    |                            |
| F <sub>SCLK</sub>   | Frequency of SCLK                                                                 | 0   | -   | 8                   | MHz   |                            |
| t <sub>ERASEB</sub> | Flash erase time (block)                                                          | -   | 10  | 40 <sup>[19]</sup>  | ms    |                            |
| t <sub>WRITE</sub>  | Flash block write time                                                            | -   | 40  | 160 <sup>[19]</sup> | ms    |                            |
| t <sub>DSCLK</sub>  | Data out delay from falling edge of SCLK                                          | -   | -   | 45                  | ns    | V <sub>DD</sub> > 3.6      |
| t <sub>DSCLK3</sub> | Data out delay from falling edge of SCLK                                          | -   | -   | 50                  | ns    | $3.0 \leq V_{DD} \leq 3.6$ |
| t <sub>PRGH</sub>   | Total flash block program time (t <sub>ERASEB</sub> + t <sub>WRITE</sub> ), hot   | -   | _   | 100 <sup>[19]</sup> | ms    | $T_{J} \ge 0 \ ^{\circ}C$  |
| t <sub>PRGC</sub>   | Total flash block program time ( $t_{\text{ERASEB}}$ + $t_{\text{WRITE}}$ ), cold | _   | _   | 200 <sup>[19]</sup> | ms    | T <sub>J</sub> < 0 °C      |

Note

19. For the full temperature range, the user must employ a temperature sensor user module (FlashTemp) or other temperature sensor, and feed the result to the temperature argument before writing. Refer to the Flash APIs Application Note AN2015 for more information.





### AC I<sup>2</sup>C Specifications

Table 32 lists guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75 V to 5.25 V and $-40 \ ^{\circ}C \le T_A \le 85 \ ^{\circ}C$ , or 3.0 V to 3.6 V and  $-40 \ ^{\circ}C \le T_A \le 85 \ ^{\circ}C$ , respectively. Typical parameters apply to 5 V and 3.3 V at 25  $\ ^{\circ}C$  and are for design guidance only.

| Table 32. | AC Characteristics | of the I <sup>2</sup> C SDA | and SCL Pins |
|-----------|--------------------|-----------------------------|--------------|
|-----------|--------------------|-----------------------------|--------------|

| Symbol                | Description                                                                                  | Standa | Standard Mode       |                     | Fast Mode           |       | Notes |
|-----------------------|----------------------------------------------------------------------------------------------|--------|---------------------|---------------------|---------------------|-------|-------|
| Symbol                | Description                                                                                  | Min    |                     |                     | Max                 | Units | NOLES |
| F <sub>SCLI2C</sub>   | SCL clock frequency                                                                          | 0      | 100 <sup>[20]</sup> | 0                   | 400 <sup>[20]</sup> | kHz   |       |
| t <sub>HDSTAI2C</sub> | Hold time (repeated) START condition. After this period, the first clock pulse is generated. | 4.0    | -                   | 0.6                 | _                   | μS    |       |
| t <sub>LOWI2C</sub>   | LOW period of the SCL clock                                                                  | 4.7    | -                   | 1.3                 | -                   | μS    |       |
| t <sub>HIGHI2C</sub>  | HIGH period of the SCL clock                                                                 | 4.0    | -                   | 0.6                 | -                   | μS    |       |
| t <sub>SUSTAI2C</sub> | Setup time for a repeated START condition                                                    | 4.7    | _                   | 0.6                 | -                   | μS    |       |
| t <sub>HDDATI2C</sub> | Data hold time                                                                               | 0      | -                   | 0                   | -                   | μS    |       |
| t <sub>SUDATI2C</sub> | Data setup time                                                                              | 250    | -                   | 100 <sup>[21]</sup> | -                   | ns    |       |
| t <sub>SUSTOI2C</sub> | Setup time for STOP condition                                                                | 4.0    | _                   | 0.6                 | -                   | μS    |       |
| t <sub>BUFI2C</sub>   | Bus-free time between a STOP and START condition                                             | 4.7    | -                   | 1.3                 | _                   | μS    |       |
| t <sub>SPI2C</sub>    | Pulse width of spikes are suppressed by the input filter.                                    | _      | _                   | 0                   | 50                  | ns    |       |





Notes

20. F<sub>SCLI2C</sub> is derived from SysClk of the PSoC. This specification assumes that SysClk is operating at 24 MHz, nominal. If SysClk is at a lower frequency, then the F<sub>SCLI2C</sub> specification adjusts accordingly.
 21. A Fast-Mode I<sup>2</sup>C-bus device can be used in a Standard-Mode I<sup>2</sup>C-bus system, but the requirement t<sub>SUDATI2C</sub> ≥ 250 ns must then be met. This will automatically be the case if the device does not stretch the LOW period of the SCL signal. If such device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line t<sub>max</sub> + t<sub>SUDATI2C</sub> = 1000 + 250 = 1250 ns (according to the Standard-Mode I<sup>2</sup>C-bus specification) before the SCL line is released.



# **Packaging Information**

This section illustrates the packaging specifications for the automotive CY8C29x66 PSoC device, along with the thermal impedances and solder reflow for each package and the typical package capacitance on crystal pins.

Important Note Emulation tools may require a larger area on the target PCB than the chip's footprint. For a detailed description of the emulation tools' dimensions, refer to the emulator pod drawings at http://www.cypress.com.





51-85079 \*E

0° -́8°





# **Thermal Impedances**

### Table 33. Thermal Impedances per Package

| Package     | Typical θ <sub>JA</sub> <sup>[22]</sup> |
|-------------|-----------------------------------------|
| 28-pin SSOP | 94 °C/W                                 |
| 48-pin SSOP | 69 °C/W                                 |

# **Capacitance on Crystal Pins**

# Table 34. Typical Package Capacitance on Crystal Pins

| Package     | Package Capacitance |
|-------------|---------------------|
| 28-pin SSOP | 2.8 pF              |
| 48-pin SSOP | 3.3 pF              |

# **Solder Reflow Specifications**

Table 35 shows the solder reflow temperature limits that must not be exceeded.

### Table 35. Solder Reflow Specifications

| Package     | Maximum Peak Temperature<br>(T <sub>C</sub> ) | Maximum Time above T <sub>C</sub> – 5 °C |
|-------------|-----------------------------------------------|------------------------------------------|
| 28-pin SSOP | 260 °C                                        | 30 seconds                               |
| 48-pin SSOP | 260 °C                                        | 30 seconds                               |





# **Tape and Reel Information**



# Figure 16. 28-Pin SSOP Carrier Tape Drawing

6 Supplier P/N: SSOP28-3 CL3 22B3 Lxx W16

51-51100 \*C





Figure 17. 48-Pin SSOP Carrier Tape Drawing

NOTES:

|    | 120 | •        |      |       |            |           |      |
|----|-----|----------|------|-------|------------|-----------|------|
| 1. | 10  | SPROCKET | HOLE | PITCH | CUMULATIVE | TOLERANCE | ±0.2 |

2. CAMBER IN COMPLIANCE WITH EIA 481

UNLESS OTHERWISE SPECIFIED ALL DIMENSIONS ARE IN MILLIMETERS

51-51104 \*D

#### Table 36. Tape and Reel Specifications

| Package     | Cover Tape<br>Width (mm) | Hub Size<br>(inches) | Minimum Leading<br>Empty Pockets | Minimum<br>Trailing Empty<br>Pockets | Standard Full Reel<br>Quantity |  |
|-------------|--------------------------|----------------------|----------------------------------|--------------------------------------|--------------------------------|--|
| 28-Pin SSOP | 13.3                     | 7                    | 42                               | 25                                   | 1000                           |  |
| 48-Pin SSOP | 25.5                     | 4                    | 32                               | 19                                   | 1000                           |  |

<sup>3.</sup> POCKET POSITION RELATIVE TO SPROCKET HOLE MEASURED AS TRUE POSITION OF POCKET, NOT POCKET HOLE





# **Development Tool Selection**

This section presents the development tools available for the CY8C29x66 family.

### Software

#### PSoC Designer™

At the core of the PSoC development software suite is PSoC Designer, used to generate PSoC firmware applications. PSoC Designer is available free of charge at http://www.cypress.com and includes a free C compiler.

#### PSoC Programmer

Flexible enough to be used on the bench in development, yet suitable for factory programming, PSoC Programmer works either as a standalone programming application or it can operate directly from PSoC Designer or PSoC Express. PSoC Programmer software is compatible with both PSoC ICE-Cube In-Circuit Emulator and PSoC MiniProg. PSoC programmer is available free of charge at http://www.cypress.com.

### **Development Kits**

All development kits can be purchased from the Cypress Online Store. The online store also has the most up to date information on kit contents, descriptions, and availability.

#### CY3215-DK Basic Development Kit

The CY3215-DK is for prototyping and development with PSoC Designer. This kit supports in-circuit emulation and the software interface allows users to run, halt, and single step the processor and view the contents of specific memory locations. Advanced emulation features are also supported through PSoC Designer. The kit includes:

- ICE-Cube unit
- 28-pin PDIP emulation pod for CY8C29466-24PXI
- 28-pin CY8C29466-24PXI PDIP PSoC device samples (two)
- PSoC Designer software CD
- ISSP cable
- MiniEval socket programming and evaluation board
- Backward compatibility cable (for connecting to legacy pods)
- Universal 110/220 power supply (12 V)
- European plug adapter
- USB 2.0 cable
- Getting Started guide
- Development kit registration form

### **Evaluation Tools**

All evaluation tools can be purchased from the Cypress Online Store. The online store also has the most up to date information on kit contents, descriptions, and availability.

#### CY3210-PSoCEval1

The CY3210-PSoCEval1 kit features an evaluation board and the MiniProg1 programming unit. The evaluation board includes an LCD module, potentiometer, LEDs, an RS-232 port, and plenty of breadboarding space to meet all of your evaluation needs. The kit includes:

- Evaluation board with LCD module
- MiniProg programming unit
- 28-pin CY8C29466-24PXI PDIP PSoC device sample (2)
- PSoC Designer software CD
- Getting Started guide
- USB 2.0 cable

#### CY3210-29X66 Evaluation Pod (EvalPod)

PSoC EvalPods are pods that connect to the ICE (CY3215-DK kit) to allow debugging capability. They can also function as a standalone device without debugging capability. The EvalPod has a 28-pin DIP footprint on the bottom for easy connection to development kits or other hardware. The top of the EvalPod has prototyping headers for easy connection to the device's pins. CY3210-29X66 provides evaluation of the CY8C29x66 PSoC device family.



### **Device Programmers**

All device programmers can be purchased from the Cypress Online Store. The online store also has the most up to date information on kit contents, descriptions, and availability.

#### CY3210-MiniProg1

The CY3210-MiniProg1 kit allows a user to program PSoC devices through the MiniProg1 programming unit. The MiniProg is a small, compact prototyping programmer that connects to the PC via a provided USB 2.0 cable. The kit includes:

- MiniProg programming unit
- MiniEval socket programming and evaluation board
- 28-pin CY8C29466-24PXI PDIP PSoC device sample
- PSoC Designer software CD
- Getting Started guide
- USB 2.0 cable

#### Accessories (Emulation and Programming)

#### Table 37. Emulation and Programming Accessories

#### CY3207ISSP In-System Serial Programmer (ISSP)

The CY3207ISSP is a production programmer. It includes protection circuitry and an industrial case that is more robust than the MiniProg in a production-programming environment.

**Note**: CY3207ISSP needs special software and is not compatible with PSoC Programmer. This software is free and can be downloaded from http://www.cypress.com. The kit includes:

- CY3207 programmer unit
- PSoC ISSP software CD
- 110 ~ 240-V power supply, Euro-Plug adapter
- USB 2.0 cable

| Part Number      | Pin Package | Pod Kit <sup>[23]</sup> | Foot Kit <sup>[24]</sup> | Adapter <sup>[25]</sup> |
|------------------|-------------|-------------------------|--------------------------|-------------------------|
| CY8C29466-24PVXA | 28-pin SSOP | CY3250-29XXX            | CY3250-28SSOP-FK         | AS-28-28-02SS-6ENP-GANG |
| CY8C29666-24PVXA | 48-pin SSOP | CY3250-29XXX            | CY3250-48SSOP-FK         | AS-48-48-01SS-6-GANG    |

Notes

24. Foot kit includes surface mount feet that can be soldered to the target PCB.

<sup>23.</sup> Pod kit contains an emulation pod, a flex-cable (connects the pod to the ICE), two feet, and device samples.

<sup>25.</sup> Programming adapter converts non-DIP package to DIP footprint. Špecific details and ordering information for each of the adapters are available at http://www.emulation.com.



# **Ordering Information**

The following table lists the automotive CY8C29x66 PSoC devices' key package features and ordering codes.

### Table 38. CY8C29x66 Automotive PSoC Device Key Features and Ordering Information

| Package                                  | Ordering<br>Code  | Flash<br>(KB) | RAM<br>(KB) | Temperature<br>Range | Digital PSoC<br>Blocks | Analog PSoC<br>Blocks | Digital I/O<br>Pins | Analog<br>Inputs   | Analog<br>Outputs | XRES Pin |
|------------------------------------------|-------------------|---------------|-------------|----------------------|------------------------|-----------------------|---------------------|--------------------|-------------------|----------|
| 28-pin (210-Mil) SSOP                    | CY8C29466-24PVXA  | 32            | 2           | –40 °C to +85 °C     | 16                     | 12                    | 24                  | 12 <sup>[26]</sup> | 4                 | Yes      |
| 28-pin (210-Mil) SSOP<br>(tape and reel) | CY8C29466-24PVXAT | 32            | 2           | –40 °C to +85 °C     | 16                     | 12                    | 24                  | 12 <sup>[26]</sup> | 4                 | Yes      |
| 48-pin (300-Mil) SSOP                    | CY8C29666-24PVXA  | 32            | 2           | –40 °C to +85 °C     | 16                     | 12                    | 44                  | 12 <sup>[26]</sup> | 4                 | Yes      |
| 48-pin (300-Mil) SSOP<br>(tape and reel) | CY8C29666-24PVXAT | 32            | 2           | –40 °C to +85 °C     | 16                     | 12                    | 44                  | 12 <sup>[26]</sup> | 4                 | Yes      |

# **Ordering Code Definitions**



Note

<sup>26.</sup> There are eight standard analog inputs on the GPIO. The other four analog inputs connect from the GPIO directly to specific switched-capacitor block inputs. See the PSoC Technical Reference Manual for more details





# **Reference Information**

### Acronyms

The following table lists the acronyms that are used in this document.

### Table 39. Acronyms Used in this Datasheet

| Acronym Description |                                                     | Acronym           | Description                                      |
|---------------------|-----------------------------------------------------|-------------------|--------------------------------------------------|
| AC                  | alternating current                                 | LVD               | low-voltage detect                               |
| ADC                 | analog-to-digital converter                         | MAC               | multiply accumulate                              |
| AEC                 | Automotive Electronics Council                      | MCU               | microcontroller unit                             |
| API                 | application programming interface                   | MIPS              | million instructions per second                  |
| CMOS                | complementary metal oxide semiconductor             | PCB               | printed circuit board                            |
| CPU                 | central processing unit                             | PDIP              | plastic dual-in-line package                     |
| CRC                 | cyclic redundancy check                             | PGA               | programmable gain amplifier                      |
| СТ                  | continuous time                                     | PLL               | phase-locked loop                                |
| DAC                 | digital-to-analog converter                         | POR               | power-on reset                                   |
| DC                  | direct current                                      | PPOR              | precision POR                                    |
| DTMF                | dual-tone multi-frequency                           | PRS               | pseudo-random sequence                           |
| ECO                 | external crystal oscillator                         | PSoC <sup>®</sup> | Programmable System-on-Chip                      |
| EEPROM              | electrically erasable programmable read-only memory | PWM               | pulse-width modulator                            |
| GPIO                | general-purpose I/O                                 | RTC               | real time clock                                  |
| I/O                 | input/output                                        | SAR               | successive approximation register                |
| ICE                 | in-circuit emulator                                 | SC                | switched capacitor                               |
| IDE                 | integrated development environment                  | SLIMO             | slow IMO                                         |
| l <sup>2</sup> C    | inter-integrated circuit SPI serial periphe         |                   | serial peripheral interface                      |
| ILO                 |                                                     |                   | static random-access memory                      |
| IMO                 | internal main oscillator                            | SROM              | supervisory read-only memory                     |
| IP                  | intellectual property                               | SSOP              | shrink small-outline package                     |
| IrDA                | infrared data association                           | UART              | universal asynchronous receiver trans-<br>mitter |
| ISSP                | in-system serial programming                        | USB               | universal serial bus                             |
| LCD                 | liquid crystal display                              | WDT               | watchdog timer                                   |
| LED                 | light-emitting diode                                | XRES              | external reset                                   |
| LPC                 | low power comparator                                |                   |                                                  |

### **Reference Documents**

CY8CPLC20, CY8CLED16P01, CY8C29x66, CY8C27x43, CY8C24x94, CY8C24x23, CY8C24x23A, CY8C22x13, CY8C21x34, CY8C21x23, CY7C64215, CY7C603xx, CY8CNP1xx, and CYWUSB6953 PSoC<sup>®</sup> Programmable System-on-Chip Technical Reference Manual (TRM) (001-14463)

Design Aids – Reading and Writing  $PSoC^{\$}$  Flash – AN2015 (001-40459)

Understanding Data Sheet Jitter Specifications for Cypress Timing Products – AN5054 (001-14503)



# **Document Conventions**

#### Units of Measure

The following table lists the units of measure that are used in this document.

#### Table 40. Units of Measure

| Symbol | Unit of Measure | Symbol | Unit of Measure         |
|--------|-----------------|--------|-------------------------|
| dB     | decibel         | mVpp   | millivolts peak-to-peak |
| °C     | degree Celsius  | nA     | nanoampere              |
| fF     | femto-farad     | ns     | nanosecond              |
| kHz    | kilohertz       | nV     | nanovolt                |
| kΩ     | kilohm          | Ω      | ohm                     |
| MHz    | megahertz       | ppm    | parts per million       |
| μA     | microampere     | %      | percent                 |
| μs     | microsecond     | pF     | picofarad               |
| μV     | microvolt       | ps     | picosecond              |
| μW     | microwatt       | pА     | pikoampere              |
| mA     | milliampere     | rt-Hz  | root hertz              |
| mm     | millimeter      | V      | volt                    |
| ms     | millisecond     | W      | watt                    |
| mV     | millivolt       |        |                         |

#### Numeric Conventions

Hexadecimal numbers are represented with all letters in uppercase with an appended lowercase 'h' (for example, '14h' or '3Ah'). Hexadecimal numbers may also be represented by a '0x' prefix, the C coding convention. Binary numbers have an appended lowercase 'b' (for example, '01010100b' or '01000011b'). Numbers not indicated by an 'h', 'b', or '0x' are in decimal format.

#### Glossary

| active high                                   | <ol> <li>A logic signal having its asserted state as the logic 1 state.</li> <li>A logic signal having the logic 1 state as the higher voltage of the two states.</li> </ol>                                                                                                                                            |
|-----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| analog blocks                                 | The basic programmable opamp circuits. These are SC (switched capacitor) and CT (continuous time) blocks. These blocks can be interconnected to provide ADCs, DACs, multi-pole filters, gain stages, and much more.                                                                                                     |
| analog-to-digital<br>converter (ADC)          | A device that changes an analog signal to a digital signal of corresponding magnitude. Typically, an ADC converts a voltage to a digital number. The digital-to-analog converter (DAC) performs the reverse operation.                                                                                                  |
| Application<br>programming<br>interface (API) | A series of software routines that comprise an interface between a computer application and lower level services<br>and functions (for example, user modules and libraries). APIs serve as building blocks for programmers that create<br>software applications.                                                        |
| asynchronous                                  | A signal whose data is acknowledged or acted upon immediately, irrespective of any clock signal.                                                                                                                                                                                                                        |
| bandgap<br>reference                          | A stable voltage reference design that matches the positive temperature coefficient of VT with the negative temperature coefficient of VBE, to produce a zero temperature coefficient (ideally) reference.                                                                                                              |
| bandwidth                                     | <ol> <li>The frequency range of a message or information processing system measured in hertz.</li> <li>The width of the spectral region over which an amplifier (or absorber) has substantial gain (or<br/>loss); it is sometimes represented more specifically as, for example, full width at half maximum.</li> </ol> |



| bias                                 | <ol> <li>A systematic deviation of a value from a reference value.</li> <li>The amount by which the average of a set of values departs from a reference value.</li> <li>The electrical, mechanical, magnetic, or other force (field) applied to a device to establish a reference level to operate the device.</li> </ol> |
|--------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| block                                | <ol> <li>A functional unit that performs a single function, such as an oscillator.</li> <li>A functional unit that may be configured to perform one of several functions, such as a digital PSoC block or<br/>an analog PSoC block.</li> </ol>                                                                            |
| buffer                               | <ol> <li>A storage area for data that is used to compensate for a speed difference, when transferring data from one<br/>device to another. Usually refers to an area reserved for I/O operations, into which data is read, or from which<br/>data is written.</li> </ol>                                                  |
|                                      | 2. A portion of memory set aside to store data, often before it is sent to an external device or as it is received from an external device.                                                                                                                                                                               |
|                                      | 3. An amplifier used to lower the output impedance of a system.                                                                                                                                                                                                                                                           |
| bus                                  | 1. A named connection of nets. Bundling nets together in a bus makes it easier to route nets with similar routing patterns.                                                                                                                                                                                               |
|                                      | <ul> <li>A set of signals performing a common function and carrying similar data. Typically represented using vector notation; for example, address[7:0].</li> </ul>                                                                                                                                                      |
|                                      | 3. One or more conductors that serve as a common connection for a group of related devices.                                                                                                                                                                                                                               |
| clock                                | The device that generates a periodic signal with a fixed frequency and duty cycle. A clock is sometimes used to synchronize different logic blocks.                                                                                                                                                                       |
| comparator                           | An electronic circuit that produces an output voltage or current whenever two input levels simultaneously satisfy predetermined amplitude requirements.                                                                                                                                                                   |
| compiler                             | A program that translates a high level language, such as C, into machine language.                                                                                                                                                                                                                                        |
| configuration<br>space               | In PSoC devices, the register space accessed when the XIO bit, in the CPU_F register, is set to '1'.                                                                                                                                                                                                                      |
| crystal oscillator                   | An oscillator in which the frequency is controlled by a piezoelectric crystal. Typically a piezoelectric crystal is less sensitive to ambient temperature than other circuit components.                                                                                                                                  |
| cyclic redundancy<br>check (CRC)     | A calculation used to detect errors in data communications, typically performed using a linear feedback shift register. Similar calculations may be used for a variety of other purposes such as data compression.                                                                                                        |
| data bus                             | A bi-directional set of signals used by a computer to convey information from a memory location to the central processing unit and vice versa. More generally, a set of signals used to convey data between digital functions.                                                                                            |
| debugger                             | A hardware and software system that allows you to analyze the operation of the system under development. A debugger usually allows the developer to step through the firmware one step at a time, set break points, and analyze memory.                                                                                   |
| dead band                            | A period of time when neither of two or more signals are in their active state or in transition.                                                                                                                                                                                                                          |
| digital blocks                       | The 8-bit logic blocks that can act as a counter, timer, serial receiver, serial transmitter, CRC generator, pseudo-random number generator, or SPI.                                                                                                                                                                      |
| digital-to-analog<br>converter (DAC) | A device that changes a digital signal to an analog signal of corresponding magnitude. The analog-to-digital converter (ADC) performs the reverse operation.                                                                                                                                                              |



| duty cycle                      | The relationship of a clock period high time to its low time, expressed as a percent.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|---------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| emulator                        | Duplicates (provides an emulation of) the functions of one system with a different system, so that the second system appears to behave like the first system.                                                                                                                                                                                                                                                                                                                                                                                                         |
| external reset<br>(XRES)        | An active high signal that is driven into the PSoC device. It causes all operation of the CPU and blocks to stop and return to a pre-defined state.                                                                                                                                                                                                                                                                                                                                                                                                                   |
| flash                           | An electrically programmable and erasable, non-volatile technology that provides you the programmability and data storage of EPROMs, plus in-system erasability. Non-volatile means that the data is retained when power is off.                                                                                                                                                                                                                                                                                                                                      |
| flash block                     | The smallest amount of flash ROM space that may be programmed at one time and the smallest amount of flash space that may be protected.                                                                                                                                                                                                                                                                                                                                                                                                                               |
| frequency                       | The number of cycles or events per unit of time, for a periodic function.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| gain                            | The ratio of output current, voltage, or power to input current, voltage, or power, respectively. Gain is usually expressed in dB.                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| I <sup>2</sup> C                | A two-wire serial computer bus by Philips Semiconductors (now NXP Semiconductors). It is used to connect low-speed peripherals in an embedded system. The original system was created in the early 1980s as a battery control interface, but it was later used as a simple internal bus system for building control electronics. I2C uses only two bi-directional pins, clock and data, both running at the V <sub>DD</sub> supply voltage and pulled high with resistors. The bus operates up to100 kbits/second in standard mode and 400 kbits/second in fast mode. |
| ICE                             | The in-circuit emulator that allows you to test the project in a hardware environment, while viewing the debugging device activity in a software environment (PSoC Designer).                                                                                                                                                                                                                                                                                                                                                                                         |
| input/output (I/O)              | A device that introduces data into or extracts data from a system.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| interrupt                       | A suspension of a process, such as the execution of a computer program, caused by an event external to that process, and performed in such a way that the process can be resumed.                                                                                                                                                                                                                                                                                                                                                                                     |
| interrupt service routine (ISR) | A block of code that normal code execution is diverted to when the CPU receives a hardware interrupt. Many interrupt sources may each exist with its own priority and individual ISR code block. Each ISR code block ends with the RETI instruction, returning the device to the point in the program where it left normal program execution.                                                                                                                                                                                                                         |
| jitter                          | 1. A misplacement of the timing of a transition from its ideal position. A typical form of corruption that occurs on serial data streams.                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                 | <ol><li>The abrupt and unwanted variations of one or more signal characteristics, such as the interval between<br/>successive pulses, the amplitude of successive cycles, or the frequency or phase of successive cycles.</li></ol>                                                                                                                                                                                                                                                                                                                                   |
| low voltage detect<br>(LVD)     | A circuit that senses $V_{DD}$ and provides an interrupt to the system when $V_{DD}$ falls below a selected threshold.                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| M8C                             | An 8-bit Harvard-architecture microprocessor. The microprocessor coordinates all activity inside a PSoC by interfacing to the flash, SRAM, and register space.                                                                                                                                                                                                                                                                                                                                                                                                        |
| master device                   | A device that controls the timing for data exchanges between two devices. Or when devices are cascaded in width, the master device is the one that controls the timing for data exchanges between the cascaded devices and an external interface. The controlled device is called the <i>slave device</i> .                                                                                                                                                                                                                                                           |



| microcontroller                | An integrated circuit chip that is designed primarily for control systems and products. In addition to a CPU, a microcontroller typically includes memory, timing circuits, and I/O circuitry. The reason for this is to permit the realization of a controller with a minimal quantity of chips, thus achieving maximal possible miniaturization. This in turn, reduces the volume and the cost of the controller. The microcontroller is normally not used for general-purpose computation as is a microprocessor. |
|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| mixed-signal                   | The reference to a circuit containing both analog and digital techniques and components.                                                                                                                                                                                                                                                                                                                                                                                                                             |
| modulator                      | A device that imposes a signal on a carrier.                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| noise                          | <ol> <li>A disturbance that affects a signal and that may distort the information carried by the signal.</li> <li>The random variations of one or more characteristics of any entity such as voltage, current, or data.</li> </ol>                                                                                                                                                                                                                                                                                   |
| oscillator                     | A circuit that may be crystal controlled and is used to generate a clock frequency.                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| parity                         | A technique for testing transmitted data. Typically, a binary digit is added to the data to make the sum of all the digits of the binary data either always even (even parity) or always odd (odd parity).                                                                                                                                                                                                                                                                                                           |
| phase-locked<br>loop (PLL)     | An electronic circuit that controls an <i>oscillator</i> so that it maintains a constant phase angle relative to a reference signal.                                                                                                                                                                                                                                                                                                                                                                                 |
| pinouts                        | The pin number assignment: the relation between the logical inputs and outputs of the PSoC device and their physical counterparts in the printed circuit board (PCB) package. Pinouts involve pin numbers as a link between schematic and PCB design (both being computer generated files) and may also involve pin names.                                                                                                                                                                                           |
| port                           | A group of pins, usually eight.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| power-on reset<br>(POR)        | A circuit that forces the PSoC device to reset when the voltage is below a pre-set level. This is one type of hardware reset.                                                                                                                                                                                                                                                                                                                                                                                        |
| PSoC <sup>®</sup>              | Cypress Semiconductor's PSoC <sup>®</sup> is a registered trademark and Programmable System-on-Chip™ is a trademark of Cypress.                                                                                                                                                                                                                                                                                                                                                                                      |
| PSoC Designer™                 | The software for Cypress' Programmable System-on-Chip technology.                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| pulse width<br>modulator (PWM) | An output in the form of duty cycle which varies as a function of the applied value.                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| RAM                            | An acronym for random access memory. A data-storage device from which data can be read out and new data can be written in.                                                                                                                                                                                                                                                                                                                                                                                           |
| register                       | A storage device with a specific capacity, such as a bit or byte.                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| reset                          | A means of bringing a system back to a known state. See hardware reset and software reset.                                                                                                                                                                                                                                                                                                                                                                                                                           |
| ROM                            | An acronym for read only memory. A data-storage device from which data can be read out, but new data cannot be written in.                                                                                                                                                                                                                                                                                                                                                                                           |
| serial                         | <ol> <li>Pertaining to a process in which all events occur one after the other.</li> <li>Pertaining to the sequential or consecutive occurrence of two or more related activities in a single device or channel.</li> </ol>                                                                                                                                                                                                                                                                                          |
| settling time                  | The time it takes for an output signal or value to stabilize after the input has changed from one value to another.                                                                                                                                                                                                                                                                                                                                                                                                  |



| shift register  | A memory storage device that sequentially shifts a word either left or right to output a stream of serial data.                                                                                                                                                                                                                                     |
|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| slave device    | A device that allows another device to control the timing for data exchanges between two devices. Or when devices are cascaded in width, the slave device is the one that allows another device to control the timing of data exchanges between the cascaded devices and an external interface. The controlling device is called the master device. |
| SRAM            | An acronym for static random access memory. A memory device where you can store and retrieve data at a high rate of speed. The term static is used because, after a value is loaded into an SRAM cell, it remains unchanged until it is explicitly altered or until power is removed from the device.                                               |
| SROM            | An acronym for supervisory read only memory. The SROM holds code that is used to boot the device, calibrate circuitry, and perform flash operations. The functions of the SROM may be accessed in normal user code, operating from flash.                                                                                                           |
| stop bit        | A signal following a character or block that prepares the receiving device to receive the next character or block.                                                                                                                                                                                                                                  |
| synchronous     | <ol> <li>A signal whose data is not acknowledged or acted upon until the next active edge of a clock signal.</li> <li>A system whose operation is synchronized by a clock signal.</li> </ol>                                                                                                                                                        |
| tri-state       | A function whose output can adopt three states: 0, 1, and Z (high-impedance). The function does not drive any value in the Z state and, in many respects, may be considered to be disconnected from the rest of the circuit, allowing another output to drive the same net.                                                                         |
| UART            | A UART or universal asynchronous receiver-transmitter translates between parallel bits of data and serial bits.                                                                                                                                                                                                                                     |
| user modules    | Pre-built, pre-tested hardware/firmware peripheral functions that take care of managing and configuring the lower level analog and digital PSoC blocks. User modules also provide high level <i>API (Application Programming Interface)</i> for the peripheral function.                                                                            |
| user space      | The bank 0 space of the register map. The registers in this bank are more likely to be modified during normal program execution and not just during initialization. Registers in bank 1 are most likely to be modified only during the initialization phase of the program.                                                                         |
| V <sub>DD</sub> | A name for a power net meaning "voltage drain". The most positive power supply signal. Usually 5 V or 3.3 V.                                                                                                                                                                                                                                        |
| V <sub>SS</sub> | A name for a power net meaning "voltage source." The most negative power supply signal.                                                                                                                                                                                                                                                             |
| watchdog timer  | A timer that must be serviced periodically. If it is not serviced, the CPU resets after a specified period of time.                                                                                                                                                                                                                                 |





# **Document History Page**

| Revision | ECN     | Orig. of      | Submission      | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|----------|---------|---------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| **       | 772096  | Change<br>HMT | Date<br>See ECN | New silicon, new document (Revision **).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| *A       | 2697720 | VIVG/<br>PYRS | 04/24/09        | Updated template<br>Content edits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| *В       | 2769233 | ВТК           | 09/25/09        | Updated Features section. Updated text of PSoC Functional Overview section. Updated Getting Started section. Made corrections and minor text edits to Pinouts section. Changed the name of some sections for added clarify. Improved formatting of the register tables. Added clarifying comments to some electrical specifications. Changed $T_{RAMP}$ specification per MASJ input. Fixed all AC specifications to conform to a $\pm 5\%$ IMO accuracy. Made other miscellaneous minor text edits. Deleted some non-applicable or redundant information. Added a footnote to clarify that 8 of the 12 analog inputs are regular and the other 4 are direct SC block connections. Updated the Development Tool Selection section. Improved the bookmark structure. Edited $F_{IMO6}$ , $T_{ERASEB}$ , $T_{WRITE}$ , $T_{RSCLK}$ , $T_{FSCLK}$ , $V_{IHP}$ , $V_{PPORxR}$ , and 5 V RefLo specifications according to MASJ input. Removed 'TM' from Programmable System-on-Chip in the title. |
| *C       | 2822792 | BTK/<br>AESA  | 12/07/2009      | Added T <sub>PRGH</sub> , T <sub>PRGC</sub> , I <sub>OL</sub> , I <sub>OH</sub> , F <sub>32KU</sub> , DC <sub>ILO</sub> , and T <sub>POWERUP</sub> electrical specifications. Updated the footnotes for the DC Programming Specifications table. Added maximum values and updated typical values for T <sub>ERASEB</sub> and T <sub>WRITE</sub> electrical specifications. Replaced T <sub>RAMP</sub> electrical specification with SR <sub>POWERUP</sub> electrical specification. Added "Contents" on page 2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| *D       | 2888007 | NJF           | 03/30/2010      | Updated Cypress website links.<br>Added T <sub>BAKETEMP</sub> and T <sub>BAKETIME</sub> parameters in Absolute Maximum Ratings<br>Updated Packaging Information.<br>Updated Ordering Code Definitions.<br>Removed Third Party Tools and Build a PSoC Emulator into your Board.<br>Updated Development Kits and Evaluation Tools.<br>Updated links in Sales, Solutions, and Legal Information.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| *E       | 2987146 | ВТК           | 07/19/2010      | Updated Pinouts section to add 48-pin package.<br>Updated Packaging Information section to add 48-pin package.<br>Updated Development Tool Selection section to add 48-pin package devel-<br>opment tool information.<br>Updated Ordering Information section to add new 48-pin package product.<br>Moved Acronyms section to the end of the document.<br>Added part number CY8C29666 to the title.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| *F       | 3111512 | BTK/NJF       | 07/25/2011      | Updated I <sup>2</sup> C timing diagram to improve clarity.<br>Updated wording, formatting, and notes of the AC Digital Block Specifications table to improve clarity.<br>Added $V_{DDP}$ , $V_{DDLV}$ , and $V_{DDHV}$ electrical specifications to give more information for programming the device.<br>Updated solder reflow temperature specifications to give more clarity.<br>Updated the jitter specifications.<br>Updated PSoC Device Characteristics table.<br>Updated the F <sub>32KU</sub> electrical specification.<br>Updated note for R <sub>PD</sub> electrical specification.<br>Updated note for the T <sub>STG</sub> electrical specification to add more clarity.<br>Added Tape and Reel Information section.<br>Updated Analog Reference specifications.<br>Updated V <sub>OSOA</sub> , TCV <sub>OSOB</sub> , and TCV <sub>OSOB</sub> electrical specifications.                                                                                                          |
| *G       | 3543452 | KAUL          | 03/06/2012      | Updated Tape and Reel Information under Packaging Information.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |



# Sales, Solutions, and Legal Information

#### Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

#### Products

| Automotive               | cypress.com/go/automotive |
|--------------------------|---------------------------|
| Clocks & Buffers         | cypress.com/go/clocks     |
| Interface                | cypress.com/go/interface  |
| Lighting & Power Control | cypress.com/go/powerpsoc  |
|                          | cypress.com/go/plc        |
| Memory                   | cypress.com/go/memory     |
| Optical & Image Sensing  | cypress.com/go/image      |
| PSoC                     | cypress.com/go/psoc       |
| Touch Sensing            | cypress.com/go/touch      |
| USB Controllers          | cypress.com/go/USB        |
| Wireless/RF              | cypress.com/go/wireless   |
|                          |                           |

#### **PSoC Solutions**

psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 5

© Cypress Semiconductor Corporation, 2007-2012. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.

Document Number: 001-12899 Rev. \*G

Revised March 6, 2012

All products and company names mentioned in this document may be the trademarks of their respective holders.