### **DAC-08 SERIES**

#### FORMERLY: NE5007/5008-F,N SE5008-F

### DESCRIPTION

The DAC-08 series of 8-bit monolithic multiplying Digital-to-Analog Converters provide very high speed performance coupled with low cost and outstanding applications flexibility.

Advanced circuit design achieves 70ns settling times with very low glitch and at low power consumption. Monotonic multiplying performance is attained over a wide 20 to 1 reference current range. Matching to within 1 LSB between reference and full scale currents eliminates the need for full scale trimming in most applications. Direct interface to all popular logic families with full noise immunity is provided by the high swing, adjustable threshold logic inputs.

Dual complementary outputs are provided, increasing versatility and enabling differential operation to effectively double the peak-topeak output swing. True high voltage compliance outputs allow direct output voltage conversion and eliminate output op amps in many applications.

All DAC-08 series models guarantee full 8-bit monotonicity and linearities as tight as 0.1% over the entire operating temperature range are available. Device performance is essentially unchanged over the  $\pm 4.5V$  to  $\pm 18V$  power supply range, with 37mW power consumption attainable at  $\pm 5V$  supplies.

The compact size and low power consumption make the DAC-08 attractive for portable and military aerospace applications.

### DAC-08 ABSOLUTE MAXIMUM RATINGS

|                                   | PARAMETER                              | RATING                             | UNIT |
|-----------------------------------|----------------------------------------|------------------------------------|------|
|                                   | Power Supply Voltage, V + to V -       | 36                                 | V    |
| V5-V12                            | Digital Input Voltage                  | V – to V – plus 36V                | 4 4  |
| V <sub>LC</sub>                   | Logic Threshold Control                | V - to V +                         | 4 4  |
| V <sub>o</sub>                    | Applied Output Voltage                 | V - to + 18                        | v    |
| 1 <sub>14</sub>                   | Reference Current                      | 5.0                                | mA   |
| V <sub>14</sub> , V <sub>15</sub> | Reference Amplifier Inputs             | V <sub>FE</sub> to V <sub>CC</sub> |      |
| PD                                | Power Dissipation (Package Limitation) | 1                                  | 1 1  |
|                                   | Ceramic Package                        | 1000                               | mW   |
|                                   | Plastic Package                        | 800                                | mW   |
|                                   | Lead Soldering Temperature (60 sec)    | 300                                | °C ∣ |
| TA                                | Operating Temperature Range            |                                    | 1    |
|                                   | DAC-08, DAC-08A                        | - 55 to + 125                      | } ∘c |
|                                   | DAC-08C, E, H                          | 0 to + 75                          | ∘c   |
| Т <sub>STG</sub>                  | Storage Temperature Range              | - 65 to + 150                      | °C   |

### FEATURES

- Fast settling output current—70ns
- Full scale current prematched to ±1 LSB
  Direct interface to TTL, CMOS, ECL,
- HTL, PMOS
- Relative accuracy to 0.1% maximum over temperature range
- High output compliance 10V to + 18V
- True and complemented outputs
- Wide range multiplying capability
  Low FS current drift—±10ppm/°C
- Low PS current drift—± luppm/\*C
   Wide power supply range—±4.5V to ±18V
- Low power consumption—37mW at +5V

### **APPLICATIONS**

- 8-bit, 1µs A-to-D converters
- Servo-motor and pen drivers
- Waveform generators
- Audio encoders and attenuators
- Analog meter drivers
- · Programmable power supplies
- CRT display drivers
- High speed modems
- Other applications where low cost, high speed and complete input/output versatility are required
- Programmable gain and attentuation
- Analog-Digital Multiplication
- Stepping motor drive

### ORDERING INFORMATION

| ACCURACY | 0 to 70°C | – 55 to 125°C |
|----------|-----------|---------------|
| 0.39% FS | DAC-08CN  |               |
|          | DAC-08CF  |               |
| 0.19% FS | DAC-08EN  |               |
|          | DAC-08EF  | DAC-08F       |
|          | DAC-08ED  |               |
| 0.1% FS  | DAC-08HF  | DAC-08AF      |
|          | DAC-08HN  |               |

#### PIN CONFIGURATION



#### NOTES:

1. SOL - Released in Large SO package only.

2. SOL and non-standard pinout.

3. SO and non-standard pinouts.

# **DAC-08 SERIES**

### **BLOCK DIAGRAM**



### **TEST CIRCUIT**



### 8-BIT MULTIPLYING D/A CONVERTER

### TEST CIRCUITS (Cont'd)









# **ELECTRICAL CHARACTERISTICS** Pin 3 must be at least 3V more negative than the potential to which R<sub>15</sub> is returned. $V_{CC} = \pm 15V$ , $I_{REF} = 2.0$ mA, Output characteristics refer to both IOUT and IOUT unless otherwise noted. DAC-08C, E, H: $T_A = 0$ °C to 70°C. DAC-08/08A: $T_A = -55$ °C to 125°C.

| PARAMETER                                                             |                                                 |                                                                                                     |            | DAC-08C          |                  | DAC-08E    |                  |                  | DAC-08H<br>DAC-08A |                  |                  |         |
|-----------------------------------------------------------------------|-------------------------------------------------|-----------------------------------------------------------------------------------------------------|------------|------------------|------------------|------------|------------------|------------------|--------------------|------------------|------------------|---------|
|                                                                       |                                                 | TEST CONDITIONS                                                                                     | Min        | Тур              | Max              | Min        | Тур              | Max              | Min                | Тур              | Max              |         |
|                                                                       | Resolution                                      |                                                                                                     | 8          | 8                | 8                | 8          | 8                | 8                | 8                  | 8                | 8                | Bits    |
|                                                                       | Monotonicity*                                   |                                                                                                     | 8          | 8                | _ 8              | 8          | 8                | 8                | 8                  | 8                | 8                | Bits    |
| Relative accuracy Over temperature range<br>Differential nonlinearity |                                                 |                                                                                                     |            | ±0.39<br>±0.39   |                  |            | ±0.19<br>±0.19   |                  |                    | ± 0.1<br>±0.19   | .%FS<br>%FS      |         |
| t <sub>s</sub>                                                        | Settling time                                   | To $\pm 1/2$ LSB, all bits<br>switched on or off, T <sub>A</sub> = 0°C                              |            | 70               | 135              |            | 70               | 135              |                    | 70               | 135              | ns      |
| <sup>t</sup> PLH<br><sup>t</sup> PHL                                  | Propagation delay<br>Low-to-high<br>High-to-low | T <sub>A</sub> =25°C, each bit.<br>All bits switched                                                |            | 35               | 60               |            | 35               | 60               |                    | 35               | 60               | ns      |
| TCIFS                                                                 | Full scale tempco                               |                                                                                                     |            | ±10              |                  |            | ±10              |                  |                    | ±10              | ± 50             | ppm/°C  |
| <sup>v</sup> oc                                                       | Output voltage<br>compliance                    | Full scale current change                                                                           | -10        |                  | +18              | -10        |                  | +18              | -10                |                  | +18              | V       |
| <sup>I</sup> FS4                                                      | Full scale current                              | VREF=10.000V,<br>R <sub>14</sub> , R <sub>15</sub> =5.000kΩ,                                        | 1.94       | 1.99             | 2.04             | 1.94       | 1.99             | 2.04             | 1.984              | 1.992            | 2.000            | mA      |
| <sup>I</sup> FSS                                                      | Full scale<br>symmetry                          | <sup>1</sup> FS4 <sup>1</sup> FS2                                                                   |            | ±2.0             | ±16              |            | ±1.0             | ±8.0             |                    | ±1.0             | ± 4.0            | μА      |
| Izs                                                                   | Zero scale current                              |                                                                                                     |            | 0.2              | 4.0              |            | 0.2              | 2.0              |                    | 0.2              | 1.0              | μA      |
| I FSR                                                                 | Full scale output<br>current range              |                                                                                                     | 2.1<br>4.2 |                  | 4                | 2.1<br>4.2 |                  |                  | 2.1<br>4.2         |                  |                  | mA      |
| V <sub>IL</sub><br>V <sub>IH</sub>                                    | Logic input levels<br>Low<br>High               | V <sub>LC</sub> =0V                                                                                 | 2.0        |                  | 0.8              | 2.0        |                  | 0.8              | 2.0                |                  | 0.8              | v       |
| <br> <br>  IH                                                         | Logic input current<br>Low<br>High              | V <sub>LC</sub> =0V<br>V <sub>IN</sub> =-10V to +0.8V<br>V <sub>IN</sub> =2.0V to 18V               |            | -2.0<br>0.002    | -10<br>10        |            | -2.0<br>0.002    | -10<br>10        |                    | -2.0<br>0.002    | -10<br>10        | μA      |
| V <sub>IS</sub>                                                       | Logic input swing                               | V-=-15V                                                                                             | -10        |                  | +18              | -10        |                  | +18              | -10                |                  | +18              | V       |
| VTHR                                                                  | Logic threshold<br>range                        | V <sub>S</sub> =±15V                                                                                | -10        |                  | +13.5            | -10        |                  | +13.5            | -10                |                  | +13.5            | V       |
| I <sub>15</sub>                                                       | Reference bias<br>current                       |                                                                                                     |            | -1.0             | -3.0             |            | -1.0             | -3.0             |                    | -1.0             | -3.0             | μA      |
| dl/dt                                                                 | Reference input<br>slew rate                    |                                                                                                     | 4.0        | 8.0              |                  | 4.0        | 8.0              |                  | 4.0                | 8.0              |                  | mA/μs   |
| PSSI FS+                                                              | Power supply<br>sensitivity<br>Positive         | I <sub>REF</sub> =1mA<br>V+=4.5 to 5.5V, V-=-15V;<br>V+=13.5 to 16.5V, V-=-15V                      |            | 0.0003           | 0.01             |            | 0.0003           | 0.01             |                    | 0.0003           | 0.01             | %FS/%VS |
| PSSI FS-                                                              | Negative                                        | V-=-4.5 to -5.5V, V+=+15V;<br>V-=-13.5 to -16.5, V+=+15V                                            |            | 0.002            | 0.01             |            | 0.002            | 0.01             |                    | 0.002            | 0.01             |         |
| +<br> -                                                               | Power supply current<br>Positive<br>Negative    | V <sub>S</sub> =±5V, IREF=1.0mA                                                                     |            | 3.1<br>-4.3      | 3.8<br>-5.8      |            | 3.1<br>-4.3      | 3.8<br>-5.8      |                    | 3.1<br>-4.3      | 3.8<br>-5.8      | mA      |
| +<br>                                                                 | Positive<br>Negative                            | V <sub>S</sub> =+5V, -15V, I <sub>REF</sub> =2.0mA                                                  |            | 3.1<br>- 7.1     | 3.8<br>-7.8      |            | 3.1<br>-7.1      | 3.8<br>-7.8      |                    | 3.1<br>- 7.1     | 3.8<br>-7.8      |         |
| +<br> -                                                               | Positive<br>Negative                            | VS <sup>=±15V, I</sup> REF <sup>=2.0mA</sup>                                                        |            | 3.2<br>- 7.2     | 3.8<br>-7.8      |            | 3.2<br>- 7.2     | 3.8<br>-7.8      |                    | 3.2<br>- 7.2     | 3.8<br>-7.8      |         |
| PD                                                                    | Power dissipation                               | ±5V, I <sub>REF</sub> =1.0mA<br>+5V, -15V, I <sub>REF</sub> =2.0mA<br>±15V, I <sub>REF</sub> =2.0mA |            | 37<br>122<br>156 | 48<br>136<br>174 |            | 37<br>122<br>156 | 48<br>136<br>174 |                    | 37<br>122<br>156 | 48<br>136<br>174 | mW      |

### **DAC-08 SERIES**

### TYPICAL PERFORMANCE CHARACTERISTICS



2

### **DAC-08 SERIES**

### TYPICAL PERFORMANCE CHARACTERISTICS (Cont'd)



### TYPICAL APPLICATION



### **FUNCTIONAL DESCRIPTION**

# Reference Amplifier Drive and Compensation

The reference amplifier input current must always flow into pin 14 regardless of the setup method or reforence supply voltage polarity.

Connections for a positive reference voltage are shown in Figuro 1. The reference voltage source supplies the full reference current. For bipolar reference signals, as in the multiplying mode, R15 can be tied to a negative voltage corresponding to the minimum input level. R15 may be eliminated with only a small sacrifice in accuracy and temperature drift.

The compensation capacitor value must be increased as R14 value is increased. This is in order to maintain proper phase margin. For R14 values of 1.0, 2.5, and 5.0K ohms, minimum capacitor values are 15, 37, and 75pF, respectively. The capacitor may be tied to either  $V_{EE}$  or ground, but using  $V_{EE}$  increases negative supply rejection. (Fluctuations in the negative supply have more effect on accuracy than do any changes in the positive supply.)

A negative reference voltage may be used if R14 Is grounded and the reference voltage is applied to R15, as shown. A high input impedance is the main advantage of this method. The negative reference votage must be at least 3.0V above the V<sub>EE</sub> supply. Bipolar input signals may be handled by connecting R14 to a positive reference voltage equal to the peak positive input level at pin 15.

When using a DC reference voltage, capacitive bypass to ground is recommended. The 5.0V logic supply is not recommended as a reference voltage, but if a well regulated 5.0V supply which drives logic is to be used as the reference, R14 should be formed of two series resistors with the junction of the two resistors bypassed with  $0.1\mu$ F to ground. For reference voltages greater than 5.0V, a clamp diode is recommended between pin 14 and ground.

If pin 14 is driven by a high impedance such as a transistor current source, none of the above compensation methods apply and the amplifier must be heavily compensated, decreasing the overall bandwidth.

#### **Output Voltage Range**

The voltage at pin 4 must always be at least 4.5 volts more positive than the voltage of the negative supply (pin 3) when the reference current is 2mA or less, and at least 8 volts more positive than the negative supply when the reference current is between 2mA and 4mA. This is necessary to avoid saturation of the output transistors, which would cause serious accuracy degradation.

#### **Output Current Range**

Any time the full scale current exceeds 2mA, the negative supply must be at least 8 volts more negative than the output voltage. This Is due to the increased internal voltage drops between the negative supply and the outputs with higher reference currents.

#### Accuracy

Absolute accuracy is the measure of each output current level with respect to its intended value, and is dependent upon relative accuracy, full scale accuracy and full scale current drift. Relative accuracy is the measure of each output current level as a fraction of the full scale current after zero scale current has been nulled out. The relative accuracy of the DAC08 series is essentially constant over the operating temperature range due to the excellent temperature tracking of the monolithic resistor ladder. The reference current may drift with temperature, causing a change in the absolute accuracy of output current. However, the DAC08 series has a very low full scale current drift over the operating temperature range.

The DAC08 series is guaranteed accurate to within  $\pm 1/2$  LSB at +25°C at a full scale output current of 1.992mA. The relative accuracy test circuit is shown in Figure 1. The 12-bit converter is calibrated to a full scale output current of 1.99219mA, then the DAC08 full scale current is trimmed to the same value with R14 so that a zero value appears at the error amplifier output. The counter is activated and the error band may be displayed on the oscilloscope, detected by comparators, or stored in a peak detector.

Two 8-bit D-to-A converters may not be used to construct a 16-bit accurate D-to-A converter. Sixteen-bit accuracy implies a total of  $\pm 1/2$  part in 65,536, or  $\pm 0.00076\%$ , which is much more accurate than the  $\pm 0.19\%$  specification of the DAC08 series.

#### Monotonicity

A monotonic converter is one which always provides analog output greater than or equal to the preceding value for a corresponding increment in the digital input code. The DAC08 series is monotonic for all values of reference current above 0.5mA. The recommended range for operation is a DC reference current between 0.5mA and 4.0mA.

#### Settling Time

The worst case switching condition occurs when all bits are switched on, which corresponds to a low-to-high transition for all input bits. This time is typically 70ns for settling to within 1/2 LSB for 8-bit accuracy. This time applies when  $R_L < 500$  ohms and  $C_O < 25 pF$ . The slowest single switch is the least significant bit, which typically turns on and settles in 65ns. In applications where the DAC functions in a positive going ramp mode, the worst case condition does not occur and settling times less than 70ns may be realized.

Extra care must be taken in board layout since this usually is the dominant factor in satisfactory test results when measuring settling time. Short leads,  $100\mu$ F supply bypassing for low frequencies, minimum scope lead length, and avoidance of ground loops are all mandatory.







1

### **DAC-08 SERIES**

#### UNIPOLAR VOLTAGE OUTPUT FOR LOW IMPEDANCE OUTPUT $I_R = 2mA$ $I_R =$

**DAC-08 SERIES** 





۱



### **3 DIGIT BCD CONVERTER**

A 3 digit BCD converter, using inexpensive 8-bit binary DACs, can achieve  $\pm 0.1\%$  accuracy. The circuit shown in Figure 20 utilizes three DACs, one for each decade, to provide 0 to 999 output steps. DAC 1 contains the first four significant digits controlling the hundreds digit; DAC 2 controls the tens digit and DAC 3 steps 0 to 9. The feedback resistor (R7) sets the zero scale at 0.00V.

The input coding is the popular 8-4-2-1 coding; i.e. the weighting ratios are 8, 4, 2 and 1. The full scale (999) BCD code is input code 100110011001.

Full scale adjustment procedure.

In the sequence below, switch on the following code combinations and adjust the indicated potentiometer for the proper output.

