## 9328/DM9328 Dual 8-Bit Shift Register ### **General Description** The '9328 is a high speed serial storage element providing 16 bits of storage in the form of two 8-bit registers. The multifunctional capability of this device is provided by several features: 1) additional gating is provided at the input to both shift registers so that the input is easily multiplexed between two sources; 2) the clock of each register may be provided separately or together; 3) both the true and complementary outputs are provided from each 8-bit register, and both registers may be master cleared from a common input. ### **Connection Diagram** GND- # **Dual-In-Line Package** TI /E/0702 .1 Order Number 9328DMQB, 9328FMQB or DM9328N See NS Package Number J16A, N16E or W16A ### **Logic Symbol** V<sub>CC</sub> = Pin 16 GND = Pin 8 | Pin Names | Description | |-----------|---------------------------------| | S | Data Select Input | | D0, D1 | Data Inputs | | CP | Clock Pulse Input (Active HIGH) | | | Common (Pin 9) | | | Separate (Pins 7 and 10) | | MR | Master Reset Input (Active LOW) | | Q7 | Last Stage Output | | Q̄7 | Complementary Output | ### **Absolute Maximum Ratings (Note)** If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. Supply Voltage 7V Input Voltage 5.5V Operating Free Air Temperature Range Storage Temperature Range -65°C to +150°C Note: The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the "Electrical Characteristics" table are not guaranteed at the absolute maximum ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation. ### **Recommended Operating Conditions** | Symbol | Parameter | Military | | | Commercial | | | Units | | |------------------------------------------|------------------------------------------------|----------|-----|------|------------|-----|------|-------|--| | Oyiiiboi | raiametei | Min | Nom | Max | Min | Nom | Max | Jints | | | V <sub>CC</sub> | Supply Voltage | 4.5 | 5 | 5.5 | 4.75 | 5 | 5.25 | ٧ | | | V <sub>IH</sub> | High Level Input Voltage | 2 | | | 2 | | | ٧ | | | V <sub>IL</sub> | Low Level Input Voltage | | į | 0.8 | | | 0.8 | ٧ | | | ЮН | High Level Output Current | | | -0.4 | | | -0.4 | mA | | | loL | Low Level Output Current | | | 16 | | | 16 | mA | | | TA | Free Air Operating Temperature | -55 | | 125 | 0 | | 70 | °C | | | t <sub>s</sub> (H)<br>t <sub>s</sub> (L) | Setup Time HIGH or LOW<br>D <sub>n</sub> to CP | 20<br>20 | | | 20<br>20 | | | ns | | | t <sub>h</sub> (H)<br>t <sub>h</sub> (L) | Hold Time HIGH or LOW<br>D <sub>n</sub> to CP | 0 | | | 0 | | | ns | | | t <sub>w</sub> (H)<br>t <sub>w</sub> (L) | Clock Pulse Width HIGH or LOW | 25<br>25 | | | 25<br>25 | | | ns | | | t <sub>w</sub> (L) | MR Pulse Width with CP HIGH | 30 | | | 30 | | | ns | | | t <sub>w</sub> (L) | MR Pulse Width with CP LOW | 40 | | | 40 | | | ns | | | t <sub>rec</sub> | Recovery Time MR to CP | 33 | | | 33 | | | ns | | ### **Electrical Characteristics** Over Recommended Operating Free Air Temperature Range (Unless Otherwise Noted) | Symbol | Parameter | Conditions | Min | Typ<br>(Note 1) | Max | Units | |-----------------|-----------------------------------|--------------------------------------------------------|-----|-----------------|------|-------| | VI | Input Clamp Voltage | $V_{CC} = Min, I_I = -12 \text{ mA}$ | 1 | | -1.5 | ٧ | | V <sub>OH</sub> | High Level Output Voltage | $V_{CC} = Min, I_{OH} = Max$ $V_{IL} = Max$ | 2.4 | 3.4 | | ٧ | | V <sub>OL</sub> | Low Level Output Voltage | $V_{CC} = Min, I_{OL} = Max$ $V_{IH} = Min$ | | 0.2 | 0.4 | ٧ | | lį | Input Current @ Max Input Voltage | $V_{CC} = Max, V_1 = 5.5V$ | | | 1 | mA | | l <sub>IH</sub> | High Level Input Current | $V_{CC} = Max, V_I = 2.4V$ $\overline{MR}, D_n Inputs$ | | | 40 | | | | | CP Inputs | | | 60 | μΑ | | | | S Inputs | | | 80 | | | | | CP (COM) Inputs | | | 120 | | | I <sub>IL</sub> | Low Level Input Current | $V_{CC} = Max, V_I = 0.4V$ $\overline{MR}, D_n Inputs$ | | | -1.6 | | | | | CP Inputs | | | -2.4 | mA | | | | S Inputs | | | -3.2 | | | | | CP (COM) Input | | | -4.8 | | ### **Electrical Characteristics** Over Recommended Operating Free Air Temperature Range (Unless Otherwise Noted) (Continued) | Symbol | Parameter | Conditions | | Min | Typ<br>(Note 1) | Max | Units | |--------|----------------|-----------------------|------|-----|-----------------|-----|-------| | los | Short Circuit | V <sub>CC</sub> = Max | MIL | -20 | | -70 | mA | | | Output Current | (Note 2) | СОММ | -20 | | -70 | 1101 | | lcc | Supply Current | V <sub>CC</sub> = Max | | | | 77 | mA | Note 1: All typicals are at $V_{CC} = 5V$ , $T_A = 25$ °C. Note 2: Not more than one output should be shorted at a time. ### **Switching Characteristics** $V_{CC} = +5.0V$ , $T_A = +25$ °C (See Section 1 for waveforms and load configurations) | Symbol Parameter | | C <sub>L</sub> =<br>R <sub>L</sub> = | Units | | |--------------------------------------|------------------------------------------------|--------------------------------------|----------|-----| | | | Min | Max | | | f <sub>max</sub> | Maximum Shift Right Frequency | 20 | | MHz | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay CP to Q7 or $\overline{Q}$ 7 | | 20<br>35 | ns | | t <sub>PHL</sub> | Propagation Delay MR to Q7 | | 50 | ns | ### **Functional Description** The two 8-bit shift registers have a common clock input (pin 9) and separate clock inputs (pins 10 and 7). The clocking of each register is controlled by the OR function of the separate and the common clock input. Each register is composed of eight clocked RS master/slave flip-flops and a number of gates. The clock OR gate drives the eight clock inputs of the flip-flops in parallel. When the two clock inputs (the separate and the common) to the OR gate are LOW, the slave latches are steady, but data can enter the master latches via the R and S input. During the first LOW-to-HIGH transition of either, or both simultaneously, of the two clock inputs, the data inputs (R and S) are inhibited so that a later change in input data will not affect the master; then the now trapped information in the master is transferred to the slave. When the transfer is complete, both the master and the slave are steady as long as either or both clock inputs remain HIGH. During the HIGH-to-LOW transition of the last remaining HIGH clock input, the transfer path from master to slave is inhibited first, leaving the slave steady in its present state. The data inputs (R and S) are enabled so that new data can enter the master. Either of the clock inputs can be used as clock inhibit inputs by applying a logic HIGH signal. Each 8-bit shift register has a 2-input multiplexer in front of the serial data input. The two data inputs D0 and D1 are controlled by the data select input (S) following the Boolean expression: Serial data in: S<sub>D</sub> = SD0 + SD1 An asynchronous master reset is provided which, when activated by a LOW logic level, will clear all 16 stages independently of any other input signal. **Shift Select Table** | | INPUTS | OUTPUT | | |---|--------|--------|--------------------------| | S | D0 | D1 | Q7 (t <sub>n + 8</sub> ) | | L | L | Х | L | | L | Н | Χ | Н | | Н | X | L | L | | Н | X | Н | Н | H = HIGH Voltage Level L = LOW Voltage Level X = Immaterial n + 8 = indicates state after eight clock pulse # Logic Diagram TL/F/9793~3