# DP8228,DP8228M,DP8238,DP8238M

DP8228/DP8228M/DP8238/DP8238M System Controller and Bus Driver



Literature Number: SNOSBP9A

# DP8228/DP8228M/DP8238/DP8238M System Controller and Bus Driver

## **General Description**

The DP8228/DP8228M, DP8238/DP8238M are system controller/bus drivers contained in a standard, 28-pin dual-in-line package. The chip, which is fabricated using Schottky Bipolar technology, generates all the read and write control signals required to directly interface the memory and input/output components of the 8080A microcomputer family. The chip also provides drive and isolation for the bidirectional data bus of the 8080A microprocessor. Data bus isolation enables the use of slower memory and input/output components in a system, and provides for enhanced system noise immunity

A user-selected signal-level interrupt vector (RST 7) is provided by the device for use in the interrupt structure of small systems that need only one basic vector. No additional components (such as an interrupt instruction port) are required to use the single interrupt vector in these systems. The devices also generate an Interrupt Acknowledge (INTA) control signal for each byte of a multibyte CALL instruction

when an interrupt is acknowledged by the 8080A. This feature permits the use of a multilevel priority interrupt structure in large, interrupt-driven systems.

#### **Features**

- Single chip system controller and bus driver for 8080A Microcomputer Systems
- Allows use of multibyte CALL instructions for Interrupt Acknowledge
- Provides user-selected single-level interrupt vector (RST 7)
- Provides isolation of data bus
- Supports a wide variety of system bus structures
- Reduces system component count
- DP8238/DP8238M provides advanced Input/Output Write and Memory Write control signals for large system timing control



### **Absolute Maximum Ratings**

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

 Cavity Package
 2179 mW

 Molded Package
 2361 mW

\*Derate cavity package 14.5 mW/°C above 25°C; derate molded package 18.9 mW/°C above 25°C.

## **Operating Conditions**

| nits |
|------|
|      |
| DC   |
| DC   |
|      |
| .C   |
| °C   |
|      |

Note: Maximum ratings indicate limits beyond which permanent damage may occur. Continuous operation at these limits is not intended and should be limited to those conditions specified under DC electrical characteristics.

## $\textbf{Electrical Characteristics} \ \ \mathsf{Min} \leq \mathsf{T}_{A} \leq \mathsf{Max}, \ \mathsf{Min} \leq \mathsf{V}_{CC} \leq \mathsf{Max}, \ \mathsf{unless} \ \mathsf{otherwise} \ \mathsf{noted}$

| Symbol           | Parameter                              |                          | Conditions                                                             |                             |     | Typ<br>(Note 1) | Max  | Units |
|------------------|----------------------------------------|--------------------------|------------------------------------------------------------------------|-----------------------------|-----|-----------------|------|-------|
| V <sub>C</sub>   | Input Clamp Voltage, All Inp           | outs                     | V <sub>CC</sub> = Min, I <sub>C</sub> =                                | = -5 mA                     |     | 0.6             | -1.0 | V     |
| lF               | Input Load                             | STSTB                    | V <sub>CC</sub> = Max                                                  |                             |     |                 | 500  | μΑ    |
|                  | Current                                | D2 and D6                | $V_F = 0.45V$ for DP8228, DP8238<br>$V_F = 0.40V$ for DP8228M, DP8238M |                             |     |                 | 750  | μΑ    |
|                  |                                        | D0, D1, D4,<br>D5 and D7 |                                                                        |                             |     |                 | 250  | μΑ    |
|                  |                                        | All Other<br>Inputs      |                                                                        |                             |     |                 | 250  | μΑ    |
| I <sub>R</sub>   | Input Leakage                          | DB0-DB7                  | $V_{CC} = Max, V_{R}$                                                  | = V <sub>CC</sub>           |     |                 | 20   | μΑ    |
|                  | Current                                | All Other<br>Inputs      |                                                                        |                             |     |                 | 100  | μΑ    |
| $V_{TH}$         | Input Threshold Voltage,<br>All Inputs |                          | V <sub>CC</sub> = 5V                                                   |                             |     |                 | 2.0  | V     |
| Icc              | Power Supply Current                   |                          | V <sub>CC</sub> = Max                                                  | DP8228, DP8238              |     | 185             | 230  | mA    |
|                  |                                        |                          |                                                                        | DP8228M, DP8238M            |     | 160             | 230  | mA    |
| V <sub>OL</sub>  |                                        |                          | V <sub>CC</sub> = Min,                                                 | DP8228M, DP8238M            |     |                 | 0.50 | ٧     |
|                  | Voltage                                |                          | $I_{OL} = 2 \text{ mA}$                                                | DP8228, DP8238              |     |                 | 0.45 | V     |
|                  |                                        | All Other                | V <sub>CC</sub> = Min,                                                 | DP8228M, DP8238M            |     |                 | 0.50 | V     |
|                  |                                        | Outputs                  | $I_{OL} = 10 \text{ mA}$                                               | DP8228, DP8238              |     |                 | 0.45 | ٧     |
| $V_{OH}$         | Output High                            | D0-D7                    | $V_C = Min,$                                                           | DP8228M, DP8238M            | 3.3 | 3.8             |      | V     |
|                  |                                        |                          | $I_{OL} = -10 \mu\text{A}$                                             | DP8228, DP8238              | 3.6 | 3.8             |      | V     |
|                  |                                        | All Other<br>Outputs     | $V_{CC} = Min, I_{OH} = -1 \text{ mA}$                                 |                             |     | 3.8             |      | V     |
| los              | Short Circuit Current, All Ou          | itputs                   | $V_{CC} = 5V, V_O = 0V$                                                |                             |     |                 | 90   | mA    |
| lo (OFF)         | OFF State Output Current               |                          | $V_{CC} = Max, V_O = V_{CC}$                                           |                             |     |                 | 100  | μΑ    |
|                  | All Control Outputs                    |                          |                                                                        | $V_{CC} = Max, V_O = 0.45V$ |     |                 | -100 | μΑ    |
| I <sub>INT</sub> | INTA Current                           |                          | (See Test Conditions, Figure 3)                                        |                             |     |                 | 5    | mA    |

Note 1: Typical values are for  $T_A = 25^{\circ}C$  and typical supply voltages.

## $\textbf{Capacitance*} \ \ V_{BIAS} = 2.5V, V_{CC} = 5.0V, T_{A} = 25^{\circ}C, f = 1 \ \text{MHz}$

| Symbol           | Parameter                          | Min | Typ<br>(Note 1) | Max | Units |
|------------------|------------------------------------|-----|-----------------|-----|-------|
| C <sub>IN</sub>  | Input Capacitance                  |     | 8               | 12  | pF    |
| C <sub>OUT</sub> | Output Capacitance Control Signals |     | 7               | 15  | pF    |
| 1/0              | I/O Capacitance (D or DB)          |     | 8               | 15  | pF    |

<sup>\*</sup>This parameter is periodically sampled and not 100% tested.

## Switching Characteristics $\mathsf{Min} \leq \mathsf{V}_{CC} \leq \mathsf{Max}, \, \mathsf{Min} \leq \mathsf{T}_{A} \leq \mathsf{Max}$

| Symbol          | Parameter                                                       | Conditions |     | 228M,<br>238M | DP8 | Units |    |
|-----------------|-----------------------------------------------------------------|------------|-----|---------------|-----|-------|----|
|                 |                                                                 |            | Min | Max           | Min | Max   |    |
| $t_{PW}$        | Width of Status Strobe                                          |            | 25  |               | 22  |       | ns |
| t <sub>SS</sub> | Set-Up Time, Status Inputs D0-D7                                |            | 8   |               | 8   |       | ns |
| t <sub>SH</sub> | Hold Time, Status Inuts D0-D7                                   |            | 5   |               | 5   |       | ns |
| t <sub>DC</sub> | Delay from STSTB to Any Control Signal                          | (Figure 2) | 20  | 75            | 20  | 60    | ns |
| t <sub>RR</sub> | Delay from DBIN to Control Outputs                              | (Figure 2) |     | 30            |     | 30    | ns |
| t <sub>RE</sub> | Delay from DBIN to Enable/<br>Disable 8080 Bus                  | (Figure 1) |     | 45            |     | 45    | ns |
| t <sub>RD</sub> | Delay from System Bus to 8080<br>Bus During Read                | (Figure 1) |     | 45            |     | 30    | ns |
| t <sub>WR</sub> | Delay from WR to Control Outputs                                | (Figure 2) | 5   | 60            | 5   | 45    | ns |
| t <sub>WE</sub> | Delay to Enable System Bus<br>DB0-DB7 after STSTB               | (Figure 2) |     | 30            |     | 30    | ns |
| $t_{WD}$        | Delay from 8080 Bus D0-D7 to<br>System Bus DB0-DB7 During Write | (Figure 2) | 5   | 40            | 5   | 40    | ns |
| t <sub>E</sub>  | Delay from System Bus Enable to<br>System Bus DB0-DB7           | (Figure 2) |     | 30            |     | 30    | ns |
| t <sub>HD</sub> | HLDA to Read Status Outputs                                     | (Figure 2) |     | 25            |     | 25    | ns |
| t <sub>DS</sub> | Set-Up Time, System Bus Inputs to HLDA                          |            | 10  |               | 10  |       | ns |
| t <sub>DH</sub> | Hold Time, System Bus Inputs to HLDA                            |            | 20  |               | 20  |       | ns |

## **Test Conditions**





VOLTAGE MEASUREMENT POINTS: D<sub>0</sub>-D<sub>7</sub> (when outputs) Logic "0" = 0.8V, Logic "0" = 0.8V, Logic "1" = 3.0V. All other signals measured at 1.5V. \*Advanced VOW MEMW for 8238 only.

## **Functional Pin Definitions**

The following describes the function of all of the DP8228/DP8228M, DP8238/DP8238M pinouts. Some of these descriptions reference internal circuits.

#### **INPUT SIGNALS**

Status Strobe (STSTB): Activated (low) at the start of each new machine cycle. The STSTB input is used to store a status word (refer to chart) from the 8080A microprocessor into the internal status latch of the DP8228, DP8238. The status word is latched when the STSTB returns to the high state. The 8080A outputs this status word onto its data bus during the first state (SYNC interval) of each machine cycle.

Data Bus In (DBIN): When high, indicates that the 8080A data bus is in the input mode. The DBIN signal is used to gate data from memory or an input/output device onto the data bus.

Write (WR): When low, indicates that the data on the 8080A data bus are stable for WRITE memory or output operation.

Hold Acknowledge (HLDA): When high, indicates that the 8080A data and address buses will go to their high impedance state. When in the data bus read mode, DBIN input in the high state, a high HLDA input will latch the data bus information into the driver circuits and gate off the applicable control signal  $\overline{I/OR}$ , MEMR, or  $\overline{INTA}$  (return to the output high state).

Bus Enable (BUSEN): Asynchronous DMA input to the internal gating array. When low, normal operation of the internal bidirectional bus driver and gating array occurs. When high, the bus driver and gating array are driven to their high impedance state.

V<sub>CC</sub> Supply: +5V. Ground: 0V reference.

#### **OUTPUT SIGNALS**

**Memory Read (MEMR):** When low, signals data to be loaded in from memory. The MEMR signal is generated by strobing in status word 1, 2, or 4. (Refer to status word chart.)

**Memory Write (MEMW):** When low, signals data to be stored in memory. The MEMW signal is generated for the DP8238 by strobing in status word 3 or 5. (Refer to status word chart.) For the DP8228, the MEMW signal is generated by gating a low-level WR input with the strobed in status word 3 or 5.

Input/Output Read (I/OR): When low, signals data to be loaded in from an addressed input/output device. The I/OR signal is generated by strobing in status word 6.

Input/Output Write ( $\overline{I/OW}$ ): When low, signals data to be transferred to an addressed input/output device. The  $\overline{I/OW}$  signal for the DP8238 is generated by strobing in status word 7. For the DP8238 the  $\overline{I/OW}$  signal is generated by gating in a low-level  $\overline{WR}$  input with the strobed in status word 7.

Interrupt Acknowledge (INTA): When low, indicates that an interrupt has been acknowledged by the 8080A microprocessor. The INTA signal is generated by strobing in staus word 8 or 10.

Signal Level Interrupt (RST 7): When the  $\overline{\text{INTA}}$  output is tied to 12V through a 1 k $\Omega$  resistor, strobing in status word 8 or 10 will cause the CPU data bus outputs, when active, to go to the high state.

#### INPUT/OUTPUT SIGNALS

**CPU Data** (**D**<sub>7</sub>-**D**<sub>0</sub>) **Bus:** This bus comprises eight TRI-STATE® input/output lines that connect to the 8080A microprocessor. The bus provides bidirectional communica-

## **Functional Pin Definitions (Continued)**

tion between the CPU, memory, and input/output devices for instructions and data transfers. A status word (which describes the current machine cycle) is also outputted on this data bus during the first microcycle of each machine cycle (SYNC  $\,=\,$  logic 1).

System Data (DB $_7$ -DB $_0$ ) Bus: This bus comprises eight TRI-STATE input/output lines that connect to the memory and input/output components of the system. The internal bidirectional bus driver isolates the DB $_7$ -DB $_0$  Data Bus from the D $_7$ -D $_0$  Data Bus.

#### **Status Word Chart**

| Machine Cycle                    | Status | Data Bus Bit   |                |                |                |                |                |                | Control        |        |
|----------------------------------|--------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|----------------|--------|
|                                  | Word   | D <sub>7</sub> | D <sub>6</sub> | D <sub>5</sub> | D <sub>4</sub> | D <sub>3</sub> | D <sub>2</sub> | D <sub>1</sub> | D <sub>0</sub> | Signal |
| Instruction Fetch                | 1      | 1              | 0              | 1              | 0              | 0              | 0              | 1              | 0              | MEMR   |
| Memory Read                      | 2      | 1              | 0              | 0              | 0              | 0              | 0              | 1              | 0              | MEMR   |
| Memory Write                     | 3      | 0              | 0              | 0              | 0              | 0              | 0              | 0              | 0              | MEMW   |
| Stack Read                       | 4      | 1              | 0              | 0              | 0              | 0              | 1              | 1              | 0              | MEMR   |
| Stack Write                      | 5      | 0              | 0              | 0              | 0              | 0              | 1              | 0              | 0              | MEMW   |
| Input Read                       | 6      | 0              | 1              | 0              | 0              | 0              | 0              | 1              | 0              | ī/OR   |
| Output Write                     | 7      | 0              | 0              | 0              | 1              | 0              | 0              | 0              | 0              | ī/OW   |
| Interrupt Acknowledge            | 8      | 0              | 0              | 1              | 0              | 0              | 0              | 1              | 1              | ĪNTA   |
| Halt Acknowledge                 | 9      | 1              | 0              | 0              | 0              | 1              | 0              | 1              | 0              | (none) |
| Interrupt Acknowledge While Halt | 10     | 0              | 0              | 1              | 0              | 1              | 0              | 1              | 1              | ĪNTA   |

## **Block and Connection Diagrams**



#### **Dual-In-Line Package**



TL/F/6825-7
Order Number DP8228J, DP8228MJ,
DP8228N, DP8238J, DP8238MJ or
DP8238N

See NS Package Number J28A or N28B



Order Number DP8228J, DP8228MJ, DP8238J or DP8238MJ NS Package Number J28A



#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

NS Package Number N28B

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.



**National Semiconductor** National Semiconducto Corporation 1111 West Bardin Road Arlington, TX 76017 Tel: 1(800) 272-9959 Fax: 1(800) 737-7018

National Semiconductor Europe

Fax: (+49) 0-180-530 85 86 Fax: (+49) U-18U-35U oo oo Email: onjwege etevm2.nsc.com Deutsch Tel: (+49) 0-180-530 85 85 English Tei: (+49) 0-180-532 78 32 Français Tel: (+49) 0-180-532 93 58 Italiano Tel: (+49) 0-180-534 16 80

National Semiconductor Hong Kong Ltd.
13th Floor, Straight Block,
Ocean Centre, 5 Canton Rd. Tsimshatsui, Kowloon Hong Kong Tel: (852) 2737-1600 Fax: (852) 2736-9960

National Semiconductor Japan Ltd.
Tel: 81-043-299-2309
Fax: 81-043-299-2408

#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

## Products Applications

interface.ti.com

Audio www.ti.com/audio Communications and Telecom www.ti.com/communications **Amplifiers** amplifier.ti.com Computers and Peripherals www.ti.com/computers dataconverter.ti.com Consumer Electronics www.ti.com/consumer-apps **Data Converters DLP® Products** www.dlp.com **Energy and Lighting** www.ti.com/energy DSP dsp.ti.com Industrial www.ti.com/industrial Clocks and Timers www.ti.com/clocks Medical www.ti.com/medical

Logic logic.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Security

Power Mgmt power.ti.com Transportation and Automotive www.ti.com/automotive
Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID <u>www.ti-rfid.com</u>
OMAP Mobile Processors www.ti.com/omap

Interface

Wireless Connectivity www.ti.com/wirelessconnectivity

TI E2E Community Home Page <u>e2e.ti.com</u>

www.ti.com/security