## DP8391A/NS32491A SNI Serial Network Interface ## **General Description** The DP8391A Serial Network Interface (SNI) provides the Manchester data encoding and decoding functions for IEEE 802.3 Ethernet/Cheapernet type local area networks. The SNI interfaces the DP8390 Network Interface Controller (NIC) to the Ethernet transceiver cable. When transmitting, the SNI converts non-return-to-zero (NRZ) data from the controller and clock pulses into Manchester encoding and sends the converted data differentially to the transceiver. The opposite process occurs on the receive path, where a digital phase-locked loop decodes 10 Mbit/s signals with as much as $\pm 18$ ns of jitter. The DP8391A SNI is a functionally complete Manchester encoder/decoder including ECL like balanced driver and receivers, on board crystal oscillator, collision signal translator, and a diagnostic loopback circuit. The SNI is part of a three chip set that implements the complete IEEE compatible network node electronics as shown below. The other two chips are the DP8392 Coax Transceiver Interface (CTI) and the DP8390 Network Interface Controller (NIC). Incorporated into the CTI are the transceiver, collision and jabber functions. The Media Access Protocol and the buffer management tasks are performed by the NIC. There is an isolation requirement on signal and power lines between the CTI and the SNI. This is usually accomplished by using a set of miniature pulse transformers that come in a 16-pin plastic DIP for signal lines. Power isolation, however, is done by using a DC to DC converter. ## **Features** ■ Compatible with Ethernet II, IEEE 802.3; 10Base5, 10Base2, and 10Base-T - 10 Mb/s Manchester encoding/decoding with receive clock recovery - Patented digital phase locked loop (DPLL) decoder requires no precision external components - Decodes Manchester data with up to ±18 ns of jitter - Loopback capability for diagnostics - Externally selectable half or full step modes of operation at transmit output - Squelch circuits at the receive and collision inputs reject noise - High voltage protection at transceiver interface (16V) - TTL/MOS compatible controller interface - Connects directly to the transceiver (AUI) cable #### **Table of Contents** - 1.0 System Diagram - 2.0 Block Diagram - 3.0 Functional Description - 3.1 Oscillator - 3.2 Encoder - 3.3 Decoder - 3.4 Collision Translator - 3.5 Loopback - 4.0 Connection Diagrams - 5.0 Pin Descriptions - 6.0 Absolute Maximum Ratings - 7.0 Electrical Characteristics - 8.0 Switching Characteristics - 9.0 Timing and Load Diagrams - 10.0 Physical Dimensions ## 1.0 System Diagram #### IEEE 802.3 Compatible Ethernet/Cheapernet Local Area Network Chip Set ## 2.0 Block Diagram FIGURE 1 ## 3.0 Functional Description The SNI consists of five main logical blocks: - a) the oscillator-generates the 10 MHz transmit clock signal for system timing. - b) the Manchester encoder and differential output driveraccepts NRZ data from the controller, performs Manchester encoding, and transmits it differentially to the transceiver. - c) the Manchester decoder—receives Manchester data from the transceiver, converts it to NRZ data and clock pulses, and sends them to the controller. - d) the collision translator-indicates to the controller the presence of a valid 10 MHz signal at its input. - e) the loopback circuitry-when asserted, switches encoded data instead of receive input signals to the digital phase-locked loop. #### 3.1 OSCILLATOR The oscillator is controlled by a 20 MHz parallel resonant crystal connected between X1 and X2 or by an external clock on X1. The 20 MHz output of the oscillator is divided by 2 to generate the 10 MHz transmit clock for the controller. The oscillator also provides internal clock signals to the encoding and decoding circuits. #### Crystal Specification 20 MHz Resonant frequency Tolerance ±0.001% at 25°C Stability ±0.005% 0-70°C Туре AT-Cut Circuit The 20 MHz crystal connection to the SNI requires special care. The IEEE 802.3 standard requires a 0.01% absolute accuracy on the transmitted signal frequency. Stray capacitance can shift the crystal's frequency out of range, causing the transmitted frequency to exceed its 0.01% tolerance. The frequency marked on the crystal is usually measured with a fixed shunt capacitance (CL) that is specified in the crystal's data sheet. This capacitance for 20 MHz crystals is typically 20 pF. The capacitance between the X1 and X2 pins of the SNI, of the PC board traces and the plated through holes plus any stray capacitance such as the socket capacitance, if one is used, should be estimated or measured. Once the total sum of these capacitances is determined, the value of additional external shunt capacitance required can be calculated. This capacitor can be a fixed 5% tolerance component. The frequency accuracy should be measured during the design phase at the transmit clock pin (TXC) for a given pc layout. Figure 2 shows the crystal connection. TI /F/9357-2 CL = Load capacitance specified by the crystal's manufacturer CP = Total parasitic capacitance including: a) SNI input capacitance between X1 and X2 (typically 5 pF) b) PC board traces, plated through holes, socket capacitances Note 1: When using a Viking (San Jose) VXB49N5 crystal, the external capacitor is not required, as the CL of the crystal matches the input capacitance of the DP8391A. #### FIGURE 2. Crystal Connection #### 3.2 MANCHESTER ENCODER AND DIFFERENTIAL DRIVER The encoder combines clock and data information for the transceiver. Data encoding and transmission begins with the transmit enable input (TXE) going high. As long as TXE re- Parallel Resonance ### 3.0 Functional Description (Continued) mains high, transmit data (TXD) is encoded out to the transmit-driver pair (TX $\pm$ ). The transmit enable and transmit data inputs must meet the setup and hold time requirements with respect to the rising edge of transmit clock. Transmission ends with the transmit enable input going low. The last transition is always positive at the transmit output pair. It will occur at the center of the bit cell if the last bit is one, or at the boundary of the bit cell if the last bit is zero. The differential line driver provides ECL like signals to the transceiver with typically 5 ns rise and fall times. It can drive up to 50 meters of twisted pair AUI Ethernet transceiver cable. These outputs are source followers which need external 270 $\Omega$ pulldown resistors to ground. Two different modes, full-step or half-step, can be selected with SEL input. With SEL low, transmit + is positive with respect to transmit - in the idle state. With SEL high, transmit + and transmit - are equal in the idle state, providing zero differential voltage to operate with transformer coupled loads. Figures 4, 5 and 6 illustrate the transmit timing. #### 3.3 MANCHESTER DECODER The decoder consists of a differential input circuitry and a digital phase-locked loop to separate Manchester encoded data stream into clock signals and NRZ data. The differential input should be externally terminated if the standard $78\Omega$ transceiver drop cable is used. Two $39\Omega$ resistors connected in series and one optional common mode bypass capacitor would accomplish this. A squelch circuit at the input rejects signals with pulse widths less than 5 ns (negative going), or with levels less than -175 mV. Signals more negative than -300 mV and with a duration greater than 30 ns are always decoded. This prevents noise at the input from falsely triggering the decoder in the absence of a valid signal. Once the input exceeds the squelch requirements, carrier sense (CRS) is asserted. Receive data (RXD) and receive clock (RXC) become available typically within 6 bit times. At this point the digital phase-locked loop has locked to the incoming signal. The DP8391A decodes a data frame with up to ±18 ns of jitter correctly. The decoder detects the end of a frame when the normal mid-bit transition on the differential input ceases. Within one and a half bit times after the last bit, carrier sense is de-asserted. Receive clock stays active for five more bit times before it goes low and remains low until the next frame. Figures 7, 8 and 9 illustrate the receive timing. #### 3.4 COLLISION TRANSLATOR The Ethernet transceiver detects collisions on the coax cable and generates a 10 MHz signal on the transceiver cable. The SNI's collision translator asserts the collision detect output (COL) to the DP8390 controller when a 10 MHz signal is present at the collision inputs. The controller uses this signal to back off transmission and recycle itself. The collision detect output is de-asserted within 350 ns after the 10 MHz input signal disappears. The collision differential inputs (+ and -) should be terminated in exactly the same way as the receive inputs. The collision input also has a squelch circuit that rejects signals with pulse widths less than 5 ns (negative going), or with levels less than -175 mV. *Figure 10* illustrates the collision timing. #### 3.5 LOOPBACK FUNCTIONS Logic high at loopback input (LBK) causes the SNI to route serial data from the transmit data input, through its encoder, returning it through the phase-locked-loop decoder to receive data output. In loopback mode, the transmit driver is in idle state and the receive and collision input circuitries are disabled. ### 4.0 Connection Diagram ## **PCC Connection Diagram** \*Refer to the Oscillator section FIGURE 3b Order Number DP8391AV NS Package Number V28A | 5.0 | Pin | Desci | ription | S | |-----|-----|-------|---------|---| |-----|-----|-------|---------|---| | Pin No. Name | | Name | 1/0 | Description | | | |--------------|----------------|------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | (DIP) | (PCC) | 100 | | | | | | 1 | 1 | COL | 0 | Collision Detect Output. A TTL/MOS level active high output. A 10 MHz (+25%-15%) signal at the collision input will produce a logic high at COL output. When no signal is present at the collision input, COL output will go low. | | | | 2 | 2 | RXD | 0 | Receive Data Output. A TTL/MOS level signal. This is the NRZ data output from the digital phase-locked loop. This signal should be sampled by the controller at the rising edge of receive clock. | | | | 3 | 3 | CRS | 0 | Carrier Sense. A TTL/MOS level active high signal. It is asserted when valid data from the transceiver is present at the receive input. It is de-asserted one and a half bit times after the last bit at receive input. | | | | 4 | 4 | RXC | O | Receive Clock. A TTL/MOS level recovered clock. When the phase-locked loo locks to a valid incoming signal a 10 MHz clock signal is activated on this output. This output remains low during idle (5 bit times after activity ceases at receive input). | | | | 5 | 5 | SEL | l | Mode Select. A TTL level input. When high, transmit + and transmit - outputs are at the same voltage in idle state providing a "zero" differential. When low, transmit + is positive with respect to transmit - in idle state. | | | | 6 | 6~9 | GND | | Negative Supply Pins. | | | | 7 | 10 | LBK | | Loopback. A TTL level active high on this input enables the loopback mode. | | | | 8 | . 11 | X1 | 1 | Crystal or External Frequency Source Input (TTL). | | | | 9 | 12 | X2 | 0 | Crystal Feedback Output. This output is used in the crystal connection only. It must be left open when driving X1 with an external frequency source. | | | | 10 | <sup></sup> 13 | TXD | J | Transmit Data. A TTL level input. This signal is sampled by the SNI at the rising edge of transmit clock when transmit enable input is high. The SNI combines transmit data and transmit clock signals into a Manchester encoded bit stream and sends it differentially to the transceiver. | | | | 11 | 14 | TXC | 0 | Transmit Clock. A TTL/MOS level 10 MHz clock signal derived from the 20 MHz oscillator. This clock signal is always active. | | | | 12 | 15 | TXE | 1 | Transmit Enable. A TTL level active high data encoder enable input. This signa is also sampled by the SNI at the rising edge of transmit clock. | | | | 13<br>14 | 16<br>17 | TX-<br>TX+ | 0 | Transmit Output. Differential line driver which sends the encoded data to the transceiver. These outputs are source followers and require 270 $\Omega$ pulldown resistors to GND. | | | | 15<br>16 | 18 | NC | 11 | No Connection. | | | | 17 | 19 | CAP | 0 | Bypass Capacitor. A ceramic capacitor (greater than 0.001 $\mu F$ ) must be connected from this pin to GND. | | | | 18<br>19 | 20-23 | vcc | | Positive Supply Pins. A 0.1 $\mu$ F ceramic decoupling capacitor must be connected across VCC and GND as close to the device as possible. | | | | 20 | 24 | NC | | No Connection. | | | | 21<br>22 | 25<br>26 | RX-<br>RX+ | ı | Receive Input. Differential receive input pair from the transceiver. | | | | 23<br>24 | 27<br>28 | CD-<br>CD+ | 1 | Collision Input. Differential collision input pair from the transceiver. | | | ## 6.0 Absolute Maximum Ratings | Supply Voltage (V <sub>CC</sub> ) | 7V | |--------------------------------------|---------------| | Input Voltage (TTL) | 0 to 5.5V | | Input Voltage (differential) | -5.5 to +16V | | Output Voltage (differential) | 0 to 16V | | Output Current (differential) | -40 mA | | Storage Temperature | -65° to 150°C | | Lead Temperature (soldering, 10 sec) | 300°C | | Package Power Rating for DIP at 25°C | 2.95W* | (PC Board Mounted) Derate Linearly at the rate of 23.8 mW/°C Package Power Rating for PCC at 25°C Derate Linearly at the rate of 15.4 mW/°C \*For actual power dissipation of the device please refer to Section 7.0. ESD rating ESD rating # Recommended Operating Conditions Supply Voltage (V<sub>CC</sub>) 5V ± 5% Ambient Temperature (DIP) (PCC) 0° to 70°C 0° to 55°C Note: Absolute maximum ratings are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the device should be operated at these limits. ## 7.0 Electrical Characteristics $V_{CC} = 5V \pm 5\%$ , $T_A = 0^{\circ}C$ to 70°C for DIP and 0°C to 55°C for PCC (Notes 1 & 2) 1.92W\* 2000V | Symbol | Parameter | Test Conditions | Min | Max | Units | |--------------------|---------------------------------------------------------|------------------------------------------------------------------------|-------|----------------------|----------| | V <sub>IH</sub> | Input High Voltage (TTL) | | 2.0 | | V | | V <sub>IHX1a</sub> | Input High Voltage (X1) | No Series Resistor | 2.0 | V <sub>CC</sub> -1.5 | V | | V <sub>IHX1b</sub> | Input High Voltage (X1) | 1k Series Resistor | 2.0 | V <sub>CC</sub> | V | | VIL | Input Low Voltage (TTL and X1) | | | 0.8 | V | | I <sub>IH</sub> | Input High Current (TTL) Input High Current (RX ± CD ±) | V <sub>IN</sub> = V <sub>CC</sub><br>V <sub>IN</sub> = V <sub>CC</sub> | | 50<br>500 | μA<br>μA | | I <sub>IL</sub> | Input Low Current (TTL) Input Low Current (RX± CD±) | $V_{IN} = 0.5V$<br>$V_{IN} = 0.5V$ | | -300<br>-700 | μA<br>μA | | V <sub>CL</sub> | Input Clamp Voltage (TTL) | $I_{IN} = -12 \text{mA}$ | | -1.2 | V | | $v_{OH}$ | Ouptut High Voltage (TTL/MOS) | $I_{OH} = -100 \mu A$ | 3.5 | | ٧ | | VOL | Output Low Voltage (TTL/MOS) | I <sub>OL</sub> = 8 mA | | 0.5 | ٧ | | los | Output Short Circuit Current (TTL/MOS) | | -40 | -200 | mA | | V <sub>OD</sub> | Differential Output Voltage (TX±) | $78\Omega$ termination, and $270\Omega$ from each to GND | ±550 | ± 1200 | mV | | V <sub>OB</sub> | Diff. Output Voltage Imbalance (TX±) | same as above | | ±40 | m∨ | | V <sub>DS</sub> | Diff. Squelch Threshold (RX± CD±) | | -175 | -300 | mV | | V <sub>CM</sub> | Diff. Input Common Mode Voltage (RX± CD±) | 7 | -5.25 | 5.25 | V | | lcc | Power Supply Current | 10Mbit/s | | 270 | mA | ## **8.0 Switching Characteristics** $V_{CC} = 5V \pm 5\%$ , $T_A = 0^{\circ}C$ for DIP and $0^{\circ}C$ to $55^{\circ}C$ for PCC (Note 2) | Symbol | Parameter | Figure | Min | Тур | Max | Units | |------------------|---------------------------------------------------------|--------|-----|-----|-----|-------| | OSCILLAT | FOR SPECIFICATION | | - 1 | | | | | t <sub>XTH</sub> | X1 to Transmit Clock High | 12 | 8 | | 20 | ns | | t <sub>XTL</sub> | X1 to Transmit Clock Low | 12 | В | | 20 | ns | | TRANSMI | TSPECIFICATION | | | | | × | | t <sub>TCd</sub> | Transmit Clock Duty Cycle at 50% (10 MHz) | 12 | 42 | 50 | 58 | % | | t <sub>TCr</sub> | Transmit Clock Rise Time (20% to 80%) | 12 | | | 8 | ns | | t <sub>TCf</sub> | Transmit Clock Fall Time (80% to 20%) | 12 | | | 8 | ns | | t <sub>TDs</sub> | Transmit Data Setup Time to Transmit Clock Rising Edge | 4 & 12 | 20 | | | ns | | t <sub>TDh</sub> | Transmit Data Hold Time from Transmit Clock Rising Edge | 4 & 12 | 0 | | [ | ns | | tTEs | Transmit Enable Setup Time to Trans. Clock Rising Edge | 4 & 12 | 20 | | | ns | | t <sub>TEh</sub> | Transmit Enable Hold Time from Trans. Clock Rising Edge | 5 & 12 | 0 | | | ns | Note 1: All currents into device pins are positive, all currents out of device pins are negative. All voltages are referenced to ground unless otherwise specified. Note 2: All typicals are given for $V_{CC} = 5V$ and $T_A = 25^{\circ}C$ . **8.0 Switching Characteristics** $V_{CC} = 5V \pm 5\%$ , $T_A = 0^{\circ}C$ to $70^{\circ}C$ for DIP and $0^{\circ}C$ to $55^{\circ}C$ for PCC (Note 2) (Continued) | Symbol | Parameter | Figure | Min | Тур | Max | Units | |-------------------|-------------------------------------------------------|----------|-----|--------|------|-------| | TRANSMIT | SPECIFICATION (Continued) | | | | | | | t <sub>TOd</sub> | Transmit Output Delay from Transmit Clock Rising Edge | 4 & 12 | | | 50 | ns | | t <sub>TOr</sub> | Transmit Output Rise Time (20% to 80%) | 12 | | | 7 | ns | | t <sub>TOf</sub> | Transmit Output Fall Time (80% to 20%) | 12 | | | 7 | ns | | t <sub>TOi</sub> | Transmit Output Jitter | 12 | | ± 0.25 | | ns | | t <sub>TOh</sub> | Transmit Output High Before Idle in Half Step Mode | 5 & 12 | 200 | | | ns | | t <sub>TOi</sub> | Transmit Output Idle Time in Half Step Mode | 5 & 12 | | | 800 | ns | | RECEIVE | SPECIFICATION | | | | | | | t <sub>RCd</sub> | Receive Clock Duty Cycle at 50% (10 MHz) | 12 | 40 | 50 | 60 | % | | t <sub>RCr</sub> | Receive Clock Rise Time (20% to 80%) | 12 | | | 8 | ns | | t <sub>RCf</sub> | Receive Clock Fall Time (80% to 20%) | 12 | | | 8 | ns | | t <sub>RDr</sub> | Receive Data Rise Time (20% to 80%) | 12 | | | 8 | ns | | t <sub>RDf</sub> | Receive Data Fall Time (80% to 20%) | 12 | | | 8 | ns | | t <sub>RDs</sub> | Receive Data Stable from Receive Clock Rising Edge | 7 & 12 | ±40 | | | ns | | tcson | Carrier Sense Turn On Delay | 7 & 12 | | | 50 | ns | | tCSoff | Carrier Sense Turn Off Delay | 8,9 & 12 | | | 160 | ns | | t <sub>DAT</sub> | Decoder Acquisition Time | 7 | | 0.6 | 1.80 | μs | | t <sub>Drei</sub> | Differential Inputs Rejection Pulse Width (Squelch) | 7 | 5 | | 30 | ns | | t <sub>Rd</sub> | Receive Throughput Delay | 8 & 12 | | | 150 | ns | | COLLISIO | N SPECIFICATION | | | | | | | tCOLon | Collision Turn On Delay | 10 & 12 | | | 50 | ns | | tCOLoff | Collision Turn Off Delay | 10 & 12 | | | 350 | ns | | LOOPBAC | K SPECIFICATION | | | | | | | t <sub>LBs</sub> | Loopback Setup Time | 11 | 20 | | | ns | | tLBh | Loopback Hold Time | 11 | 0 | | | лѕ | Note 2: All typicals are given for $V_{CC} = 5V$ and $T_A = 25^{\circ}C$ . ## 9.0 Timing and Load Diagrams FIGURE 4. Transmit Timing - Start of Transmission ## 9.0 Timing and Load Diagrams (Continued) FIGURE 7. Receive Timing - Start of Packet FIGURE 8. Receive Timing - End of Packet (last bit = 0) ## 9.0 Timing and Load Diagrams (Continued) FIGURE 9. Receive Timing - End of Packet (last bit = 1) TL/F/9357-11 **FIGURE 10. Collision Timing** FIGURE 11. Loopback Timing \*27 µH transformer is used for testing purposes, 100 µH transformers (Valor, LT1101, or Pulse Engineering 64103) are recommended for application use. TL/F/9357-14 FIGURE 12. Test Loads