# DS1258Y/AB 128k x 16 Nonvolatile SRAM #### www.maxim-ic.com ### **FEATURES** - 10-Year Minimum Data Retention in the Absence of External Power - Data is Automatically Protected During a Power Loss - Separate Upper Byte and Lower Byte Chip-Select Inputs - Unlimited Write Cycles - Low-Power CMOS - Read and Write Access Times as Fast as 70ns - Lithium Energy Source is Electrically Disconnected to Retain Freshness Until Power is Applied for the First Time - Full ±10% Operating Range (DS1258Y) - Optional ±5% Operating Range (DS1258AB) - Optional Industrial Temperature Range of -40°C to +85°C, Designated IND ## PIN ASSIGNMENT | CEU | 1 | 40 | $V_{CC}$ | |------|------------|----|----------| | CEL | 2 | 39 | WE | | DQ15 | 3 | 38 | A16 | | DQ14 | 4 | 37 | A15 | | DQ13 | 5 | 36 | A14 | | DQ12 | 6 | 35 | A13 | | DQ11 | 7 | 34 | A12 | | DQ10 | 8 | 33 | A11 | | DQ9 | 9 | 32 | A10 | | DQ8 | 10 | 31 | A9 | | GND | 11 | 30 | GND | | DQ7 | 12 | 29 | 8A | | DQ6 | 13 | 28 | A7 | | DQ5 | 14 | 27 | A6 | | DQ4 | <b>1</b> 5 | 26 | A5 | | DQ3 | <b>1</b> 6 | 25 | A4 | | DQ2 | <b>1</b> 7 | 24 | A3 | | DQ1 | 18 | 23 | A2 | | DQ0 | <b>1</b> 9 | 22 | A1 | | ŌĒ | 20 | 21 | A0 | | | | | | 40-Pin Encapsulated Package 740mil Extended # PIN DESCRIPTION A0 to A16 - Address Inputs DQ0 to DQ15 - Data In/Data Out CEU - Chip Enable Upper Byte CEL - Chip Enable Lower Byte $\begin{array}{ccc} \overline{\text{WE}} & - \text{Write Enable} \\ \overline{\text{OE}} & - \text{Output Enable} \\ V_{CC} & - \text{Power (+5V)} \\ \hline \text{GND} & - \text{Ground} \end{array}$ ## **DESCRIPTION** The DS1258 128k x 16 nonvolatile (NV) SRAMs are 2,097,152-bit fully static, NV SRAMs, organized as 131,072 words by 16 bits. Each NV SRAM has a self-contained lithium energy source and control circuitry that constantly monitors V<sub>CC</sub> for an out-of-tolerance condition. When such a condition occurs, the lithium energy source is automatically switched on and write protection is unconditionally enabled to prevent data corruption. DIP-package DS1258 devices can be used in place of solutions that build NV 128k x 16 memory by utilizing a variety of discrete components. There is no limit on the number of write cycles that can be executed and no additional support circuitry is required for microprocessor interfacing. 1 of 8 052902 ## **READ MODE** The DS1258 devices execute a read cycle whenever $\overline{WE}$ (Write Enable) is inactive (high) and either/both of $\overline{CEU}$ or $\overline{CEL}$ (Chip Enables) are active (low) and $\overline{OE}$ (Output Enable) is active (low). The unique address specified by the 17 address inputs (A0-A16) defines which of the 131,072 words of data is accessed. The status of $\overline{CEU}$ and $\overline{CEL}$ determines whether all or part of the addressed word is accessed. If $\overline{CEU}$ is inactive with $\overline{CEL}$ inactive, then only the upper byte of the addressed word is accessed. If $\overline{CEU}$ is inactive with $\overline{CEL}$ active, then only the lower byte of the addressed word is accessed. If both the $\overline{CEU}$ and $\overline{CEL}$ inputs are active (low), then the entire 16-bit word is accessed. Valid data will be available to the 16 data output drivers within $t_{ACC}$ (Access Time) after the last address input signal is stable, providing that $\overline{CEU}$ , $\overline{CEL}$ and $\overline{OE}$ access times are also satisfied. If $\overline{CEU}$ , $\overline{CEL}$ , and $\overline{OE}$ access times are not satisfied, then data access must be measured from the later occurring signal, and the limiting parameter is either $t_{CO}$ for $\overline{CEU}$ , $\overline{CEL}$ , or $t_{OE}$ for $\overline{OE}$ rather than address access. ## WRITE MODE The DS1258 devices execute a write cycle whenever $\overline{\text{WE}}$ and either/both of $\overline{\text{CEU}}$ or $\overline{\text{CEL}}$ are active (low) after address inputs are stable. The unique address specified by the 17 address inputs (A0-A16) defines which of the 131,072 words of data is accessed. The status of $\overline{\text{CEU}}$ and $\overline{\text{CEL}}$ determines whether all or part of the addressed word is accessed. If $\overline{\text{CEU}}$ is active with $\overline{\text{CEL}}$ inactive, then only the upper byte of the addressed word is accessed. If $\overline{\text{CEU}}$ is inactive with $\overline{\text{CEL}}$ active, then only the lower byte of the addressed word is accessed. If both the $\overline{\text{CEU}}$ and $\overline{\text{CEL}}$ inputs are active (low), then the entire 16-bit word is accessed. The write cycle is terminated by the earlier rising edge of $\overline{\text{CEU}}$ and/or $\overline{\text{CEL}}$ , or $\overline{\text{WE}}$ . All address inputs must be kept valid throughout the write cycle. $\overline{\text{WE}}$ must return to the high state for a minimum recovery time ( $t_{\text{WR}}$ ) before another cycle can be initiated. The $\overline{\text{OE}}$ control signal should be kept inactive (high) during write cycles to avoid bus contention. However, if the output drivers are enabled ( $\overline{\text{CEU}}$ and/or $\overline{\text{CEL}}$ , and $\overline{\text{OE}}$ active) then $\overline{\text{WE}}$ will disable the outputs in $t_{\text{ODW}}$ from its falling edge. # **READ/WRITE FUNCTION** Table 1 | ŌE | WE | CEL | CEU | V <sub>CC</sub><br>CURRENT | DQ0-DQ7 | DQ8-DQ15 | CYCLE<br>PERFORMED | |----|----|-----|-----|----------------------------|---------|----------|--------------------| | Н | Н | X | X | I <sub>CCO</sub> | High-Z | High-Z | Output Disabled | | L | Н | L | L | | Output | Output | | | L | Н | L | Н | $I_{CCO}$ | Output | High-Z | Read Cycle | | L | Н | Н | L | | High-Z | Output | | | X | L | L | L | | Input | Input | | | X | L | L | Н | $I_{CCO}$ | Input | High-Z | Write Cycle | | X | L | Н | L | | High-Z | Input | | | X | X | Н | Н | I <sub>CCS</sub> | High-Z | High-Z | Output Disabled | ### DATA RETENTION MODE The DS1258AB provides full functional capability for $V_{CC}$ greater than 4.75V, and write protects by 4.5V. The DS1258Y provides full functional capability for $V_{CC}$ greater than 4.5V and write protects by 4.25V. Data is maintained in the absence of $V_{CC}$ without any additional support circuitry. The NV static RAMs constantly monitor $V_{CC}$ . Should the supply voltage decay, the NV SRAMs automatically write protect themselves, all inputs become "don't care," and all outputs become high impedance. As $V_{CC}$ falls below approximately 3.0V, a power switching circuit connects the lithium energy source to RAM to retain data. During power-up, when $V_{CC}$ rises above approximately 3.0V, the power switching circuit connects external $V_{CC}$ to RAM and disconnects the lithium energy source. Normal RAM operation can resume after $V_{CC}$ exceeds 4.75V for the DS1258AB and 4.5V for the DS1258Y. ## FRESHNESS SEAL The DS1258 devices are shipped from Dallas Semiconductor with the lithium energy sources disconnected, guaranteeing full energy capacity. When $V_{CC}$ is first applied at a level greater than $V_{TP}$ , the lithium energy source is enabled for battery backup operation. # **ABSOLUTE MAXIMUM RATINGS\*** Voltage on Any Pin Relative to Ground -0.3V to +7.0V Operating Temperature Range 0°C to +70°C, -40°C to +85°C for Industrial Parts Storage Temperature Range -40°C to +70°C, -40°C to +85°C for Industrial Parts Soldering Temperature See IPC/JEDEC J-STD-020A Specification # RECOMMENDED DC OPERATING CONDITIONS (t<sub>A</sub>: See Note 10) | PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | NOTES | |-------------------------------|-------------------|------|-----|----------|-------|-------| | DS1258AB Power Supply Voltage | $V_{CC}$ | 4.75 | 5.0 | 5.25 | V | | | DS1258AB Power Supply Voltage | $V_{CC}$ | 4.5 | 5.0 | 5.5 | V | | | Logic 1 | $V_{\mathrm{IH}}$ | 2.2 | | $V_{CC}$ | V | | | Logic 0 | $V_{ m IL}$ | 0.0 | | +0.8 | V | | # DC ELECTRICAL CHARACTERISTICS ( $V_{CC}$ = 5V $\pm$ 5% for DS1258AB) CTERISTICS $(t_A: See Note 10) (V_{CC} = 5V \pm 10\% \text{ for DS1258Y})$ | PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | NOTES | |-----------------------------------------------------------------------------------|-------------------|------|------|------|-------|-------| | Input Leakage Current | $I_{\mathrm{IL}}$ | -2.0 | | +2.0 | μΑ | | | I/O Leakage Current $\overline{CE} \ge V_{IH} \le V_{CC}$ | $I_{IO}$ | -1.0 | | +1.0 | μΑ | | | Output Current @ 2.4V | $I_{OH}$ | -1.0 | | | mA | | | Output Current @ 0.4V | $I_{OL}$ | 2.0 | | | mA | | | Standby Current $\overline{\text{CEU}}$ , $\overline{\text{CEL}}$ =2.2V | I <sub>CCS1</sub> | | 0.7 | 1.5 | mA | | | Standby Current $\overline{\text{CEU}}$ , $\overline{\text{CEL}} = V_{CC} - 0.5V$ | I <sub>CCS2</sub> | | 150 | 300 | μΑ | | | Operating Current | I <sub>CCO1</sub> | | | 170 | mA | | | Write Protection Voltage (DS1258AB) | $V_{TP}$ | 4.50 | 4.62 | 4.75 | V | | | Write Protection Voltage (DS1258Y) | $V_{TP}$ | 4.25 | 4.37 | 4.5 | V | | <sup>\*</sup> This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operation sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect reliability. **CAPACITANCE** $(t_A = +25^{\circ}C)$ | PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | NOTES | |--------------------------|-----------|-----|-----|-----|-------|-------| | Input Capacitance | $C_{IN}$ | | 20 | 25 | pF | | | Input/Output Capacitance | $C_{I/O}$ | | 5 | 10 | pF | | # AC ELECTRICAL CHARACTERISTICS ( $V_{CC}$ = 5V $\pm$ 5% for DS1258AB) $(t_A: See Note 10) (V_{CC} = 5V \pm 10\% \text{ for DS1258Y})$ | | | DS1258AB-70<br>DS1258Y-70 | | DS1258AB-100<br>DS1258Y-100 | | | | |---------------------------------|--------------------|---------------------------|-----|-----------------------------|-----|-------|-------| | PARAMETER | SYMBOL | MIN | MAX | MIN | MAX | UNITS | NOTES | | Read Cycle Time | $t_{RC}$ | 70 | | 100 | | ns | | | Access Time | $t_{ACC}$ | | 70 | | 100 | ns | | | OE to Output Valid | $t_{OE}$ | | 35 | | 50 | ns | | | CE to Output Valid | $t_{CO}$ | | 70 | | 100 | ns | | | OE or CE to Output Valid | t <sub>COE</sub> | 5 | | 5 | | ns | 5 | | Output High Z from Deselection | $t_{\mathrm{OD}}$ | | 25 | | 35 | ns | 5 | | Output Hold from Address Change | t <sub>OH</sub> | 5 | | 5 | | ns | | | Write Cycle Time | $t_{ m WC}$ | 70 | | 100 | | ns | | | Write Pulse Width | $t_{\mathrm{WP}}$ | 55 | | 75 | | ns | 3 | | Address Setup Time | $t_{AW}$ | 0 | | 0 | | ns | | | Write Recovery Time | $t_{WR1}$ | 5 | | 5 | | ns | 12 | | | t <sub>WR2</sub> | 15 | 25 | 15 | 2.5 | ns | 13 | | Output High Z from WE | $t_{ m ODW}$ | | 25 | | 35 | ns | 5 | | Output Active from WE | $t_{ m OEW}$ | 5 | | 5 | | ns | 5 | | Data Setup Time | $t_{DS}$ | 30 | | 40 | | ns | 4 | | Data Hold Time | $t_{\mathrm{DH1}}$ | 0 | | 0 | | ns | 12 | | | $t_{\mathrm{DH2}}$ | 10 | | 10 | | ns | 13 | # **READ CYCLE** # WRITE CYCLE 1 # **WRITE CYCLE 2** # POWER-DOWN/POWER-UP CONDITION # POWER-DOWN/POWER-UP TIMING (t<sub>A</sub>: See Note 10) | PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | NOTES | |-------------------------------------------------|-------------------|-----|-----|-----|-------|-------| | CEU, CEL at V <sub>IH</sub> before Power-Down | $t_{\mathrm{PD}}$ | 0 | | | μs | 11 | | V <sub>CC</sub> slew from V <sub>TP</sub> to 0V | $t_{\mathrm{F}}$ | 300 | | | μs | | | V <sub>CC</sub> slew from 0V to V <sub>TP</sub> | $t_{R}$ | 300 | | | μs | | | CEU, CEL at V <sub>IH</sub> after Power-Up | $t_{REC}$ | 2 | | 125 | ms | | $(t_A = +25^{\circ}C)$ | PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | NOTES | |------------------------------|----------|-----|-----|-----|-------|-------| | Expected Data Retention Time | $t_{DR}$ | 10 | | | years | 9 | ## **WARNING:** Under no circumstance are negative undershoots, of any amplitude, allowed when device is in battery backup mode. #### NOTES: - 1) WE is high for a Read Cycle. - 2) $\overline{OE} = V_{IH}$ or $V_{IL}$ . If $\overline{OE} = V_{IH}$ during write cycle, the output buffers remain in a high impedance state. - 3) $t_{WP}$ is specified as the logical AND of $\overline{CEU}$ or $\overline{CEL}$ and $\overline{WE}$ . $t_{WP}$ is measured from the latter of $\overline{CEU}$ , $\overline{CEL}$ or $\overline{WE}$ going low to the earlier of $\overline{CEU}$ , $\overline{CEL}$ or $\overline{WE}$ going high. - 4) $t_{DS}$ is measured from the earlier of $\overline{CEU}$ or $\overline{CEL}$ or $\overline{WE}$ going high. - 5) These parameters are sampled with a 5pF load and are not 100% tested. - 6) If the $\overline{\text{CEU}}$ or $\overline{\text{CEL}}$ low transition occurs simultaneously with or later than the $\overline{\text{WE}}$ low transition in the output buffers remain in a high impedance state during this period. - 7) If the $\overline{\text{CEU}}$ or $\overline{\text{CEL}}$ high transition occurs prior to or simultaneously with the $\overline{\text{WE}}$ high transition, the output buffers remain in high impedance state during this period. - 8) If WE is low or the WE low transition occurs prior to or simultaneously with the CEU or CEL low transition, the output buffers remain in a high impedance state during this period. - 9) Each DS1258 has a built-in switch that disconnects the lithium source until $V_{CC}$ is first applied by the user. The expected $t_{DR}$ is defined as accumulative time in the absence of $V_{CC}$ starting from the time power is first applied by the user. - 10) All AC and DC electrical characteristics are valid over the full operating temperature range. For commercial products, this range is 0°C to +70°C. For industrial products, this range is -40°C to +85°C. - 11) In a power-down condition the voltage on any pin may not exceed the voltage on V<sub>CC</sub>. - 12) $t_{WR1}$ , $t_{DH1}$ are measured from $\overline{WE}$ going high. - 13) t<sub>WR2</sub>, t<sub>DH2</sub> are measured from $\overline{\text{CEU}}$ OR $\overline{\text{CEL}}$ going high. - 14) DS1258 DIP modules are recognized by Underwriters Laboratory (U.L.®) under file E99151. # DC TEST CONDITIONS Outputs Open Cycle = 200ns All voltages are referenced to ground # **AC TEST CONDITIONS** Output Load: 100 pF + 1TTL Gate Input Pulse Levels: 0.0V to 3.0V Timing Measurement Reference Levels Input: 1.5V Output: 1.5V Input pulse Rise and Fall Times: 5ns # ORDERING INFORMATION # DS1258Y/AB NONVOLATILE SRAM 40-PIN, 740-MIL EXTENDED MODULE | PKG | 40- | PIN | |-------|---------------|---------------| | DIM | MIN | MAX | | A IN. | 2.080 | 2.100 | | MM | 52.83 | 53.34 | | B IN. | 0.715 | 0.740 | | MM | 18.16 | 18.80 | | C IN. | 0.345<br>8.76 | 0.365<br>9.27 | | D IN. | 0.085 | 0.115 | | MM | 2.16 | 2.92 | | E IN. | 0.015 | 0.030 | | MM | 0.38 | 0.76 | | F IN. | 0.120 | 0.160 | | MM | 3.05 | 4.06 | | G IN. | 0.090 | 0.110 | | MM | 2.29 | 2.79 | | H IN. | 0.590 | 0.630 | | MM | 14.99 | 16.00 | | J IN. | 0.008 | 0.012 | | MM | 0.20 | 0.30 | | K IN. | 0.015 | 0.025 | | MM | 0.43 | 0.58 |