### DS1652/DS3650/DS3652 Quad Differential Line Receivers #### **General Description** The DS3650 and DS1652/DS3652 are TTL compatible quad high speed circuits intended primarily for line receiver applications. Switching speeds have been enhanced over conventional line receivers by the use of Schottky technology, and TRI-STATE® strobing is incorporated offering a high impedance output state for bussed organizations. The DS3650 has active pull-up outputs and offers a TRI-STATE strobe, while the DS1652/DS3652 offers open collector outputs providing implied "AND" operation. The DS1652/DS3652 can be used for address decoding as illustrated below. All outputs of the DS1652/DS3652 are tied together through a common resistor to 5V. In this con- figuration, the DS1652/DS3652 provides the "AND" function. All addresses have to be true before the output will go high. This scheme eliminates the need for an "AND" gate and enhances speed throughput for address decoding. #### **Features** - High speed - TTL compatible - Input sensitivity - TRI-STATE outputs for high speed busses - Standard supply voltages ±25 mV ±5V ■ Pin and function compatible with MC3450 and MC3452 #### **Connection Diagram** #### **Dual-In-Line Package** Top View TL/F/5782-1 Order Number DS3650M, DS3652M or DS3650N See NS Package Number M16A or N16A For Complete Military 883 Specifications, see RETS Data Sheet. > Order Number DS1652J See NS Package Number J16A #### **Truth Table** | | | Output | | | | |------------------------------------------------------|--------|--------|-------------------|--|--| | Input | Strobe | DS3650 | DS1652/<br>DS3652 | | | | V <sub>D</sub> ≥ 25 mV | L | Н | Open | | | | | Н | Open | Open | | | | $-25 \text{ mV} \le V_{\text{ID}} \le 25 \text{ mV}$ | L | Х | X | | | | | Н | Open | Open | | | | V <sub>ID</sub> ≤ -25 mV | L | L | L | | | | | H | Open | Open | | | L = Low Logic State Open = TRI-STATE $H = High \ Logic \ State \ X = Indeterminate \ State$ #### **Typical Applications** #### Implied "AND" Gating #### Wired "OR" Data Selecting Using TRI-STATE Logic ## Absolute Maximum Ratings (Note 1) If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. Power Supply Voltages VCC VEE Differential-Mode Input Signal Voltage + 7.0 VDC - 7.0 VDC Differential-Mode Input Signal Voltage Range, V<sub>IDR</sub> ±6.0 V<sub>DC</sub> Common-Mode Input Voltage Range, V<sub>ICR</sub> ±5.0 V<sub>DC</sub> Strobe Input Voltage, V<sub>I(S)</sub> 5.5 V<sub>DC</sub> Storage Temperature Range -65°C to +150°C Lead Temperature (Soldering, 4 seconds) 260°C Maximum Power Dissipation\* at 25°C Coulty Package 1509 mW SO Package 10.1 mW/°C above 25°C; derate molded DIP package 11.8 mW/°C above 25°C; derate molded DIP package 11.8 mW/°C above 25°C; derate SO package 8.41 mW/°C above 25°C. | Operating Condition | ons | | | |---------------------------------|-------|--------|-------------------| | | Min | Max | Units | | Supply Voltage, V <sub>CC</sub> | | | | | DS1652 | 4.5 | 5.5 | V <sub>DC</sub> | | DS3650, DS3652 | 4.75 | 5.25 | · V <sub>DC</sub> | | Supply Voltage, VEE | | F | | | DS1652 | -4,5 | -5.5 | V <sub>DC</sub> | | DS3650, DS3652 | -4.75 | -5.25 | V <sub>DC</sub> | | Operating Temperature, TA | 3.2 | | r A | | DS1652 | -55 | +125 | ·c | | DS3650, DS3652 | 0 | +70 | •c | | Output Load Current, IOL | * | 16 | mA | | Differential-Mode Input | 14/4 | 10 -00 | | | Voltage Range, V <sub>IDR</sub> | -5.0 | +5.0 | V <sub>DC</sub> | | Common-Mode Input | 44 | | = ( | | Voltage Range, V <sub>ICR</sub> | -3.0 | +3.0 | V <sub>DC</sub> | | Input Voltage Range | | | | +3.0 #### **Electrical Characteristics** Cavity Package Molded DIP Package $(V_{CC} = 5.0 \text{ V}_{DC}, V_{EE} = -5.0 \text{ V}_{DC}, \text{Min} \leq T_A \leq \text{Max}, \text{ unless otherwise noted)}$ (Notes 2 and 3) 1476 mW Input to GND, VIR | Symbol | Parameter Conditions | | | | Тур | Max | Units | |------------------------------------------|------------------------------------------------------------------------------------------------------------------|--------------------------------------|----------------------------------------------|-------|------------|--------|---------| | V <sub>IS</sub> | Input Sensitivity, (Note 5) (Common-Mode Voltage Range = Min ≤ V <sub>CC</sub> ≤ Max Min ≥ V <sub>EE</sub> ≥ Max | | | | \$ | ± 25.0 | mV | | l <sub>IH(I)</sub> | High Level Input Current to Receiver Input | (Figure 5) | | 2 | | 75 | μΑ | | I <sub>IL(I)</sub> | Low Level Input Current to<br>Receiver Input | (Figure 6) | and the t | ÷ | | ÷10 | μА | | High Level Input Current to Strobe Input | (Figure 3) | V <sub>IH(S)</sub> = 2.4V,<br>DS1652 | | | 100 | μΑ | | | | | | V <sub>IH(S)</sub> = 2.4V,<br>DS3650, DS3652 | . 3 | *** | 40 | μА | | | | 4. | $V_{IH(S)} = V_{CC}$ | 14 | | 1 | mA | | I <sub>IL(S)</sub> | Low Level Input Current to<br>Strobe Input | 3. | V <sub>IH(S)</sub> = 0.4V | | .49 | -1.6 | mA | | V <sub>OH</sub> | High Level Output Voltage | (Figure 1) | DS3650 | - 2.4 | | | _ ; _ V | | ICEX | High Level Output Leakage Current | (Figure 1) | DS1652, DS3652 | | | 250 | μΑ | | V <sub>OL</sub> Lov | Low Level Output Voltage | (Figure 1) | DS3650, DS3652 | 1.72 | | 0.45 | v | | | | | DS1652 | | -1 -4<br>X | 0.50 | | | los | Short-Circuit Output Current (Note 4) | (Figure 4) | DS3650 | -18 | | -70 | mA | | loff | Output Disable Leakage Current | (Figure 7) | DS3650 | | 1 | 40 | μΑ | #### **Electrical Characteristics** ( $V_{CC} = 5.0 \ V_{DC}, V_{EE} = -5.0 \ V_{DC}, \ Min \le T_A \le Max, \ unless \ otherwise \ noted)$ (Notes 2 and 3) (Continued) | Symbol | Parameter | Conditions | | Min | Тур | Max | Units | |--------|------------------------------------------------------|------------|--|-----|-----|-----|-------| | Іссн | High Logic Level Supply Current from $V_{CC}$ | (Figure 2) | | | 45 | 60 | mA | | IEEH | High Logic Level Supply Current from V <sub>EE</sub> | (Figure 2) | | | -17 | -30 | mA | Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation. Note 2: Unless otherwise specified, min/max limits apply across the 0°C to +70°C range for the DS3650, DS3652 and the -55°C to +125°C range for the DS1652. All typical values are for T<sub>A</sub> = 25°C, V<sub>CC</sub> = 5V and V<sub>EE</sub> = -5V. Note 3: All currents into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis. Note 4: Only one output at a time should be shorted. Note 5: A parameter which is of primary concern when designing with line receivers is, what is the minimum differential input voltage required as the receiver input terminals to guarantee a given output logic state. This parameter is commonly referred to as threshold voltage. It is well known that design considerations of threshold voltage are plagued by input offset currents, bias currents, network source resistances, and voltage gain. As a design convenience, the DS1652 and the DS3650, DS3652 are specified to a parameter called input sensitivity (V<sub>IS</sub>). This parameter takes into consideration input offset currents and bias currents and guarantees a minimum input differential voltage to cause a given output logic state with respect to a maximum source impedance of 2001 at each input. #### Switching Characteristics ( $V_{CC} = 5 V_{DC}$ , $V_{EE} = -5 V_{DC}$ , $T_A = 25 ^{\circ}C$ unless otherwise noted) | Symbol | Parameter Cond | | onditions | Min | Тур | Max | Units | |---------------------|------------------------------------------------------------------|-------------|---------------|-----|-----|-----|-------| | t <sub>PHL(D)</sub> | High-to-Low Logic Level Propagation | | DS3650 | | 21 | 25 | ns | | | Delay Time (Differential Inputs) | (Figure 8) | DS1652/DS3652 | | 20 | 25 | ns | | t <sub>PLH(D)</sub> | Low-to-High Logic Level Propagation | (1.1gu/00) | DS3650 | | 20 | 25 | ns | | | Delay Time (Differential Inputs) | | DS1652/DS3652 | | 22 | 25 | ns | | t <sub>POH(S)</sub> | TRI-STATE to High Logic Level Propagation Delay Time (Strobe) | | DS3650 | | 16 | 21 | ns | | t <sub>PHO(S)</sub> | High Logic Level to TRI-STATE<br>Propagation Delay Time (Strobe) | (Figure 9) | DS3650 | | 7 | 18 | ns | | t <sub>POL(S)</sub> | TRI-STATE to Low Logic Level Propagation Delay Time (Strobe) | (rigure 3) | DS3650 | | 19 | 27 | ns | | t <sub>PLO(S)</sub> | Low Logic Level to TRI-STATE Propagation Delay Time (Strobe) | | DS3650 | | 14 | 29 | ns | | t <sub>PHL(S)</sub> | High-to-Low Logic Level Propagation Delay Time (Strobe) | (Figure 10) | DS1652/DS3652 | | 16 | 25 | ns | | t <sub>PLH(S)</sub> | Low-to-High Logic Level Propagation Delay Time (Strobe) | (rigule 10) | DS1652/DS3652 | | 13 | 25 | ns | #### **Electrical Characteristic Test Circuits** TL/F/5782-4 | | V1 " | | V2 | | V3 | | V4 | | V3 V4 | | - 7 | |-----------------|------------------|-------------------|------------------|--------------------|--------------|-------------------|--------------|-------------------|--------------------|--|-----| | | DS3650 | DS1652/<br>DS3652 | DS3650 | DS1652/<br>DS3652 | DS3650 | DS1652/<br>DS3652 | DS3650 | DS1652/<br>DS3652 | l <sub>1</sub> | | | | V <sub>OH</sub> | +2.975V<br>-3.0V | | +3.0V<br>-2.975V | | +3.0V<br>GND | | GND<br>-3.0V | | −0.4 mA<br>−0.4 mA | | | | ICEX | | + 2.975V<br>-3.0V | | +3.0V<br>-2.975V | | + 3.0V<br>GND | | GND<br>-3.0V | | | | | V <sub>OL</sub> | +3.0V<br>-2.975V | +3.0V<br>-2.975V | +2.975V<br>-3.0V | + 2.975V<br>- 3.0V | GND<br>-3.0V | GND<br>-3.0V | +3.0V<br>GND | +3.0V<br>GND | + 16 mA<br>+ 16 mA | | | Channel A shown under test. Other channels are tested similarly. FIGURE 1. ICEX, VOH and VOL FIGURE 2. $I_{\mbox{\footnotesize{CCH}}}$ and $I_{\mbox{\footnotesize{EEH}}}$ FIGURE 3. I<sub>IH(S)</sub> and I<sub>IL(S)</sub> #### **Electrical Characteristic Test Circuits (Continued)** TL/F/5782-7 Note: Channel A shown under test, other channels are tested similiarly. Only one output shorted at a time. FIGURE 4. IOS TL/F/5782-9 Note: Channel A(-) shown under test, other channels are tested similarly. Devices are tested with V1 from 3V to -3V. FIGURE 6. IIL TL/F/5782-8 Note: Channel A(-) shown under test, other channels are tested similarly. Devices are tested with V1 from 3V to -3V. FIGURE 5. I<sub>IH</sub> TL/F/5782-10 Note: Output of Channel A shown under test, other outputs are tested similarly for V1 = 0.4V and 2.4V. FIGURE 7. IOFF #### **AC Test Circuits and Switching Time Waveforms** Note: E<sub>IN</sub> waveform characteristics: t<sub>TLH</sub> and t<sub>THL</sub> ≤ 10 ns measured 10% to 90% PRR = 1 MHz Duty Cycle = 50% Note: Output of Channel B shown under test, other channels are tested similarly. S1 at "A" for DS1652/DS3652 S1 at "B" for DS1650/DS3650 $C_L = 15 pF total for DS1652/DS3652$ CL = 50 pF total for DS1650/DS3650 FIGURE 8. Receiver Propagation Dealy tpLH(D) and tpHL(D) Note: Output of Channel B shown under test, other channels are tested similarly. | | V1 | V2 | <b>S</b> 1 | S2 | CL | |----------------------|--------|--------|------------|--------|-------| | t <sub>PLO(S)</sub> | 100 mV | GND | Closed | Closed | 15 pF | | t <sub>POL(S)</sub> | 100 mV | GND | Closed | Open | 50 pF | | t <sub>PHO(S)</sub> | GND | 100 mV | Closed | Closed | 15 pF | | t <sub>POH</sub> (S) | GND | 100 mV | Open | Closed | 50 pF | C<sub>L</sub> includes jig and probe capacitance. EIN waveform characteristics: t<sub>TLH</sub> and t<sub>THL</sub> < 10 ns measured 10% to 90% PRR = 1 MHz Duty Cycle = 50% TL/F/5782-16 TL/F/5782-17 FIGURE 9. Strobe Propagation Delay tpLO(S), tpOL(S), tpHO(S) and tpOH(S) #### AC Test Circuits and Switching Time Waveforms (Continued) TL/F/5782-19 TL/F/5782-18 Note: EIN waveform characteristics: $t_{TLH}$ and $t_{THL} \le$ 10 ns measured 10% and 90% PRR = 1 MHz Duty Cycle = 500 ns Note: Output of Channel B shown under test, other channels are tested similarly. FIGURE 10. Strobe Propagation Delay tpLH(S) and tpHL(S) #### **Schematic Diagrams** TL/F/5782-20 #