May 1999 # DS75107 Dual Line Receiver #### **General Description** The product described herein is a TTL compatible dual high speed circuit intended for sensing in a broad range of system applications. While the primary usage will be for line receivers of MOS sensing, the product may effectively be used as a voltage comparator, level translator, window detector, transducer preamplifier, and in other sensing applications. As a digital line receiver the product is applicable with the SN55109/SN75109 and $\mu A75110/DS75110$ companion drivers, or may be used in other balanced or unbalanced party-line data transmission systems. Input protection diodes are incorporated in series with the collectors of the differential input stage. These diodes are useful in certain applications that have multiple $\rm V_{CC}+$ supplies or $\rm V_{CC}+$ supplies or V $\rm CC+$ supplies that are turned off. #### **Features** - Diode protected input stage for power "OFF" condition - 17 ns typ high speed - TTL compatible - ±10 mV or ±25 mV input sensitivity - ±3V input common-mode range - $\blacksquare$ High input impedance with normal $\rm V_{CC}, \ or \ V_{CC}$ = 0V - Strobes for channel selection - Dual circuits - Sensitivity gntd. over full common-mode range - Logic input clamp diodes meets both "A" and "B" version specifications - ±5V standard supply voltages ## **Connection Diagram** Top View Order Number DS75107M, DS75107N See NS Package Number M14A or N14A For Complete Military 883 Specifications, see RETS Datasheet. Order Number DS55107AJ/883 See NS Package Number J14A #### **Selection Guide** | Temperature→ | $0^{\circ}\text{C} \le \text{T}_{\text{A}} \le +70^{\circ}\text{C}$ | | | | |--------------------|---------------------------------------------------------------------|--|--|--| | Package→ | Cavity or Molded Dip | | | | | Input Sensitivity→ | ±25 mV ±10 m | | | | | Output Logic↓ | | | | | | TTL Active Pull-Up | DS75107 | | | | | TTL Open Collector | | | | | ### **Absolute Maximum Ratings** (Note 1) If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. Common Mode Input Voltage ±5V Strobe Input Voltage 5.5V Storage Temperature Range -65°C to +150°C Maximum Power Dissipation (Note 1) at 25°C Cavity Package 1308 mW $\begin{array}{ll} \mbox{Molded Package} & \mbox{1207 mW} \\ \mbox{Lead Temperature (Soldering, 4 sec)} & \mbox{260 °C} \end{array}$ Note: Derate cavity package 8.7 mW/°C above 25°C; derate molded package 9.7 mW/°C above 25°C. # **Operating Conditions** | | D\$75107 | | | | | |----------------------------------|----------|-----|--------|--|--| | | Min | Nom | Max | | | | Supply Voltage V <sub>CC</sub> + | 4.75V | 5V | 5.25V | | | | Supply Voltage V <sub>CC</sub> - | -4.75V | -5V | -5.25V | | | | Operating Temperature Range | 0°C | to | +70°C | | | #### **DS75107** # **Electrical Characteristics** $T_{MIN} \le T_A \le T_{MAX}(Notes 2, 3)$ | Symbol | Parameter | Conditions | S | Min | Тур | Max | Units | |-------------------|---------------------------------|-----------------------------------------------------|-----------------------------------------|-----|------|------|-------| | I <sub>IH</sub> | High Level Input Current | V <sub>CC+</sub> = Max, V <sub>CC-</sub> = Max, | | | 30 | 75 | | | | into A1, B1, A2 or B2 | $V_{ID} = 0.5V, V_{IC} = -3V \text{ to } 3V$ | | | | | μA | | I <sub>IL</sub> | Low Level Input Current | $V_{CC+} = Max, V_{CC-} = Max,$ | | | | -10 | | | | into A1, B1, A2 or B2 | $V_{ID} = -2V, V_{IC} = -3V \text{ to } 3V$ | | | | | μA | | I <sub>IH</sub> | High Level Input Current | V <sub>CC+</sub> = Max, | V <sub>IH(S)</sub> = 2.4V | | | 40 | μΑ | | | into G1 or G2 | V <sub>CC</sub> = Max | V <sub>IH(S)</sub> Max V <sub>CC+</sub> | | | 1 | mA | | I <sub>IL</sub> | Low Level Input Current | $V_{CC+} = Max, V_{CC-} = Max,$ | | | | -1.6 | mA | | | into G1 or G2 | $V_{IL(S)} = 0.4V$ | | | | | IIIA | | I <sub>IH</sub> | High Level Input Current into S | V <sub>CC+</sub> = Max, | V <sub>IH(S)</sub> = 2.4V | | | 80 | μΑ | | | | V <sub>CC</sub> = Max | $V_{IH(S)} = Max V_{CC+}$ | | | 2 | mA | | I <sub>IL</sub> | Low Level Input Current into S | V <sub>CC+</sub> = Max, V <sub>CC-</sub> = Max, | | | | -3.2 | mA | | | | $V_{IL(S)} = 0.4V$ | | | | | IIIA | | V <sub>OH</sub> | High Level Output Voltage | V <sub>CC+</sub> = Min, V <sub>CC-</sub> = Min, | | | | | | | | | $I_{LOAD} = -400 \mu A, V_{ID} = 25 \text{mV}$ | , | 2.4 | | | V | | | | $V_{IC} = -3V$ to 3V, (Note 3) | | | | | | | V <sub>OL</sub> | Low Level Output Voltage | V <sub>CC+</sub> = Min, V <sub>CC-</sub> = Min, | | | | | | | | | $I_{SINK}$ = 16 mA, $V_{ID}$ = -25 mV, | | | | 0.4 | V | | | | $V_{IC} = -3V$ to $3V$ | | | | | | | I <sub>OH</sub> | High Level Output Current | V <sub>CC+</sub> = Min, V <sub>CC-</sub> = Min | | | | 250 | | | | | V <sub>OH</sub> = Max V <sub>CC+</sub> | | | | | μA | | I <sub>os</sub> | Short Circuit Output Current | V <sub>CC+</sub> = Max, V <sub>CC-</sub> = Max, | | -18 | | -70 | mA | | | | (Notes 3, 5) | | | | | IIIA | | I <sub>CCH+</sub> | High Logic Level Supply | V <sub>CC+</sub> = Max, V <sub>CC-</sub> = Max, | | | 18 | 30 | mA | | | Current from V <sub>CC</sub> | $V_{ID} = 25 \text{ mV}, T_A = 25^{\circ}\text{C}$ | | | | | IIIA | | I <sub>CCH</sub> | High Logic Level Supply | V <sub>CC+</sub> = Max, V <sub>CC-</sub> = Max, | | | -8.4 | -15 | mA | | | Current from V <sub>CC</sub> | $V_{ID} = 25 \text{ mV}, T_A = 25^{\circ}\text{C}$ | | | | | IIIA | | V <sub>I</sub> | Input Clamp Voltage on G or S | V <sub>CC+</sub> = Min, V <sub>CC-</sub> = Min, | | | -1 | -1.5 | V | | | | $I_{IN} = -12 \text{ mA}, T_A = 25^{\circ}\text{C}$ | | | | | \ \ | # **Switching Characteristics** $V_{CC+} = 5V, V_{CC-} = -5V, T_A = 25^{\circ}C$ | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |---------------------|----------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|-----|-----|-----|-------| | t <sub>PLH(D)</sub> | Propagation Delay Time, Low to $R_L = 390\Omega$ , $C_L = 50$ pF High Level, from Differential Inputs (Note 4) A and B to Output | $R_L = 390\Omega, C_L = 50 pF,$ (Note 4) | | 17 | 25 | ns | | | | | | 19 | 25 | ns | | t <sub>PHL(D)</sub> | t <sub>PHL(D)</sub> Propagation Delay Time, High to<br>Low Level, from Differential Inputs<br>A and B to Output | $R_L = 390\Omega, C_L = 50 pF,$ (Note 4) | | 17 | 25 | ns | | | | | | 19 | 25 | ns | | t <sub>PLH(S)</sub> | t <sub>PLH(S)</sub> Propagation Delay Time, Low to High Level, from Strobe Input G or S to Output | $R_L = 390\Omega, C_L = 50 pF$ | | 10 | 15 | ns | | | | | | 13 | 20 | ns | | t <sub>PHL(S)</sub> | Propagation Delay Time, High to<br>Low Level, from Strobe Input G or | $R_L = 390\Omega, C_L = 50 pF$ | | 8 | 15 | ns | | | S to Output | | | 13 | 20 | ns | # Switching Characteristics $V_{CC+} = 5V$ , $V_{CC-} = -5V$ , $T_A = 25$ °C | Symbol | Parameter | Conditions | Min | Тур | Max | Units | |---------------------|----------------------------------|----------------------------------------------|-----|-----|-----|-------| | t <sub>PLH(D)</sub> | Propagation Delay Time, Low-to- | $R_L = 470\Omega$ , $C_L = 15 pF$ , (Note 6) | | | | | | | High Level, from Differential | | | | 35 | ns | | | Inputs A and B to Output | | | | | | | t <sub>PHL(D)</sub> | Propagation Delay Time, High-to- | $R_L = 470\Omega$ , $C_L = 15 pF$ , (Note 6) | | | | | | | Low Level, from Differential | | | | 20 | ns | | | Inputs A and B to Output | | | | | | | t <sub>PLH(S)</sub> | Propagation Delay Time, Low-to- | $R_L = 470\Omega, C_L = 15 pF$ | | | | | | | High Level, from Strobe Input G | | | | 17 | ns | | | or S to Output | | | | | | | t <sub>PHL(S)</sub> | Propagation Delay Time, High-to- | $R_L = 470\Omega, C_L = 15 pF$ | | | | | | | Low Level, from Strobe Input G | | | | 17 | ns | | | or S to Output | | | | | | Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. Except for "Operating Temperature Range" they are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" provides conditions for actual device operation. Note 2: Unless otherwise specified min/max limits apply across the 0°C to +70°C range for the DS75107. All typical values are for TA = 25°C and V<sub>CC</sub> = 5V. Note 3: All currents into device pins shown as positive, out of device pins as negative, all voltages referenced to ground unless otherwise noted. All values shown as max or min on absolute value basis. Note 4: Differential input is +100 mV to -100 mV pulse. Delays read from 0 mV on input to 1.5V on output. Note 5: Only one output at a time should be shorted. Note 6: Differential input is +10 mV to -30 mV pulse. Delays read from 0 mV on input to 1.5V on output. ## **Voltage Waveforms** #### **APPLICATION** The DS75107 dual line circuit is designed specifically for use in high speed data transmission systems that utilize balanced, terminated transmission lines such as twisted-pair lines. The system operates in the balanced mode, so that noise induced on one line is also induced on the other. The noise appears common mode at the receiver input terminals where it is rejected. The ground connection between the line driver and receiver is not part of the signal circuit so that system performance is not affected by circulating ground currents. The unique driver output circuit allows terminated transmission lines to be driven at normal line impedances. High speed system operation is ensured since line reflections are virtually eliminated when terminated lines are used. Cross-talk is minimized by low signal amplitudes and low line impedances. The typical data delay in a system is approximately (30 + 1.3L) ns, where L is the distance in feet separating the driver and receiver. This delay includes one gate delay in both the driver and receiver. Data is impressed on the balanced-line system by unbalancing the line voltages with the driver output current. The driven line is selected by appropriate driver input logic levels. The voltage difference is approximately: $$V_{DIFF} \cong \frac{1}{2} I_{O(on)} \times R_{T}$$ : (1) High series line resistance will cause degradation of the signal. The receivers, however, will detect signals as low as 25 mV(or less). For normal line resistances, data may be recovered from lines of several thousand feet in length. Line termination resistors $(R_{\rm T})$ are required only at the extreme ends of the line. For short lines, termination resistors at the receiver only may prove adequate. The signal amplitude will then be approximately: $$V_{DIFF} \cong I_{O(on)} \times R_{T}$$ : (2) ## Typical Applications (Continued) The strobe feature of the receiver and the inhibit feature of the driver allows the DS75107 dual line circuit to be used in data-bus or party-line systems. In these applications, several drivers and receivers may share a common transmission line. An enabled driver transmits data to all enabled receivers on the line while other drivers and receivers are disabled. Data is thus time multiplexed on the transmission line. DS75107 device specifications allow widely varying thermal and electrical environments at the various driver and receiver locations. The data-bus system offers maximum performance at minimum cost. The DS75107 dual line circuits may also be used in unbalanced or single line systems. Although these systems do not offer the same performance as balanced systems for long lines, they are adequate for very short lines where environment noise is not severe. The receiver threshold level is established by applying a DC reference voltage to one receiver input terminal. The signal from the transmission line is applied to the remaining input. The reference voltage should be optimized so that signal swing is symmetrical about it for maximum noise margin. The reference voltage should be in the range of -3.0V to +3.0V. It can be provided by a voltage supply or by a voltage divider from an available supply voltage. #### **Unbalanced or Single-Line Systems** # Precautions in the Use of DS1603, DS3603, DS55107, DS75107, DS75108 and DS75208 Dual Line Receivers The following precaution should be observed when using or testing DS75107 line circuits. When only one receiver in a package is being used, at least one of the differential inputs of the unused receiver should be terminated at some voltage between -3.0V and +3.0V, preferably at ground. Failure to do so will cause improper operation of the unit being used because of common bias circuitry for the current sources of the two receivers. The DS75107 line receiver features a common mode input voltage range of $\pm 3.0 \text{V}$ . This satisfies the requirements for all but the noisiest system applications. For these severe noise environments, the common mode range can be extended by the use of external input attenuators. Common mode input voltages can in this way be reduced to $\pm 3.0 \text{V}$ at the receiver input terminals. Differential data signals will be reduced proportionately. Input sensitivity, input impedance and delay times will be adversely affected. #### Increasing Common Mode Input Voltage Range of Receiver #### **DS75108 Wired-OR Output Connections** #### Circuit Differences Between "A" and Standard Devices The difference between the "A" and standard devices is shown in the following schematics of the input stage. DS009446-7 5 www.national.com # Typical Applications (Continued) The input protection diodes are useful in certain party-line systems which may have multiple V+ power supplies and, in which case, may be operated with some of the V+ supplies turned off. In such a system, if a supply is turned off and allowed to go to ground, the equivalent input circuit connected to that supply would be as follows: This would be a problem in specific systems which might possibly have the transmission lines biased to some potential greater than 1.4V. Since this is not a widespread application problem, both the "A" and standard devices will be available. The ratings and characteristic specifications of the "A" devices are the same as those of the standard devices. # **Schematic Diagrams** 1/2 of the dual circuit is shown. \*Indicates connections common to second half of dual circuit. Components shown with dash lines are applicable to the DS55107, DS75207 and DS75107 only. DS009446-11 ## Physical Dimensions inches (millimeters) unless otherwise noted #### Ceramic Dual-In-Line Package (J) Order Number DS75107J NS Package Number J14A Molded Dual-In-Line Package (M) Order Number DS75107M, DS75107AM NS Package Number M14A #### Physical Dimensions inches (millimeters) unless otherwise noted (Continued) Molded Dual-In-Line Package (N) Order Number DS75107N, DS75107AN NS Package Number N14A #### LIFE SUPPORT POLICY NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT AND GENERAL COUNSEL OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. National Semiconductor Corporation Americas Tel: 1-800-272-9959 Fax: 1-800-737-7018 Email: support@nsc.com www.national.com National Semiconductor Europe Fax: +49 (0) 1 80-530 85 86 Email: curope-support@nsc.com Deutsch Tel: +49 (0) 1 80-530 85 85 English Tel: +49 (0) 1 80-532 78 32 Français Tel: +49 (0) 1 80-532 93 58 Italiano Tel: +49 (0) 1 80-534 16 80 National Semiconductor Asia Pacific Customer Response Group Tel: 65-2544466 Fax: 65-2504466 Email: sea.support@nsc.com National Semiconductor Japan Ltd. Tel: 81-3-5639-7560 Fax: 81-3-5639-7507