**Preferred Devices** # **Dual Bias Resistor Transistors** # NPN Silicon Surface Mount Transistors with Monolithic Bias Resistor Network This new series of digital transistors is designed to replace a single device and its external resistor bias network. The BRT (Bias Resistor Transistor) contains a single transistor with a monolithic bias network consisting of two resistors; a series base resistor and a base–emitter resistor. The BRT eliminates these individual components by integrating them into a single device. The use of a BRT can reduce both system cost and board space. The device is housed in the SOT–553 package which is designed for low power surface mount applications. ### **Features** - Simplifies Circuit Design - Reduces Board Space - Reduces Component Count - Moisture Sensitivity Level: 1 - Available in 8 mm, 7 inch Tape and Reel - Lead-Free Solder Plating - Pb-Free Packages are Available #### **MAXIMUM RATINGS** (T<sub>A</sub> = 25°C unless otherwise noted) | Rating | Symbol | Value | Unit | |---------------------------|------------------|-------|------| | Collector-Base Voltage | V <sub>CBO</sub> | 50 | Vdc | | Collector-Emitter Voltage | V <sub>CEO</sub> | 50 | Vdc | | Collector Current | Ic | 100 | mAdc | #### THERMAL CHARACTERISTICS | Characteristic | Symbol | Max | Unit | |------------------------------------------------------------------|-----------------------------------|--------------------------------------------------------------|------------| | Total Device Dissipation T <sub>A</sub> = 25°C Derate above 25°C | P <sub>D</sub> | 230 (Note 1)<br>338 (Note 2)<br>1.8 (Note 1)<br>2.7 (Note 2) | mW<br>°C/W | | Thermal Resistance –<br>Junction-to-Ambient | $R_{\theta JA}$ | 540 (Note 1)<br>370 (Note 2) | °C/W | | Thermal Resistance –<br>Junction-to-Lead | $R_{ heta JL}$ | 264 (Note 1)<br>287 (Note 2) | °C/W | | Junction and Storage<br>Temperature Range | T <sub>J</sub> , T <sub>stg</sub> | -55 to +150 | °C | Maximum ratings are those values beyond which device damage can occur. Maximum ratings applied to the device are individual stress limit values (not normal operating conditions) and are not valid simultaneously. If these limits are exceeded, device functional operation is not implied, damage may occur and reliability may be affected. - 1. FR-4 @ Minimum Pad - 2. FR-4 @ 1.0 x 1.0 inch Pad ## ON Semiconductor® http://onsemi.com # NPN SILICON BIAS RESISTOR TRANSISTORS SOT-553 CASE 463B #### MARKING DIAGRAM xx = Device Code xx= UF (EMG5) UP (EMG2) M = Date Code ■ = Pb-Free Package (Note: Microdot may be in either location) #### **ORDERING INFORMATION** See detailed ordering and shipping information in the package dimensions section on page 6 of this data sheet. **Preferred** devices are recommended choices for future use and best overall value. ## **DEVICE MARKING AND RESISTOR VALUES** | Device | Package | Marking | R1 (K) | R2 (K) | |------------|---------|---------|--------|--------| | EMG2DXV5T1 | SOT-553 | UP | 47 | 47 | | EMG5DXV5T1 | SOT-553 | UF | 10 | 47 | ## **ELECTRICAL CHARACTERISTICS** ( $T_A = 25^{\circ}C$ unless otherwise noted) | Characteristic | Symbol | Min | Тур | Max | Unit | |----------------------------------------------------------------------------------------------------------|--------------------------------|-------------|-------------|-------------|------| | OFF CHARACTERISTICS (Q1 & Q2) | • | • | • | • | | | Collector-Base Cutoff Current (V <sub>CB</sub> = 50 V, I <sub>E</sub> = 0) | I <sub>CBO</sub> | _ | _ | 100 | nAdc | | Collector-Emitter Cutoff Current (V <sub>CE</sub> = 50 V, I <sub>B</sub> = 0) | I <sub>CEO</sub> | - | - | 500 | nAdc | | Emitter-Base Cutoff Current ( $V_{EB} = 6.0 \text{ V}$ , $I_{C} = 0$ )EMG2DXV5T1 EMG5DXV5T1 | I <sub>EBO</sub> | -<br>- | -<br>- | 0.1<br>0.2 | mAdc | | Collector-Base Breakdown Voltage ( $I_C = 10 \mu A, I_E = 0$ ) | V <sub>(BR)CBO</sub> | 50 | _ | - | Vdc | | Collector-Emitter Breakdown Voltage (Note 3) (I <sub>C</sub> = 2.0 mA, I <sub>B</sub> = 0) | V <sub>(BR)CEO</sub> | 50 | - | - | Vdc | | ON CHARACTERISTICS (Q1 & Q2) (Note 3) | • | • | • | • | • | | DC Current Gain ( $V_{CE}$ = 10 V, $I_{C}$ = 5.0 mA) EMG2DXV5T1 EMG5DXV5T1 | h <sub>FE</sub> | 80<br>80 | 140<br>140 | _<br>_ | | | Collector-Emitter Saturation Voltage (IC = 10 mA, I <sub>B</sub> = 0.3 mA) | V <sub>CE(sat)</sub> | - | - | 0.25 | Vdc | | | V <sub>OL</sub> | _<br>_ | _<br>_ | 0.2<br>0.2 | Vdc | | Output Voltage (off) (V <sub>CC</sub> = 5.0 V, V <sub>B</sub> = 0.5 V, R <sub>L</sub> = 1.0 k $\Omega$ ) | V <sub>OH</sub> | 4.9 | - | _ | Vdc | | Input Resistor EMG2DXV5T1 EMG5DXV5T1 | R <sub>1</sub> | 32.9<br>7.0 | 47<br>10 | 61.1<br>13 | kΩ | | Resistor Ratio EMG2DXV5T1 EMG5DXV5T1 | R <sub>1</sub> /R <sub>2</sub> | 0.8<br>0.17 | 1.0<br>0.21 | 1.2<br>0.25 | | <sup>3.</sup> Pulse Test: Pulse Width < 300 μs, Duty Cycle < 2.0% Figure 1. Derating Curve ### TYPICAL ELECTRICAL CHARACTERISTICS — EMG2DXV5T1 Figure 2. $V_{CE(sat)}$ versus $I_C$ Figure 3. DC Current Gain Figure 4. Output Capacitance Figure 5. Output Current versus Input Voltage Figure 6. Input Voltage versus Output Current ### **TYPICAL ELECTRICAL CHARACTERISTICS - EMG5DXV5T1** Figure 7. V<sub>CE(sat)</sub> versus I<sub>C</sub> Figure 8. DC Current Gain Figure 9. Output Capacitance Figure 10. Output Current versus Input Voltage Figure 11. Input Voltage versus Output Current ## **TYPICAL APPLICATIONS FOR NPN BRTs** Figure 12. Level Shifter: Connects 12 or 24 Volt Circuits to Logic Figure 13. Open Collector Inverter: Inverts the Input Signal Figure 14. Inexpensive, Unregulated Current Source ## **DEVICE ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |-------------|----------------------|-----------------------| | EMG2DXV5T1 | SOT-553 | 4000 / Tape & Reel | | EMG2DXV5T1G | SOT-553<br>(Pb-Free) | 4000 / Tape & Reel | | EMG2DXV5T5 | SOT-553 | 8000 / Tape & Reel | | EMG2DXV5T5G | SOT-553<br>(Pb-Free) | 8000 / Tape & Reel | | EMG5DXV5T1 | SOT-553 | 4000 / Tape & Reel | | EMG5DXV5T1G | SOT-553<br>(Pb-Free) | 4000 / Tape & Reel | | EMG5DXV5T5 | SOT-553 | 8000 / Tape & Reel | | EMG5DXV5T5G | SOT-553<br>(Pb-Free) | 8000 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. #### PACKAGE DIMENSIONS SOT-553 XV5 SUFFIX 5-LEAD PACKAGE CASE 463B-01 ISSUE B #### NOTES: - DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. - 2. CONTROLLING DIMENSION: MILLIMETERS 3. MAXIMUM LEAD THICKNESS INCLUDES - 3. MAXIMUM LEAD THICKNESS INCLUDES LEAD FINISH THICKNESS. MINIMUM LEAD THICKNESS IS THE MINIMUM THICKNESS OF BASE MATERIAL. | | MILLIMETERS | | INCHES | | | | |-----|-------------|----------|--------|-------|-----------|-------| | DIM | MIN | NOM | MAX | MIN | NOM | MAX | | Α | 0.50 | 0.55 | 0.60 | 0.020 | 0.022 | 0.024 | | b | 0.17 | 0.22 | 0.27 | 0.007 | 0.009 | 0.011 | | С | 0.08 | 0.13 | 0.18 | 0.003 | 0.005 | 0.007 | | D | 1.50 | 1.60 | 1.70 | 0.059 | 0.063 | 0.067 | | Е | 1.10 | 1.20 | 1.30 | 0.043 | 0.047 | 0.051 | | е | | 0.50 BSC | | | 0.020 BSC | | | L | 0.10 | 0.20 | 0.30 | 0.004 | 0.008 | 0.012 | | HE | 1.50 | 1.60 | 1.70 | 0.059 | 0.063 | 0.067 | #### **SOLDERING FOOTPRINT\*** \*For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ON Semiconductor and the registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. ### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 61312, Phoenix, Arizona 85082–1312 USA Phone: 480–829–7710 or 800–344–3860 Toll Free USA/Canada Fax: 480–829–7709 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Japan: ON Semiconductor, Japan Customer Focus Center 2–9–1 Kamimeguro, Meguro–ku, Tokyo, Japan 153–0051 Phone: 81–3–5773–3850 ON Semiconductor Website: http://onsemi.com Order Literature: http://www.onsemi.com/litorder For additional information, please contact your local Sales Representative.