## ETC50S64 ETC50S67 # SYNCHRONOUS SERIAL INTERFACE CODEC/FILTER WITH RECEIVE POWER AMPLIFIER - COMPLETE CODEC AND FILTERING SYS-TEM (combo) INCLUDING: - \_ TRANSMIT HIGH-PASS AND LOW-PASS FILTERING - RECEIVE LOW-PASS FILTER WITH SIN X/X CORRECTION - **\_ ACTIVE RC NOISE FILTERS** - μ-LAW OR A-LAW COMPATIBLE CODER AND DECODER - INTERNAL PRECISION VOLTAGE REFE-RENCE - SERIAL I/O INTERFACE - \_ INTERNAL AUTO-ZERO CIRCUITRY - RECEIVE PUSH-PULL POWER AMPLIFIERS - µ-LAW ETC50S64 - A-LAW ETC50S67 - MEETS OR EXCEEDS ALL D3/D4 AND CCITT SPECIFICATIONS - ± 5 V OPERATION - LOW OPERATING POWER TYPICALLY 70 mW - POWER-DOWN STANDBY MODE TYPI-CALLY 3 mW - AUTOMATIC POWER-DOWN - TTL OR CMOS COMPATIBLE DIGITAL INTER-FACE - MAXIMIZES LINE INTERFACE CARD CIRCUIT DENSITY - IDEAL FOR DIGITAL TELEPHONE SET APPLI-CATION #### **DESCRIPTION** The ETC50S64 ( $\mu$ -law) and ETC50S67 (A-Law) are synchronous monolithic PCM CODEC/FILTERS utilizing the A/D and D/A conversion architecture shown in the block diagram below, and a serial PCM interface. The devices are fabricated using double-poly CMOS process. Similar to ETC505X - family, these devices feature an additional Receive Power Amplifier to provide push-pull balanced output drive capability. The receive gain can be adjusted by means of two external resistors for an output level of up to $\pm$ 6.6 V across a balanced 600 $\Omega$ load. ## **BLOCK DIAGRAM** #### PIN DESCRIPTION | Name | Pin<br>Type<br>(*) | N° | Description | |--------------------|--------------------|----|--------------------------------------------------------------------------------------------------------------------------------------------------------------| | VPO+ | 0 | 1 | The Non-inverted Output to the Receive Power Amplifier. | | GND | GND | 2 | Ground. All signals are referenced to this pin. | | VPO- | 0 | 3 | The Inverted Output of the Receive Power Amplifier. | | VPI | 1 | 4 | Inverting input to the receive power amplifier. Also powers down both amplifiers when connected to $V_{\text{BB}}$ . | | VFRO | 0 | 5 | Analog Output of the Receive Filter. | | Vcc | S | 6 | Positive Power Supply Pin. $V_{CC} = +5 \text{ V} \pm 5 \text{ %}.$ | | DR | 1 | 7 | Receive Data Input. PCM data is shifted into D <sub>R</sub> following the FS <sub>R</sub> leading edge. | | PDN | 1 | 8 | Power Down Selection. Must be connected continuously low in operation. When PDN is connected continuously high, the device is powered down. | | MCLK | 1 | 9 | Master Clock. Must be 2.048 MHz for ETC50S67 and 1.536 or 1.544 MHz for ETC50S64. | | BCLK | 1 | 10 | Bit clock which shifts out the PCM data on D <sub>X</sub> and shifts PCM data into DR. May vary from 64 kHz to 2.048 MHz, but must be synchronous with MCLK. | | Dx | 0 | 11 | The tri-state PCM data output which is enabled by FS. | | FS | 1 | 12 | Frame sync. pulse, which enables BCLK to shift out the PCM data on DX, and to shift PCM data into DR. FS is a 8KHz pulse train. | | GS <sub>X</sub> | 0 | 13 | Analog Output of the Transmit Input Amplifier. Used to externally set gain. | | VF <sub>X</sub> I- | ı | 14 | Inverting Input of the Transmit Input Amplifier. | | VF <sub>X</sub> I+ | 1 | 15 | Non-inverting Input of the Transmit Input Amplifier. | | V <sub>BB</sub> | S | 16 | Negative Power Supply Pin. V <sub>BB</sub> = - 5 V ± 5 %. | <sup>(\*)</sup> I : Input, O : Outputs. S : Power supply #### **ABSOLUTE MAXIMUM RATINGS** | Symbol | Parameter | Value | Unit | |------------------|------------------------------------------|------------------------------------------------|------| | Vcc | V <sub>CC</sub> to GND | 7 | V | | V <sub>BB</sub> | V <sub>BB</sub> to GND | - 7 | V | | VIN. VOUT | Voltage at any Analog Input or Output | V <sub>CC</sub> + 0.3 to V <sub>BB</sub> - 0.3 | V | | | Voltage at any Digital Input or Output | V <sub>CC</sub> + 0.3 to GND - 0.3 | V | | Toper | Operating Temperature Range | - 25 to + 125 | °C | | T <sub>stg</sub> | Storage Temperature Range | - 65 to + 150 | °C | | | Lead Temperature (soldering, 10 seconds) | 300 | °C | ### **FUNCTIONAL DESCRIPTION** #### POWER-UP When power is first applied, power-on reset circuitry initializes the COMBO and places it into the power-down mode. All non-essential circuits are deactivated and the D $_{\rm X}$ and VF $_{\rm R}$ O outputs are put in high impedance states. To power-up the device, a logical low level or clock must be applied to the PDN pin and FS pulses must be present. Thus, 2 power- down control modes are available. The first is to pull the PDN pin high; the alternative is to hold FS input continuously low. The device will power-down approximately 2 ms after the last FS pulse. Power-up will occur on the first FS pulse. The TRI-STATE PCM data output. DX, will remain in the high impedance state until the second FS pulse. #### **OPERATION** A clock must be applied to MCLK (2.048 MHz for ETC50S67, 1.544 or 1.536 for ETC50S64) and the PDN pin can be used as a power-down control. A low level on PDN powers up the device and a high level powers down the device. A bit clock must also be applied to BCLK. For 1.544 MHz operation, the device automatically compensates for the 193rd clock pulse each frame. The bit clock, BCLK may be from 64 kHz to 2.048 MHz, but must be synchronous with MCLK. Each FS pulse begins the encoding cycle and the PCM data from the previous encode cycle is shifted out of the enabled DX output on the positive edge of BCLK. After 8 bit clock periods, the TRI-STATE Dx output is returned to a high impedance state. With an FS pulse. PCM data is latched via the D<sub>B</sub> input on the negative edge of BCLK. FS must be synchronous with MCLK. #### SHORT FRAME SYNC OPERATION The COMBO can utilize either a short frame sync pulse or a long frame sync pulse. Upon power initialization, the device assumes a short frame mode. In this mode FS sync pulse must be one bit period long, with timing relationships specified in figure 2. With FS high during a falling edge of BCLK, the next rising edge of BCLK enables the DX TRI-STATE output buffer, which will output the sign bit. The following seven rising edges clock out the remaining seven bits, and the next falling edge disables the DX output. With FS high during a falling edge of BCLK, the next falling edge of BCLK latches in the sign bit. The following seven falling edges latch in the seven remaining bits. #### LONG FRAME SYNC OPERATION To use the long frame mode. FS must be three or more bit clock periods long, with timing relationships specified in figure 3. Based on FS the COMBO will sense whether short or long frame sync pulses are being used. For 64 kHz operation, the frame sync pulse must be kept low for a minimum of 160 ns (see fig. 1). The D<sub>X</sub> TRI-STATE output buffer is enabled with the rising edge of FS or the rising edge of BCLK, whichever comes later, and the first bit clocked out is the sign bit. The following seven BCLK rising edges clock out the remaining seven bits. The Dx output is disabled by the falling BCLK edge following the eighth rising edge or by FS going low, whichever comes later. A rising edge on the receive frame sync pulse, FS, will cause the PCM data at DR to be latched in on the next eight falling edges of BCLK. #### TRANSMIT SECTION The transmit section input is an operational amplifier with provision for gain adjustment using two external resistor, see figure 5. The low noise and wide band-width allow gains in excess of 20 dB across the audio passband to be realized. The op amp drives a unity-gain filter consisting of RC active prefilter, followed by an eighth order switched-capacitor bandpass filter clocked at 256 kHz. The output of this filter directly drives the encoder sample-andhold circuit. The A/D is of companding type according to A-law (ETC50S67) or µ-law (ETC50S64) coding conventions. A precision voltage reference is trimmed in manufacturing to provide on input overload (t<sub>MAX</sub>) of nominally 2.5 V peak (see table of Transmission Characteristics). The FS frame sync pulse controls the sampling of the filter output, and then the successive-approximation encoding cycle begins. The 8-bit code is then loaded into a buffer and shifted out through Dx at the next FS pulse. The total encoding delay will be approximately 165 µs (due to the transmit filter) plus 125 µs (due to encoding delay), which totals 290 µs. Any offset voltage due to the filters or comparator is cancelled by sign bit integration. #### RECEIVE SECTION The receive section consists of an expanding DAC which drives a fifth order switched-capacitor low pass filter clocked at 256 kHz. The decoder is A-law (ETC50S67) or u-law (ETC50S64) and the 5 th order low pass filter corrects for the sin x/x attenuation due to the 8 kHz sample and hold. The filter is then followed by a 2 nd order RC active post-filter and power amplifier capable of driving a 600 $\Omega$ load to a level of 7.2 dBm. The receive section is unitygain. Upon the occurence of FS, the data at the DR input is clocked in on the falling edge of the next eight BCLK periods. At the end of the decoder time slot, the decoding cycle begins, and 10 µlater the decoder DAC output is updated. The total decoder delay is ~ 10 μs (decoder update) plus 110 μs (filter delay) plus 62.5 µs (1/2 frame), which gives approximately 180 µs. #### RECEIVE POWER AMPLIFIERS Two inverting mode power amplifiers are provided for directly driving a matched line interface transformer. The gain of the first power amplifier can be adjusted to boost the $\pm$ 2.5 V peak output signal from the receive filter up $\pm$ 3.3 V peak into an unbalanced 300 $\Omega$ load, or $\pm$ 4.0 V into an unbalanced 15 k $\Omega$ load. The second power amplifier is internally connected in unity-gain inverting mode to give 6 dB of signal gain for balanced loads. Maximum power transfer to a 600 $\Omega$ subscriber line termination is obtained by differentially driving a balanced transformer with a $\sqrt{2}$ : 1 turns ratio. A total peak power of 15.6 dBm can be delivered to the load plus termination. Both power amplifiers can be powered down independently form the PDN input by connecting the VPI input to VBB saving approximately 12 mW of power. **ELECTRICAL OPERATING CHARACTERISTICS** $V_{CC} = 5.0 \text{ V} \pm 5 \text{ %}, V_{BB} = -5 \text{ V} \pm 5 \text{ %}, GND = 0 \text{ V}, T_A = 0 \text{ °C} to 70 \text{ °C} (unless otherwise noted) ; typical characteristics specified at <math>V_{CC} = 5.0 \text{ V}, V_{BB} = -5.0 \text{ V}, T_A = 25 \text{ °C}$ ; all signals are referenced to GND. #### DIGITAL INTERFACE | Symbol | Parameter | | Min. | Тур. | Max. | Unit | |-----------------|----------------------------------------------------------------------------------------------------|----------------|------|------|------|------| | V <sub>IL</sub> | Input Low Voltage | | _ | _ | 0.6 | V | | V <sub>IH</sub> | Input High Voltage | | 2.2 | _ | _ | V | | V <sub>OL</sub> | Output Low Voltage I <sub>IL</sub> = 3.2 mA | D <sub>X</sub> | _ | - | 0.4 | V | | V <sub>OH</sub> | Output High Voltage<br>I <sub>H</sub> = - 3.2 mA | D <sub>X</sub> | 2.4 | _ | _ | V | | I <sub>IL</sub> | Input Low Current (GND $\leq$ V <sub>1N</sub> $\leq$ V <sub>1L</sub> all digital inputs exce BCLK) | pt | - 10 | _ | 10 | μА | | LiH | Input High Current ( $V_{IH} \le V_{IN} \le V_{CC}$ ) | | - 10 | - | 10 | μА | | loz | Output Current in High Impedance State (TRI-STATE) (GND $\leq$ V <sub>CC</sub> ) | D <sub>X</sub> | - 10 | | 10 | μА | ## ANALOG INTERFACE WITH TRANSMIT INPUT AMPLIFIER (all devices) | Symbol | Parameter | | Min. | Typ. | Max. | Unit | |--------------------|---------------------------------------------------------------------------|------------------------------------------|-------|------|------|------| | I <sub>I</sub> XA | Input Leakage Current $(-2.5 \text{ V} \le \text{V} \le + 2.5 \text{ V})$ | VF <sub>X</sub> I⁺ or VF <sub>X</sub> I⁻ | - 200 | - | 200 | nA | | R <sub>I</sub> XA | Input Resistance<br>(- 2.5 V ≤ V ≤ + 2.5 V) | VF <sub>X</sub> I⁺ or VF <sub>X</sub> I⁻ | 10 | + | - | ΜΩ | | RoXA | Output Resistance (closed loop, unity gain) | | | 1 | 3 | Ω | | RLXA | Load Resistance | GS <sub>X</sub> | 10 | _ | _ | kΩ | | CLXA | Load Capacitance | GS <sub>x</sub> | - | _ | 50 | pF | | V <sub>O</sub> XA | Output Dynamic Range (R <sub>L</sub> ≥ 10 kΩ) | GS <sub>X</sub> | ± 2.8 | _ | _ | V | | A <sub>V</sub> XA | Voltage Gain (VF <sub>x</sub> I <sup>+</sup> to GS <sub>x</sub> ) | | 5000 | _ | _ | V/V | | F <sub>U</sub> XA | Unity Gain Bandwidth | | 1 | 2 | _ | MHz | | VosXA | Offset Voltage | | - 20 | _ | 20 | mV | | V <sub>CM</sub> XA | Common-mode Voltage | | - 2.5 | _ | 2.5 | ٧ | | CMRRXA | Common-mode Rejection ratio | | 60 | - | _ | dB | | PSRRXA | Power Supply Rejection Ratio | | 60 | _ | _ | dB | #### ANALOG INTERFACE WITH RECEIVE FILTER (all devices) | Symbol | Parameter | | Min. | Тур. | Max. | Unit | |--------|-----------------------------------------------|-------------------|-------|------|------|------| | RoRF | Output Resistance | VF <sub>R</sub> O | _ | 1 | 3 | Ω | | RLRF | Load Resistance (VF <sub>R</sub> O = ± 2.5 V) | | 10 | _ | _ | kΩ | | CLRF | Load Capacitance | | _ | _ | 25 | pF | | VOSRO | Output DC Offset Voltage | | - 200 | | 200 | mV | ## **ELECTRICAL OPERATING CHARACTERISTICS** (continued) ANALOG INTERFACE WITH POWER AMPLIFIERS (all devices) | Symbol | Parameter | Min. | Тур. | Max. | Unit | |--------|------------------------------------------------------------------------------------------------------------------------------------|-------------|---------------|--------------------|------| | IPI | Input Leakage Current (- 1.0 V ≤ VPI ≤ 1.0 V) | - 100 | _ | 100 | nA | | RIPI | Input Resistance (- 1.0 V ≤ VPI ≤ 1.0 V) | 10 | _ | _ | МΩ | | VIOS | Input Offset Voltage | - 25 | - | 25 | mV | | ROP | Output Resistance (inverting unity-gain at VPO+ or VPO-) | _ | 1 | _ | Ω | | Fc | Unity-gain Bandwidth, open loop (VPO-) | _ | 400 | - | kHz | | CLP | Load Capacitance (VPO+ or VPO- to GND) $\begin{array}{l} R_L \geq 1500~\Omega \\ R_L = 600~\Omega \\ R_L = 300~\Omega \end{array}$ | -<br>-<br>- | <u>-</u><br>- | 100<br>500<br>1000 | pF | | GAp+ | Gain VPO- to VPO+ to GND, Level at VPO- = 1.77 Vrms (+ 3 dBmO) | _ | - 1 | - | V/V | | PSRRp | Power Supply Rejection of V <sub>CC</sub> or V <sub>BB</sub> (VPO <sup>-</sup> connected to VPI) 0 kHz - 4 kHz 0 kHz - 50 kHz | 60<br>36 | | _ | dB | ## POWER DISSIPATION (all devices) | Symbol | Parameter | Min. | Тур. | Max. | Unit | |---------------------|--------------------|------|------|------|------| | I <sub>CC</sub> 0 | Power-Down Current | _ | 0.5 | 2.0 | mA | | - I <sub>BB</sub> 0 | Power-Down Current | _ | 0.05 | 0.5 | mA | | - I <sub>CC</sub> 1 | Active Current | _ | 7.0 | 12.0 | mA | | I <sub>BB</sub> 1 | Active Current | _ | 7.0 | 12.0 | mA | **TIMING SPECIFICATIONS.** All timing parameters are measured at $V_{OH}$ = 2.0 V and $V_{OL}$ = 0.7 V. See "definitions" and "timing conventions" section for test method information. | Symbol | Parameter | | Min. | Тур. | Max. | Unit | |-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|----------|------|-------------------------|------------------------|------| | 1/t <sub>PM</sub> | Frequency of Master Clock<br>ETC50S64<br>ETC50S67 | MCLK | - | 1.536<br>1.544<br>2.048 | <del>-</del><br>-<br>- | MHz | | twmn | Width of Master Clock High | MCLK | 160 | - | - | ns | | twmL | Width of Master Clock Low | MCLK | 160 | - | - | ns | | t <sub>RM</sub> | Rise Time of Master Clock | MCLK | - | _ | 50 | ns | | t <sub>FM</sub> | Fall Time of Master Clock | MCLK | _ | _ | 50 | ns | | tpB | Period of Bit Clock | | 485 | 488 | 15.725 | ns | | twan | Width of Bit Clock High (V <sub>IH</sub> = 2.2 V) | | 160 | _ | - | ns | | twBL | Width of Bit Clock Low (V <sub>IL</sub> = 0.6 V) | | 160 | - | _ | ns | | t <sub>RB</sub> | Rise Time of Bit Clock (t <sub>PB</sub> = 488 ns) | | _ | - | 50 | ns | | t <sub>FB</sub> | Fall Time of Bit Clock (t <sub>PB</sub> = 488 ns) | | - | - | 50 | ns | | tsbem | Set-up time from BCLK high to MCLK falling edge. (first bit clock after the leading edge of FS) | | 100 | _ | - | ns | | t <sub>HBF</sub> | Holding Time from Bit Clock Low to the Frame Sync (long frame only) | | 0 | _ | - | ns | | t <sub>SFB</sub> | Set-up Time from Frame Sync to Bit Clock Low (long fra | me only) | 80 | _ | _ | ns | | t <sub>HBFI</sub> | Hold Time from 3rd Period of Bit Clock<br>Low to Frame Sync (long frame only) | FS | 100 | - | _ | ns | | t <sub>DZF</sub> | Delay Time to Valid Data from FS or BCLK Whichever C Later and Delay Time from FS to Data Output Disabled $(C_L = 0 \text{ pF to } 150 \text{ pF})$ | omes | 20 | _ | 165 | ns | | t <sub>DBD</sub> | Delay Time from BCLK High to Data Valid<br>(load = 150 pF plus 2 LSTTL loads) | | 0 | _ | 180 | ns | | tozc | Delay Time from BCLK Low to Data Output Disabled | | 50 | _ | 165 | ns | | t <sub>SDB</sub> | Set-up Time from D <sub>R</sub> Valid to BCLK Low | | 50 | _ | _ | ns | | t <sub>HBD</sub> | Hold Time from BCLK Low to D <sub>R</sub> Invalid | | 50 | - | _ | ns | | t <sub>HOLD</sub> | Holding Time from Bit Clock High to Frame Sync (short frame only) | | 0 | _ | _ | ns | | tsf | Set-up Time from FS to BCLK Low (short frame sync pulse) - Note 1 | | 80 | _ | _ | ns | | t <sub>HF</sub> | Hold Time from BCLK Low to FS Low<br>(short frame sync pulse) Note 1 | | 100 | _ | - | ns | | twFL | Minimum Width of the Frame Sync Pulse (low level) (64k bit/s operating mode) | | 160 | _ | - | ns | Note: 1. For short frame sync timing FS must go high while bit clock is high. Figure 1:64 k bits/s TIMING DIAGRAM. Figure 2 : Short Frame Sync Timing. Figure 3: Long Frame Sync Timing. **TRANSMISSION** CHARACTERISTICS (all devices) $T_A = 0$ °C to 70 °C, $V_{CC} = 5$ V $\pm$ 5 %, $V_{BB} = -5$ V $\pm$ 5 %, GND = 0 V, f = 1.02 kHz, $V_{IN} = 0$ dBm0 transmit input amplifier connected for unity-gain non-inverting. (unless otherwise specified) ### AMPLITUDE RESPONSE | Symbol | Parameter | Min. | Тур. | Max. | Unit | |------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|----------------|-----------------------------------------------------------------------------|-----------------| | | Absolute Levels - Nominal 0 dBm0 level is 4 dBm (600 $\Omega$ ) 0 dBm0 | _ | 1.2276 | _ | Vrms | | t <sub>MAX</sub> | Max Overload Level 3.14 dBm0 ETC50S67 3.17 dBm0 ETC50S64 | - | 2.492<br>2.501 | - | V <sub>PK</sub> | | G <sub>XA</sub> | Transmit Gain, Absolute ( $T_A = 25$ °C, $V_{CC} = 5$ V, $V_{BB} = -5$ V) Input at $GS_X = 0$ dBm0 at 1020 Hz | - 0.15 | _ | 0.15 | dB | | G <sub>XR</sub> | Transmit Gain, Relative to $G_{XA}$ f = 16 Hz f = 50Hz f = 60 Hz f = 180 Hz f = 200 Hz f = 300 Hz-3000Hz f = 3400 Hz f = 3400 Hz f = 4600 Hz f = 4600 Hz and up, measure reponse from 0Hz to 4000 Hz | - 2.8<br>- 1.8<br>- 0.15<br>- 0.35<br>- 0.7 | - | - 40<br>- 30<br>- 26<br>- 0.2<br>- 0.1<br>0.15<br>0.05<br>0<br>- 14<br>- 32 | dB | | G <sub>XAT</sub> | Absolute Transmit Gain Variation with Temperature $(T_A = 0 ^{\circ}\text{C to} + 70 ^{\circ}\text{C})$ | - 0.1 | _ | 0.1 | dB | | G <sub>XAV</sub> | Absolute Transmit Gain Variation with Supply Voltage $(V_{CC} = 5 \text{ V} \pm 5 \text{ \%}, V_{BB} = -5 \text{ V} \pm 5 \text{ \%})$ | - 0.05 | _ | - 0.05 | dB | | G <sub>XRL</sub> | Transmit Gain Variation with Level Sinusoidal Test Method Reference Level = $-10$ dBm0 VF $_X$ l $^+$ = $-40$ dBm0 to $+3$ dBm0 VF $_X$ l $^+$ = $-50$ dBm0 to $-40$ dBm0 VF $_X$ l $^+$ = $-55$ dBm0 to $-50$ dBm0 | - 0.2<br>- 0.4<br>- 1.2 | | 0.2<br>0.4<br>1.2 | dB | | GRA | Receive Gain, Absolute ( $T_A = 25$ °C, $V_{CC} = 5$ V, $V_{BB} = -5$ V) Input = Digital Code Sequence for 0dBm0 Signal at 1020 Hz | - 0.15 | - | 0.15 | dB | | G <sub>RR</sub> | Receive Gain, relative to G <sub>RA</sub> f = 0 Hz to 3000 Hz f = 3300 Hz f = 3400 Hz f = 4000 Hz | - 0.15<br>- 0.35<br>- 0.7 | -<br>-<br>- | 0.15<br>0.05<br>0<br>- 14 | dB | | GRAT | Absolute Receive Gain Variation with Temperature $(T_A = 0 ^{\circ}\text{C to} + 70 ^{\circ}\text{C})$ | - 0.1 | _ | 0.1 | dB | | GRAV | Absolute Receive Gain Variation with Supply Voltage $(V_{CC} = 5 \text{ V} \pm 5 \text{ \%}, V_{BB} = -5 \text{ V} \pm 5 \text{ \%})$ | - 0.05 | _ | 0.05 | dB | | GRAL | Receive Gain Variation with Level Sinusuoidal Test Method; reference input PCM code corresponds to an ideally encoded – 10 dBm0 signal PCM Level = – 40 dBm0 to + 3 dBm0 PCM Level = – 50 dBm0 to – 40 dBm0 PCM Level = – 55 dBm0 to – 50 dBm0 | - 0.2<br>- 0.4<br>- 1.2 | | 0.2<br>0.4<br>1.2 | dB | | V <sub>RO</sub> | Receive Filter Output at $VF_RO$ , $R_L = 10 \text{ k}\Omega$ | - 2.5 | - | 2.5 | V | ## TRANSMISSION CHARACTERISTICS (continued) ## **ENVELOPE DELAY DISTORTION WITH FREQUENCY** | Symbol | Parameter | Min. | Тур. | Max. | Unit | |-----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------------------------------------|-------------------------------------|------| | D <sub>XA</sub> | Transmit Delay, Absolute (f = 1600 Hz) | <b>-</b> | 290 | 315 | μs | | D <sub>XH</sub> | Transmit Delay, Relative to D <sub>XA</sub> f = 500 Hz-600 Hz f = 600 Hz-800 Hz f = 800 Hz-1000 Hz f = 1000 Hz-1600 Hz f = 1600 Hz-2600Hz f = 2600 Hz-2800 Hz | | 195<br>120<br>50<br>20<br>55<br>80 | 220<br>145<br>75<br>40<br>75<br>105 | μѕ | | D <sub>RA</sub> | f = 2800 Hz-3000 Hz Receive Delay, Absolute (f = 1600 Hz) | | 130 | 155 | μs | | D <sub>RR</sub> | Receive Delay, Relative to D <sub>RA</sub> f = 500 Hz-1000 Hz f = 1000 Hz-1600 Hz f = 1600 Hz-2600 Hz f = 2600 Hz-2800 Hz f = 2800 Hz-3000 Hz | - 40<br>- 30<br>- | - 25<br>- 20<br>70<br>100<br>145 | 90<br>125<br>175 | µs | ## NOISE | Symbol | Parameter | Min. | Тур. | Max. | Unit | |-------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------|----------------------|-----------------| | N <sub>XP</sub> | Transmit Noise, P Message Weighted (ETC50S67, VF <sub>x</sub> I* = 0 V) | _ | - 74 | - 67<br>(note 1) | dBm0p | | N <sub>RP</sub> | Receive Noise, P Message Weighted (ETC50S67, PCM code equals positive zero) | _ | - 82 | - 79 | dBm0p | | N <sub>XC</sub> | Transmit Noise, C Message Weighted (ETC50S64, VFXI* = 0 v) | | 12 | 15 | dBmCO | | N <sub>RC</sub> | Receive Noise, C Message Weighted (ETC50S64, PCM code equals alternating positive and negative zero) | - | 8 | 11 | dBmC0 | | N <sub>RS</sub> | Noise. Single Frequency $f = 0 \text{ kHz to } 100 \text{ kHz. Loop around Measurement,}$ $VF_XI^* = 0 \text{ V}$ | _ | _ | - 53 | dBm0 | | PPSR <sub>x</sub> | Positive Power Supply Rejection, Transmit (note 2) $V_{CC} = 5.0 \ V_{DC} + 100 \ mVrms, \ f = 0 \ kHz - 50 \ kHz$ | 40 | _ | _ | dBp | | NPSR <sub>x</sub> | Negative Power Supply Rejection. Transmit (note 2) $V_{BB} = -5.0 \ V_{DC} + 100 \ mVrms, f = 0 \ kHz -50 \ kHz$ | 40 | _ | _ | dBp | | PPSR <sub>R</sub> | Positive Power Supply Rejection, receive (PCM code equals positive zero, V <sub>CC</sub> = 5.0 V <sub>DC</sub> + 100 mVrms) f = 0 Hz-4000Hz f = 4 kHz-25 kHz f = 25 kHz-50 kHz | 40<br>40<br>36 | | -<br>-<br>- | dBp<br>dB<br>dB | | NPSR <sub>R</sub> | Negative Power Supply Rejection, receive (PCM code equals positive zero, $V_{BB} = -5.0 \ V_{DC} + 100 \ mVrms$ ) f = 0 Hz-4000Hz f = 4 kHz-25 kHz f = 25 kHz-50 kHz | 40<br>40<br>36 | | _<br>_<br>_ | dBp<br>dB<br>dB | | SOS | Spurious out-of-band Signals at the Channel Output Loop around measurement, 0 dBm0, 300 Hz-3400 Hz input applied to DR, measure individual image signals at DX 4600 Hz-7600 Hz 7600 Hz-8400 Hz 8400 Hz-100,000 Hz | | - | - 32<br>- 40<br>- 32 | dB<br>dB<br>dB | ## TRANSMISSION CHARACTERISTICS (continued) ## DISTORTION | Symbol | Parameter | | Min. | Typ. | Max. | Unit | |------------------|----------------------------------------------------------------------------------------------------------------------------------------------|-----|------|------|------|------| | STD <sub>X</sub> | Signal to Total Distortion (sinusoidal test method) | | | | | dBp | | STDR | Transmit or Receive Half-channel | | | | | | | | Level = 3.0 dBm0 | | 33 | - | - | | | | = 0 dBm0 to - 30 dBm0 | | 36 | - | - | | | | = - 40 dBm0 | XMT | 29 | - | - | | | | | RCV | 30 | - | _ | | | | = -55 dBm0 | XMT | 14 | - | _ | | | | | RCV | 15 | _ | _ | | | SFD <sub>X</sub> | Single Frequency Distortion, transmit | | - | _ | - 46 | dB | | SFDR | Single Frequency Distortion, receive | | - | _ | - 46 | dB | | IMD | Intermodulation Distortion Loop Around Measurement, VF <sub>x</sub> I + = -4 dBm0 to -21 dBm0, two Frequencies in the Range 300 Hz-3400 Hz | | - | _ | - 41 | dB | #### CROSSTALK | Symbol | Parameter | Min. | Тур. | Max. | Unit | |-------------------|-------------------------------------------------------------|------|------|----------|------| | CT <sub>X-R</sub> | Transmit to Receive Crosstalk, 0dBm0 Transmit | | | | dB | | | f = 300 Hz-3400 Hz, D <sub>R</sub> = Steady PCM Code | | - 90 | - 75 | | | CT <sub>R-X</sub> | Receive to Transmit Crosstalk, 0dBm0 Receive Level | | | | dB | | ,,,,, | $f = 300 \text{ Hz} - 3400 \text{ Hz}, VF_XI = 0 \text{ V}$ | _ | - 90 | - 70 | | | | | | | (note 2) | | ## POWER AMPLIFIERS | Symbol | Parameter | Min. | Тур. | Max. | Unit | |------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------| | V <sub>OL</sub> | Maximum 0 dBm0 Level for better than $\pm$ 0.1 dB Linearity over the Range 10 dBm0 to + 3 dBm0 (balanced load, R <sub>L</sub> connected between VPO $^+$ and VPO ) R <sub>L</sub> = 600 $\Omega$ R <sub>L</sub> = 1200 $\Omega$ | 33 | _ | _ | Vrms | | | $R_L = 30 \text{ k}\Omega$ | 4.0 | - | _ | | | S/D <sub>P</sub> | Signal/Distortion $R_L = 600 \Omega$ , 0dBm0 | 50 | _ | _ | dB | Notes: 1. Measured by extrapolation from the distortion test result. ## ENCODING FORMAT AT $D_{\mathsf{X}}$ OUTPUT | | <b>A-Law</b> (including even bit inversion) | μLaw | |------------------------------------------------------|---------------------------------------------|-----------------------------------------| | V <sub>IN</sub> (at GS <sub>X</sub> ) = + Full-scale | 1 0 1 0 1 0 1 0 | 10000000 | | $V_{IN}$ (at $GS_X$ ) = 0 V | 1 1 0 1 0 1 0 1 0 1 0 1 0 1 | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | | V <sub>IN</sub> (at GS <sub>X</sub> ) = - Full-scale | 0 0 1 0 1 0 1 0 | 0 0 0 0 0 0 0 | <sup>2.</sup> PPSRX, NPSRX, CTR-X measured with a - 50 dBmO activating signal applied at VFxI+. #### APPLICATION INFORMATION #### **POWER SUPPLIES** While the pins at the ETC5056 family are well protected against electrical misure, it is recommended that the standard CMOS practice be followed, ensuring that ground is connected to the device before any other connections are made. In applications where the printed circuit board may be plugged into a "hot" socket with power and clocks already present, an extra long ground pin in the connector should be used. All ground connections to each device should meet at a common point as close as possible to the GND pin. This minimizes the interaction of ground return currents flowing through a common bus impedance. 0.1 $\mu$ F supply decoupling capacitors should be connected from this common ground point to V<sub>CC</sub> and V<sub>BB</sub> as close to the device as possible. For best performance, the ground point of each CODEC/FILTER on a card should be connected to a common card ground in star formation, rather than via a ground bus. This common ground point should be decoupled to $V_{CC}$ and $V_{BB}$ with 10 $\mu$ F capacitors.