

June 2011

# FAB1200 Class-G Ground-Referenced Headphone Amplifier with Integrated Buck Converter

#### Features

- Class-G Headphone Amplifier Uses Multiple Rails for High Efficiency
- Integrated Inductive Buck Converter for Direct Battery Connection
- Differential Analog Inputs

FAIRCHILD

- Capable of Driving 16Ω to 600Ω Loads and Line Level Inputs
- Ground-Referenced Output
- Ground-Sense Input Eliminates Ground-Loop Noise
- I<sup>2</sup>C Controls
  - 32-Step Volume Control
  - Channel-Independent Shutdown Control and Short-Circuit Protection
- 16-Bump, 0.4mm Pitch, 1.56mm x 1.56mm WLCSP Package

## Applications

- Cellular Handsets
- MP3 and Portable Media Players
- Personal Navigation Devices

## Description

The FAB1200 is a stereo class-G headphone amplifier. A charge pump generates a negative supply voltage that allows its output to be ground centered. An integrated buck regulator adjusts the voltage supplies between two different levels based on the output signal level to reduce power consumption.



## **Ordering Information**

| Part Number | Operating<br>Temperature Range | Package                                                                          | Packing Method               |  |
|-------------|--------------------------------|----------------------------------------------------------------------------------|------------------------------|--|
| FAB1200UCX  | -40 to +85°C                   | 16-Bump, 0.4mm Pitch, 1,56mm x 1.56mm,<br>Wafer-Level Chip-Scale Package (WLCSP) | 4000 Units on<br>Tape & Reel |  |





## **Pin Definitions**

**Pin Configuration** 

| WLCSP | Name              | Description                                         | Туре           |
|-------|-------------------|-----------------------------------------------------|----------------|
| A1    | SW                | Buck converter switching node                       | Output         |
| A2    | AV <sub>DD</sub>  | Power supply for the device; connect to battery     | Power          |
| A3    | OUTL              | Left channel output                                 | Output         |
| A4    | INL-              | Left channel input, negative terminal               | Input          |
| B1    | AGND              | Main ground                                         | Power          |
| B2    | CPP               | Charge pump flying capacitor, positive terminal     | Power          |
| B3    | HPVDD             | Power supply for headphone amplifier (DC-DC output) | Power          |
| B4    | INL+              | Left channel input, positive terminal               | Input          |
| C1    | CPN               | Charge pump flying capacitor, negative terminal     | Power          |
| C2    | HPV <sub>SS</sub> | Charge pump output                                  | Power          |
| C3    | SGND              | Ground sense; connect to headphone jack ground      | Input          |
| C4    | INR+              | Right channel input, positive terminal              | Input          |
| D1    | SDA               | I <sup>2</sup> C Serial Data (SDA) line             | Bi-Directional |
| D2    | SCL               | I <sup>2</sup> C Serial Clock (SCL) line            | Input          |
| D3    | OUTR              | Right channel output                                | Output         |
| D4    | INR-              | Right channel input, negative terminal              | Input          |

## Absolute Maximum Ratings

Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only.

| Symbol           | Parameter                                             | Min.                     | Max.                   | Unit |
|------------------|-------------------------------------------------------|--------------------------|------------------------|------|
| AV <sub>DD</sub> | Supply Voltage                                        | -0.3                     | 6.0                    | V    |
| $HPV_{DD\_AMP}$  | Amplifier Supply Voltage, HPV <sub>DD</sub> Pin       | -0.3                     | 2.5                    | V    |
| VIA              | INL+, INL-, INR+, INR- Voltage                        | HPV <sub>SS</sub> - 0.3  | $HPV_{DD} + 0.3$       | V    |
| V <sub>I2C</sub> | I <sup>2</sup> C Voltage                              | -0.3                     | AV <sub>DD</sub> + 0.3 | V    |
| V <sub>OUT</sub> | OUTL, OUTR Voltage                                    | -HPV <sub>SS</sub> - 0.3 | $HPV_{DD} + 0.3$       | V    |
| I <sub>BKD</sub> | Output Protection Diodes Breakdown Continuous Current |                          | 200                    | mA   |

# **Reliability Information**

| Symbol           | Parameter                                                             | Min. | Тур. | Max. | Unit |
|------------------|-----------------------------------------------------------------------|------|------|------|------|
| TJ               | Junction Temperature                                                  |      |      | +150 | °C   |
| T <sub>STG</sub> | Storage Temperature Range                                             | -65  |      | +85  | °C   |
|                  | Storage Relative Humidity Range                                       | 15   |      | 70   | %    |
| TL               | Peak Reflow Temperature                                               |      |      | +260 | °C   |
| $\Theta_{JA}$    | Thermal Resistance, JEDEC Standard, Multilayer Test Boards, Still Air |      | 75   |      | °C/W |

# Electrostatic Discharge Capability

| Symbol | Parameter                         | Condition                                                                                                                                       | Level | Unit |
|--------|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-------|------|
| ESD    | Human Body Model,<br>JESD22-A114  | According to JESD22-A114-B Level 2, Compatible<br>with IEC61340-3-1: 2002 Level 2 or ESD-STM5.1-<br>2001 Level 2 or MIL-STD-883E 3015.7 Level 2 | ±4000 | N    |
| ESD    | Charged Device Model, JESD22-C101 | According to JESD22-C101-C Level III, Compatible<br>with IEC61340-3-3 Level C4 or<br>ESD-STM5.3.1-1999 Level C4                                 | ±1500 | v    |

# **Recommended Operating Conditions**

The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to Absolute Maximum Ratings.

| Symbol            | Parameter                   | Min. | Max. | Unit |
|-------------------|-----------------------------|------|------|------|
| T <sub>A</sub>    | Operating Temperature Range | -40  | +85  | °C   |
| AV <sub>DD</sub>  | Supply Voltage Range        | 2.5  | 5.5  | V    |
| t <sub>SLEW</sub> | Power Supply Slew Rate      |      | 1    | V/µs |

**Electrical Characteristics** 

| Unless otherwise noted, $AV_{DD}$ = 3.6V, Gain = 0dB, $R_L$ = 15 $\Omega$ + 32 $\Omega$    5nF with audio measurements across the 32 $\Omega$ |
|-----------------------------------------------------------------------------------------------------------------------------------------------|
| $5nF \text{ load}, f = 1KHz, T_A = 25^{\circ}C.$                                                                                              |

| Symbol            | Parameter                                      | Conditi                                                               | on              | Min.  | Тур.  | Max.              | Unit |
|-------------------|------------------------------------------------|-----------------------------------------------------------------------|-----------------|-------|-------|-------------------|------|
| I <sub>DD</sub>   | Quiescent Current                              | Both Channels Enabl<br>No Audio Signal                                | led,            |       | 1.2   | 2.2               | mA   |
|                   |                                                | Output: 2 x 100 $\mu$ W a<br>Factor, R <sub>L</sub> = 32 $\Omega$ Onl |                 |       | 2.6   | 3.5               |      |
| I <sub>S</sub>    | Supply Current                                 | Output: 2 x 500 $\mu$ W a<br>Factor, R <sub>L</sub> = 32 $\Omega$ On  |                 |       | 4.4   | 5.5               | mA   |
| -                 | ,                                              | Output: 2 x 1mW at 3<br>Factor, $R_L = 32\Omega$ Onl                  |                 |       | 5.7   | 7.5               |      |
|                   |                                                | HIZL = HIZR = 1                                                       |                 |       | 1.0   | 2.3               |      |
| I <sub>SD</sub>   | Shutdown Current                               | SWSBY = 1, Inputs A<br>SCL and SDA Pulled                             |                 |       | 1.8   | 6.0               | μA   |
| t <sub>wк</sub>   | Wake-Up Time                                   |                                                                       |                 |       | 1.5   | 5.0               | ms   |
|                   |                                                | AV <sub>DD</sub> = 2.7V, THD <<br>f = 1KHz, R <sub>L</sub> = 32Ω C    |                 |       | 36    |                   |      |
| Po                | Output Power Per Channel<br>(Outputs In Phase) | AV <sub>DD</sub> = 2.7V, THD <<br>f = 1KHz, R <sub>L</sub> = 32Ω C    |                 | 48    |       | mW                |      |
|                   |                                                | AV <sub>DD</sub> = 2.7V, THD <<br>f = 1KHz, R <sub>L</sub> = 16Ω C    |                 | 51    |       |                   |      |
|                   |                                                | Buck and CP Output                                                    | Outer Rail      | 1.70  | 1.80  | 1.90              |      |
| HPV <sub>DD</sub> | HIGH Rail Voltages                             |                                                                       | Inner Rail      | 1.20  | 1.25  | 1.30              |      |
| HPVss             |                                                |                                                                       | Outer Rail      | -1.90 | -1.80 | -1.70             |      |
| I IF V SS         |                                                |                                                                       | Inner Rail      | -1.30 | -1.25 | -1.20             |      |
| THD+N             | Total Harmonic Distortion + Noise              | 700mV <sub>RMS</sub> , 1KHz                                           |                 |       | 0.01  | 0.02              | %    |
| PSRR              | Power Supply Rejection Ratio <sup>(1)</sup>    | Gain 0dB, 200mV <sub>PP</sub> I                                       | Ripple at 217Hz | 80    | 100   |                   | dB   |
| V <sub>IN</sub>   | Input Voltage Range                            | Input Stage Does No                                                   | t Clip          |       | ±1.4  |                   | Vp   |
| CMRR              | Common Mode Rejection Ratio                    | $1V_{PP}$ , f = 1KHz, Gain<br>R <sub>L</sub> = 32 $\Omega$ Only       | 0dB,            |       | 65    |                   | dB   |
| SNR               | Signal-to-Noise Ratio                          | $1V_{RMS}$ , f = 1KHz,<br>R <sub>L</sub> = 32 $\Omega$ Only           |                 | 100   | 106   |                   | dB   |
|                   |                                                | P <sub>o</sub> = 15mW, f = 1KH:                                       | z               |       | 80    |                   | dB   |
|                   | Channel Separation                             | R <sub>L</sub> ≥ 16Ω                                                  |                 | 75    |       |                   | ٩D   |
|                   |                                                | Line Out >10K $\Omega^{(1)}$                                          | 80              |       |       | dB                |      |
| Vn                | Output Noise                                   | Gain 0dB, A-Weight,<br>R <sub>L</sub> = $32\Omega$ Only               |                 | 4.7   | 9.0   | μV <sub>RMS</sub> |      |
| DC-Out            | Output DC-Offset                               | Both Channels Enabl                                                   | ed              | -500  |       | 500               | μV   |
|                   | Gain Matching                                  |                                                                       |                 |       | 1     |                   | %    |
|                   | Mute Attenuation                               | MUTEx = 1                                                             |                 |       | -110  | -80               | dB   |

Continued on the following page...

## Electrical Characteristics (Continued)

Unless otherwise noted, AV<sub>DD</sub> = 3.6V, Gain = 0dB, R<sub>L</sub> =  $15\Omega + 32\Omega \parallel 5nF$  with audio measurements across the  $32\Omega \parallel 5nF$  load, f = 1KHz, T<sub>A</sub> =  $25^{\circ}$ C.

| Symbol           | Parameter                                               | Condition                 | Min.                               | Тур. | Max. | Unit  |    |
|------------------|---------------------------------------------------------|---------------------------|------------------------------------|------|------|-------|----|
|                  | Input Impedance                                         | Differential              |                                    | 20.0 |      |       |    |
| Z <sub>IN</sub>  | Differential Input Impedance Gain = 0dB, per Input Node |                           |                                    |      | 38   |       | kΩ |
|                  | Single Ended Input Impedance                            | Gain = 0dB, per Input Noc |                                    | 18   |      |       |    |
|                  | Output Impedance                                        |                           | <40kHz                             | 10.0 | 11.5 |       | kΩ |
| 7                |                                                         | HIZx = 1, SWSBY = 0       | 6MHz                               | 500  | 1200 |       | Ω  |
| Z <sub>OUT</sub> |                                                         |                           | 13MHz                              |      | 800  |       | Ω  |
|                  |                                                         |                           | 36MHz                              | 75   | 380  |       | Ω  |
| CLOAD            | Capacitive Load                                         | ESD Protection, External  | ESD Protection, External Capacitor |      | 5.0  | 100.0 | nF |
| T <sub>SD</sub>  | Thermal Shutdown Threshold                              |                           |                                    |      | 150  |       | °C |
| T <sub>HYS</sub> | Thermal Shutdown Hysteresis                             |                           |                                    |      | 55   |       | °C |

#### Note:

1. Guaranteed by Characterization.

# I<sup>2</sup>C DC Characteristics

Unless otherwise noted,  $AV_{DD}$  = 2.5V to 5.5V and  $T_A$  = 25°C.

| Cumb al         | Devementer                               | Conditions                                            | Fast Mode (400kHz) |      |      |  |
|-----------------|------------------------------------------|-------------------------------------------------------|--------------------|------|------|--|
| Symbol          | Parameter                                | Conditions                                            | Min.               | Max. | Unit |  |
| V <sub>IL</sub> | Low-Level Input Voltage                  | AV <sub>DD</sub> 2.9 to 4.5 V                         | -0.3               | 0.6  | V    |  |
| VIH             | High-Level Input Voltage                 | AV <sub>DD</sub> 2.9 to 4.5 V                         | 1.2                |      | V    |  |
| V <sub>OL</sub> | Low-Level Output Voltage                 | at 3mA Sink Current<br>(Open-Drain or Open-Collector) | 0                  | 0.4  | V    |  |
| I <sub>IH</sub> | High-Level Input Current of Each I/O Pin | Input Voltage = AV <sub>DD</sub>                      | -1                 | 1    | μA   |  |
| IIL             | Low-Level Input Current of Each I/O Pin  | Input Voltage = 0V                                    | -1                 | 1    | μA   |  |

## I<sup>2</sup>C AC Electrical Characteristics

Unless otherwise noted,  $AV_{DD}$  = 2.5V to 5.5V and  $T_A$  = 25°C.

| Symbol              | Deveneter                                                         | Fa       | Fast Mode |      |  |  |
|---------------------|-------------------------------------------------------------------|----------|-----------|------|--|--|
| Symbol              | Parameter                                                         | Min.     | Max.      | Unit |  |  |
| f <sub>SCL</sub>    | SCL Clock Frequency                                               | 0        | 400       | kHz  |  |  |
| t <sub>hd;sta</sub> | Hold Time (Repeated) START Condition                              | 0.6      |           | μs   |  |  |
| t <sub>LOW</sub>    | LOW Period of SCL Clock                                           | 1.3      |           | μs   |  |  |
| t <sub>HIGH</sub>   | HIGH Period of SCL Clock                                          | 0.6      |           | μs   |  |  |
| t <sub>su;sta</sub> | Set-up Time for Repeated START Condition                          | 0.6      |           | μs   |  |  |
| t <sub>hd;dat</sub> | Data Hold Time                                                    | 0        | 0.9       | μs   |  |  |
| t <sub>su;dat</sub> | Data Set-up Time <sup>(2)</sup>                                   | 100      |           | ns   |  |  |
| tr                  | Rise Time of SDA and SCL Signals <sup>(3)</sup>                   | 20+0.1Cb | 300       | ns   |  |  |
| t <sub>f</sub>      | Fall Time of SDA and SCL Signals <sup>(3)</sup>                   | 20+0.1Cb | 300       | ns   |  |  |
| t <sub>su;sto</sub> | Set-up Time for STOP Condition                                    | 0.6      |           | μs   |  |  |
| t <sub>BUF</sub>    | Bus Free Time between STOP and START Conditions                   | 1.3      |           | μs   |  |  |
| t <sub>SP</sub>     | Pulse Width of Spikes that Must Be Suppressed by the Input Filter | 0        | 50        | ns   |  |  |

#### Notes:

2. A fast-mode l<sup>2</sup>C-Bus<sup>®</sup> device can be used in a standard-mode l<sup>2</sup>C-bus system, but the requirement t<sub>SU;DAT</sub> ≥250ns LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line t<sub>r\_max</sub> + t<sub>SU;DAT</sub> = 1000 + 250 = 1250ns (according to the standard-mode l<sup>2</sup>C bus specification) before the SCL line is released.

3. C<sub>b</sub> equals the total capacitance of one bus line in pf. If mixed with high-speed mode devices, faster fall times are allowed according to the I<sup>2</sup>C specification.



All marks are the property of their respective owners.









## **Functional Description**

#### Class G

The FAB1200 uses a class-G headphone architecture for low power dissipation. An integrated converter creates the headphone amplifier positive supply voltage,  $HPV_{DD}$ . A charge pump inverts  $HPV_{DD}$  and creates an amplifier negative supply voltage,  $HPV_{SS}$ . This allows the headphone amplifier output to be centered at 0V and eliminates the need for DC blocking capacitors.

When the output signal amplitude is low, the buck converter generates a low  $HPV_{DD}$  voltage. When needed, the buck converter generates a higher  $HPV_{DD}$  to accommodate higher amplitude output signals. This change occurs faster than audio signals so no distortion or clipping is introduced.

## **Thermal and Current Protection**

If the junction temperature of the regulator or headphone amplifier exceeds limits (see the Electrical Characteristics table), the system is disabled for approximately one second and the THERM bit is set to one. After one second, the system is enabled. If the fault condition still exists, the system is disabled again. This cycle repeats until the fault condition is removed. The THERM bit stays set to 1 until the fault condition is removed and it is read.

Output current is limited to prevent internal damage. A signal that would exceeds current limits is clipped so that it falls within limits.

#### Shutdown

Setting the SWSBY bit to 1 places the device in a lowcurrent shutdown state. The  $I^2C$  port is still active and register values are not lost. During shutdown,  $HPV_{DD}$ and  $HPV_{SS}$  are powered down. Therefore, no signal should be present at the inputs during shutdown. During shutdown, junction temperature is not monitored. If junction temperature exceeds limits during shutdown, the THERM bit does not set to 1.

#### **Output Impedance**

The FAB1200 headphone outputs can be placed in high-impedance mode by setting the HIZx bits to 1. This can be useful if the system's headphone jack is shared with other devices. For proper high-impedance operation, the device must not be in a shutdown or protection mode and voltages on OUTL and OUTR must not exceed ±1.8V. Actual impedance values are shown in the Electrical Characteristics table.

## **Applications Information**

#### Layout Considerations

General layout and supply bypassing play a major role in analog performance and thermal characteristics. Fairchild offers a demonstration board to guide layout and aid device evaluation. Contact a Fairchild representative for demonstration board information. Following this layout configuration provides optimum performance for the device. For the best results, follow the steps and recommended routing rules listed below.

#### **Recommended Routing/Layout Rules**

- Do not run analog and digital signals in parallel.
- Use separate analog and digital power planes to supply power.
- Traces should always run on top of the ground plane.
- No trace should run over ground/power splits.
- Avoid routing at 90-degree angles.
- Place bypass capacitors within 0.1 inches of the device power pin.
- Minimize all trace lengths to reduce series inductance.

# I<sup>2</sup>C Control

Writing to and reading from the registers is accomplished via the  $I^2C$  interface. The  $I^2C$  protocol requires that one device on the bus initiates and controls all read and write operations. This device is called the "master" device. The master device also generates the SCL signal, which is the clock signal for all other "slave" devices on the bus. The FAB1200 is a slave device. Both the master and slave devices can send and receive data on the bus.

During I<sup>2</sup>C operations, one data bit is transmitted per clock cycle. All I<sup>2</sup>C operations follow a repeating nineclock-cycle pattern that consists of eight bits (one byte) of transmitted data followed by an acknowledge (ACK) or not acknowledge (NACK) from the receiving device. Note that there are no unused clock cycles during any operation; therefore, there must be no breaks in the stream of data and ACKs/NACKs during data transfers.

For most operations, I<sup>2</sup>C protocol requires the serial data (SDA) line remain stable (unmoving) whenever serial clock line (SCL) is HIGH: transitions on the SDA line can only occur when SCL is LOW. The exceptions to this rule are when the master device issues a START or STOP condition. The slave device cannot issue a START or STOP condition.

**START Condition:** This condition occurs when the SDA line transitions from HIGH to LOW while SCL is HIGH. The master device uses this condition to indicate that a data transfer is about to begin.

**STOP Condition:** This condition occurs when the SDA line transitions from LOW to HIGH while SCL is HIGH. The master device uses this condition to signal the end of a data transfer.

Acknowledge (ACK) and Not Acknowledge (NACK): When data is transferred to the slave device, it sends an acknowledge (ACK) after receiving every byte of data. The receiving device sends an ACK by pulling SDA LOW for one clock cycle.

When the master device is reading data from the slave device, the master sends an ACK after receiving every byte of data. Following the last byte, a master device sends a "not acknowledge" (NACK) instead of an ACK, followed by a STOP condition. A NACK is indicated by leaving SDA HIGH during the clock after the last byte.

#### **Slave Address**

Each slave device on the bus has a unique address so the master can identify which device is sending or receiving data. The FAB1200 slave address is 1100000X binary where "X" is the read/write bit. Master write operations are indicated when X=0. Master read operations are indicated when X=1.

#### Writing to and Reading from the FAB1200

All read and write operations must begin with a START condition generated by the master device. After the START condition, the master device must immediately send a slave address (7 bits), followed by a read/write

bit. If the slave address matches the address of the FAB1200, the FAB1200 sends an ACK after receiving the read/write bit by pulling the SDA line LOW for one clock cycle.

### **Setting the Pointer**

For all operations, the pointer stored in the command register must be pointing to the register to be written to or read from. To change the pointer value in the command register, the Read/Write bit following the address must be 0. This indicates that the master will write new information into the Command register.

After the FAB1200 sends an ACK in response to receiving the address and Read/Write bit, the master device must transmit an appropriate 8-bit pointer value, as explained in the  $I^2C$  Registers section. The FAB1200 sends an ACK after receiving the new pointer data.

The pointer set operation is illustrated in Figure 21 and Figure 22. Any time a pointer set is performed, it must be immediately followed by a read or write operation. The Command register retains the current pointer value between operations; therefore, once a register is indicated, subsequent read operations do not require a pointer set cycle. Write operations always require the pointer be reset.

#### Reading

If the pointer is already pointing to the desired register, the master can read from that register by setting the Read/Write bit (following the slave address) to 1. After sending an ACK, the FAB1200 begins transmitting data during the following clock cycle. The master should respond with a NACK, followed by a STOP condition (see Figure 19).

The master can read multiple bytes by responding to the data with an ACK instead of a NACK and continuing to send SCL pulses, as shown in Figure 20. The FAB1200 increments the pointer by one and sends the data from the next register. The master indicates the last data byte by responding with a NACK, followed by a STOP.

To read from a register other than the one currently indicated by the Command register, a pointer to the desired register must be set. Immediately following the pointer set, the master must perform a REPEAT START condition (*see Figure 22*), which indicates to the FAB1200 that a new operation is about to occur. If the REPEAT START condition does not occur, the FAB1200 assumes that a write is taking place and the selected register is overwritten by the upcoming data on the data bus. After the START condition, the master must again send the device address and Read/Write bit. This time, the Read/Write bit must be set to 1 to indicate a read. The rest of the read cycle is the same as described in the previous paragraphs for reading from a preset pointer location.

#### Writing

All writes must be preceded by a pointer set, even if the pointer is already pointing to the desired register.

Immediately following the pointer set, the master must begin transmitting the data to be written. After transmitting each byte of data, the master must release the SDA line for one clock cycle to allow the FAB1200 to acknowledge receiving the byte. The write operation should be terminated by a STOP condition from the master (see Figure 21).

As with reading, the master can write multiple bytes by continuing to send data. The FAB1200 increments the pointer by ones and accept data for the next register. The master indicates the last data byte by issuing a STOP condition.



# I<sup>2</sup>C Registers

### Table 1. Register Map

| Table 2. Register | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3         | Bit 2         | Bit 1         | Bit 0         |
|-------------------|-------|-------|-------|-------|---------------|---------------|---------------|---------------|
| 0x01              | HPENL | HPENR | 0     | 0     | 0             | 0             | THERM         | SWSBY         |
| 0x02              | MUTEL | MUTER | VOL4  | VOL3  | VOL2          | VOL1          | VOL0          | 0             |
| 0x03              | 0     | 0     | 0     | 0     | 0             | 0             | HIZL          | HIZR          |
| 0x04              | ID    | ID    | 0     | 0     | Revision<br>3 | Revision<br>2 | Revision<br>1 | Revision<br>0 |

#### Notes:

4. Bits labeled "0" have no effect if written. When read, their value is always 0.

5. Bits not mentioned in the register map are for testing only. These bits should never be written. When read, they may return any value.

#### Table 3. Register 0x01

| Bit | Label | R/W | Default | Description                                                                                                                                                                                   |
|-----|-------|-----|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0   | SWSBY | R/W | 1       | <ul> <li>1 = Low-power software standby. Charge pumps are turned off. I<sup>2</sup>C is still active. Register values are not lost during shutdown.</li> <li>0 = Normal operation.</li> </ul> |
| 1   | THERM | R   | 0       | <ul><li>1 = A thermal shutdown has occurred. This bit stays set until it is read.</li><li>0 = No thermal shutdown.</li></ul>                                                                  |
| 5:2 | 0     | R   | 0000    | Value is always 0. No effect if written.                                                                                                                                                      |
| 6   | HPENR | R/W | 0       | <ul><li>1 = Enable right headphone amplifier.</li><li>0 = Disable right headphone amplifier.</li></ul>                                                                                        |
| 7   | HPENL | R/W | 0       | <ul><li>1 = Enable left headphone amplifier.</li><li>0 = Disable left headphone amplifier.</li></ul>                                                                                          |

## Table 4. Register 0x02

| Bit | Label    | R/W | Default | Description                                                                         |
|-----|----------|-----|---------|-------------------------------------------------------------------------------------|
| 0   | 0        | R   | 0       | Value is always 0. No effect if written.                                            |
| 5:1 | VOL[4:0] | R/W | 00000   | 00000 : -59dB<br>11111 : +4dB<br>Audio taper over entire range <i>(see Table 7)</i> |
| 6   | MUTER    | R/W | 1       | 1 = Mute right channel.<br>0 = Un-mute right channel.                               |
| 7   | MUTEL    | R/W | 1       | 1 = Mute left channel.<br>0 = Un-mute left channel.                                 |

#### Table 5. Register 0x03

| Bit | Label | R/W | Default | Description                                         |
|-----|-------|-----|---------|-----------------------------------------------------|
| 0   | HIZR  | R/W | 0       | 1 = 3-state right channel.<br>0 = Normal operation. |
| 1   | HIZL  | R/W | 0       | 1 = 3-state left channel.<br>0 = Normal operation.  |
| 7:2 | 0     | R   | 000000  | Value is always 0. No effect if written.            |

| Register 0x04 |                    |                                                                                            |  |
|---------------|--------------------|--------------------------------------------------------------------------------------------|--|
| R/W           | Default            | Description                                                                                |  |
| R             | 0101               | Denotes silicon revision.                                                                  |  |
| R             | 00                 | Value is always 0. No effect if written.                                                   |  |
| R             | 00                 | Supplier identification.                                                                   |  |
| ontrol        |                    |                                                                                            |  |
|               | R/W<br>R<br>R<br>R | R/W         Default           R         0101           R         00           R         00 |  |

## Table 6. Registe Bit

3:0

5:4

7:6

| Table 7. | Volume Control |  |
|----------|----------------|--|

| Volume Control Word | Gain (dB) | Volume Control Word | Gain (dB) |
|---------------------|-----------|---------------------|-----------|
| 10xxxxx             | Mute_L    | 0001111x            | -13       |
| 01xxxxxx            | Mute_R    | 0010000x            | -11       |
| 000000x             | -59       | 0010001x            | -10       |
| 0000001x            | -55       | 0010010x            | -9        |
| 0000010x            | -51       | 0010011x            | -8        |
| 0000011x            | -47       | 0010100x            | -7        |
| 0000100x            | -43       | 0010101x            | -6        |
| 0000101x            | -39       | 0010110x            | -5        |
| 0000110x            | -35       | 0010111x            | -4        |
| 0000111x            | -31       | 0011000x            | -3        |
| 0001000x            | -27       | 0011001x            | -2        |
| 0001001x            | -25       | 0011010x            | -1        |
| 0001010x            | -23       | 0011011x            | 0         |
| 0001011x            | -21       | 0011100x            | +1        |
| 0001100x            | -19       | 0011101x            | +2        |
| 0001101x            | -17       | 0011110x            | +3        |
| 0001110x            | -15       | 0011111x            | +4        |



obtain the most recent version. Package specifications do not expand Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products.

Always visit Fairchild Semiconductors online packaging area for the most recent packaging drawings and tape and reel specifications <u>http://www.fairchildsemi.com/packaging/</u>.

#### FAIRCHILD SEMICONDUCTOR TRADEMARKS The following includes registered and unregistered trademarks and service marks, owned by Fairchild Semiconductor and/or its global subsidiaries, and is not intended to be an exhaustive list of all such trademarks. The Power Franchise® AccuPower™ Power-SPM™ **FPSTM** The Right Technology for Your Success™ Auto-SPM™ F-PFS™ PowerTrench<sup>®</sup> AX-CAP™ FRFET PowerXS™ franchise Global Power Resource<sup>sm</sup> BitSiC<sup>®</sup> Programmable Active Droop™ Green FPS™ Build it Now™ QFE1 TinyBoost™ Green FPS™ e-Series™ QS™ CorePLUS™ TinyBuck™ CorePOWER™ Gmax™ Quiet Series™ TinyCalc™ **GTO™** RapidConfigure™ CROSSVOLT™ TinyLogic<sup>®</sup> CTL™ IntelliMAX™ TINYOPTOM ISOPLANAR\*\* Current Transfer Logic™ TinyPovver™ Saving our world, 1mW/W/kW at a time™ DEUXPEED® MegaBuck™ TinyPWM™ SignalWise™ Dual Cool™ MICROCOUPLER™ TinyWire™ TranSiC<sup>®</sup> SmartMax™ EcoSPARK® MicroFET™ SMART START™ EfficientM ax™ MicroPak™ SPM® TriFault Detect™ ESBC™ MicroPak2™ TRUECURRENT®\* STEALTH\*\* R MillerDrive™ SuperFET® µSerDes™ MotionMax™ SuperSOT™-3 W Fairchild® Motion-SPM™ SuperSOT™-6 Fairchild Semiconductor® mWSaver™ SuperSOT™-8 FACT Quiet Series™ LIHC OptoHiT™ FACT<sup>®</sup> SupreMOS<sup>®</sup> Ultra FRFET™ OPTOLOGIC<sup>®</sup> SyncFET™ UniFET™ **OPTOPLANAR®** Sync-Lock™ Fast√Core™ VCXTM SYSTEM VisualM ax™ **FETBench™** GENERAL XST FlashWriter®\* PDP SPM™ \* Trademarks of System General Corporation, used under license by Fairchild Semiconductor.

#### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN, FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN, NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

#### As used herein

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
- A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

#### ANTI-COUNTERFEITING POLICY

Fairchild Semiconductor Corporation's Anti-Counterfeiting Policy. Fairchild's Anti-Counterfeiting Policy is also stated on our external website, www.fairchildsemi.com, under Sales Support.

Counterfeiting of semiconductor parts is a growing problem in the industry. All manufacturers of semiconductor products are experiencing counterfeiting of their parts. Customers who inadvertently purchase counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed applications, and increased cost of production and manufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the proliferation of counterfeit parts. Fairchild strongly encourages customers to purchase Fairchild parts either directly from Fairchild or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers by either from Fairchild directly or from Authorized Fairchild Distributors are genuine parts, have full traceability, meet Fairchild's quality standards for handling and storage and provide access to Fairchild's full range of up-to-date technical and product information. Fairchild and warranty coverage or other assistance for parts bought from Unauthorized Sources. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized Sources. Fairchild is committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors.

#### PRODUCT STATUS DEFINITIONS

| Datasheet Identification | Product Status           | Definition                                                                                                                                                                                             |
|--------------------------|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative /<br>In Design | Datasheet contains the design specifications for product development. Specifications may change<br>in any manner without notice.                                                                       |
| Preliminary              | First Production         | Datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild<br>Semiconductor reserves the right to make changes at any time without notice to improve design. |
| No Identification Needed | Full Production          | Datasheet contains final specifications. Fairchild Semiconductor reserves the right to make<br>changes at any time without notice to improve the design.                                               |
| Obsolete                 | Not In Production        | Datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor.<br>The datasheet is for reference information only.                                                    |

Rev. 154

П

AB1200 — Ground-Referenced Class-G

Headphone Amplifier with Integrated Buck Converter