

September 2012

# FAN6862W Highly Integrated Green-Mode PWM Controller

#### **Features**

- Low Standby Power: Under 0.1 W
- Low Startup Current: 8 μA
- Low Operating Current in Green Mode: 600 μA
- Peak-Current Mode Operation with Cycle-by-Cycle Current Limiting
- PWM Frequency Continuously Decreasing with Burst Mode at Light Loads
- V<sub>DD</sub> Over-Voltage Protection (OVP)
- Constant Output Power Limit (Full AC Input Range)
- Internal Latch Circuit (FAN6862WL) for OVP, OTP
- Fixed PWM Frequency (65 KHz) with Frequency Hopping
- Feedback Open-Loop Protection: 60 ms Delay
- GATE Output Maximum Voltage Clamp: 13.5V
- Soft-Start Time: 5 ms
- Soft Driving for EMI Improvement
- Full Range Frequency Hopping
- Internal OTP Sensor with Hysteresis
- Gate Driving Capability: 400 mA

## **Applications**

General-purpose switched-mode power supplies and flyback power converters, including:

- Power Adapters
- Open-Frame SMPS
- SMPS with Surge-Current Output, such as for Printers, Scanners, Motor Drivers

## Description

A highly integrated PWM controller, FAN6862W provides several features to enhance the performance of flyback converters. To minimize standby power consumption, a proprietary Green Mode provides off-time modulation to continuously decrease the switching frequency under light-load conditions. Under zero-load conditions, the power supply enters Burst Mode, which completely shuts off PWM output. Output restarts just before the supply voltage drops below the UVLO lower limit. Green Mode enables power supplies to meet international power conservation requirements.

The FAN6862W is designed for SMPS and integrates a frequency-hopping function that helps to reduce EMI emission of a power supply with minimum line filters. To compensate the power limit variation over universal input range, a bias current limit (V<sub>LIMIT</sub>) adaptively keeps the power limit substantially constant. The gate output is clamped at 13.5 V to protect the external MOSFET from over-voltage damage.

Other protection functions include  $V_{DD}$  Over-Voltage Protection (OVP), and Over-Temperature Protection (OTP). For OTP, an external NTC thermistor can be applied to sense the ambient temperature. When  $V_{DD}$  OVP or OTP is activated, an internal latch circuit latches off the controller. Protection types are shown in Table 1.

**Table 1. Protection Type** 

| Part Number | OVP   | OLP   | OTP / OTP2 |
|-------------|-------|-------|------------|
| FAN6862W    | Latch | A/R   | Latch      |
| FAN6862WL   | Latch | Latch | Latch      |
| FAN6862WR   | A/R   | A/R   | A/R        |

## **Ordering Information**

| Part Number | Operating<br>Temperature<br>Range | Package                                               | Packing<br>Method |
|-------------|-----------------------------------|-------------------------------------------------------|-------------------|
| FAN6862WTY  |                                   |                                                       |                   |
| FAN6862WLTY | -40 to +105°C                     | 6-Lead, SOT23, JEDEC MO-178 Variation AB, 1.6 mm Wide | Tape & Reel       |
| FAN6862WRTY |                                   |                                                       |                   |

## **Typical Application**



Figure 1. Typical Application

## **Block Diagram**



Figure 2. Block Diagram

## **Marking Information**



Axx: ABY: FAN6862WTY
ABZ: FAN6862WRTY
ACA: FAN6862WLTY
TT: Wafer Lot Code
••••: Year Code
\_\_\_: Week Code

Figure 3. Top Mark

## **Pin Configuration**



Figure 4. Pin Configuration

## **Pin Definitions**

| Pin# | Name  | Function                 | Description                                                                                                                                                                                                                                                                                                                     |  |  |
|------|-------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 1    | GND   | Ground                   | Ground                                                                                                                                                                                                                                                                                                                          |  |  |
| 2    | FB    | Feedback                 | The FB pin provides the output voltage regulation signal. It provides feedbac the internal PWM comparator, so the PWM comparator can control the duty cycle. This pin also provides over-current protection. IF $V_{\text{FB}}$ is higher than the trigger level and persists at that level, the controller stops and restarts. |  |  |
| 3    | RT    | Temperature<br>Detection | An external NTC thermistor is connected from this pin to the GND pin. The impedance of the NTC decreases at high temperatures. If the voltage of the RT pin drops below the threshold, PWM output is disabled.                                                                                                                  |  |  |
| 4    | SENSE | Current Sense            | This pin senses the voltage across a resistor. When the voltage reaches the internal threshold, PWM output is disabled and this activates over-current protection. This pin also provides current amplitude information for Current Mode control.                                                                               |  |  |
| 5    | VDD   | Power Supply             | Power supply                                                                                                                                                                                                                                                                                                                    |  |  |
| 6    | GATE  | Driver Output            | The totem-pole output driver for driving the power MOSFET                                                                                                                                                                                                                                                                       |  |  |

## **Absolute Maximum Ratings**

Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only. All voltage values, except differential voltages, are given with respect to GND pin.

| Symbol           | Parameter                                    | Min. | Max. | Unit |
|------------------|----------------------------------------------|------|------|------|
| V <sub>DD</sub>  | Supply Voltage                               |      | 30   | V    |
| $V_L$            | Input Voltage to FB, SENSE, and RT Pins      | -0.3 | 7.0  | V    |
| $\Theta_{JA}$    | Thermal Resistance (Junction-to-Ambient)     |      | 244  | °C/W |
| TJ               | Operating Junction Temperature               | -40  | +125 | °C   |
| T <sub>STG</sub> | Storage Temperature Range                    | -55  | +150 | °C   |
| TL               | Lead Temperature, Wave Soldering, 10 Seconds |      | +260 | °C   |
| ESD              | Human Body Model, JESD22-A114                |      | 5.5  | kV   |
| ESD              | Charge Device Model, JESD22-C101             |      | 2.0  | ۲V   |

## **Recommended Operating Conditions**

The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to Absolute Maximum Ratings.

|   | Symbol         | Parameter                     | Min. | Max. | Unit |
|---|----------------|-------------------------------|------|------|------|
| ſ | T <sub>A</sub> | Operating Ambient Temperature | -40  | +105 | °C   |

## **Electrical Characteristics**

 $V_{DD}$  = 15 V and  $T_A$  = 25°C, unless otherwise noted.

| Symbol                  | Parameter                                                           | Condition                                                                                       | Min.  | Тур.  | Max.  | Unit |
|-------------------------|---------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|-------|-------|-------|------|
| V <sub>DD</sub> Section | on                                                                  |                                                                                                 |       |       |       |      |
| $V_{DD\text{-}OP}$      | Continuously Operating Voltage                                      |                                                                                                 |       |       | 20    | V    |
| $V_{DD-ON}$             | Turn-On Threshold Voltage                                           |                                                                                                 | 15    | 16    | 17    | V    |
| $V_{DD-OFF}$            | Turn-Off Voltage                                                    |                                                                                                 | 6.5   | 7.0   | 7.5   | V    |
| $V_{\text{DD-LH}}$      | Threshold Voltage for Latch-Off Release                             | FAN6862W,<br>FAN6862WL Only                                                                     |       | 4     |       | V    |
| I <sub>DD-ST</sub>      | Startup Current                                                     | V <sub>DD-ON</sub> – 0.16 V                                                                     |       | 8     | 15    | μA   |
| I <sub>DD-OP1</sub>     | Operating Supply Current in PWM Operation                           | V <sub>DD</sub> = 20 V,<br>V <sub>FB</sub> = 3 V Gate Open                                      |       |       | 2     | mA   |
| I <sub>DD-OP2</sub>     | Operating Supply Current when V <sub>FB</sub> < V <sub>FB-ZDC</sub> | $V_{DD}$ = 15 V,<br>$V_{FB}$ < $V_{FB-ZDC}$                                                     |       | 600   |       | μA   |
| V <sub>DD-OVP</sub>     | V <sub>DD</sub> Over-Voltage Protection                             | FAN6862WL-Latch,<br>FAN6862WR-Auto<br>Restart                                                   | 21.0  | 22.2  | 23.5  | V    |
| t <sub>D-VDDOVP</sub>   | V <sub>DD</sub> OVP Debounce Time                                   |                                                                                                 |       | 50    |       | μs   |
| I <sub>DD-LH</sub>      | Latch-Off Holding Current                                           | V <sub>DD</sub> = 5 V;<br>FAN6862W,<br>FAN6862WL Only                                           |       | 70    | 80    | μА   |
| Feedback                | Input Section                                                       |                                                                                                 |       |       |       |      |
| A <sub>V</sub>          | Input-Voltage to Current-Sense Attenuation                          |                                                                                                 | 1/4.0 | 1/3.5 | 1/3.0 | V/V  |
| Z <sub>FB</sub>         | Input Impedance                                                     |                                                                                                 |       | 17    |       | kΩ   |
| V <sub>FB-OPEN</sub>    | FB Pin Open Voltage                                                 |                                                                                                 | 5.2   | 5.4   | 5.6   | V    |
| V <sub>FB-OLP</sub>     | Threshold Voltage for Open-Loop Protection                          |                                                                                                 | 4.3   | 4.6   | 4.9   | V    |
| t <sub>D-OLP</sub>      | Open-Loop Protection Delay                                          | $V_{FB} > V_{FB-OLP,}$<br>$t_{ON} > 2.5 \mu s,$<br>$T_A = -40 \text{ to } +105^{\circ}\text{C}$ | 54    | 60    | 66    | ms   |
| t <sub>D-SCP</sub>      | Secondary Short-Circuit Protection Delay                            | FB > $V_{FB-OLP}$ ,<br>$t_{ON}$ < 2.5 $\mu$ s,<br>$T_A$ = -40 to +105°C                         | 6     | 7     | 8     | ms   |
| t <sub>ON-SCP</sub>     | Short-Circuit Protection On-Time Detection                          | $V_{FB}>V_{FB-OLP}$ ,<br>$T_A = -40 \text{ to } +105^{\circ}\text{C}$                           |       | 2.5   |       | μs   |
| Current Se              | ense Section                                                        |                                                                                                 |       |       |       |      |
| t <sub>PD</sub>         | Delay to Output                                                     |                                                                                                 |       | 100   | 250   | ns   |
| t <sub>LEB</sub>        | Leading-Edge Blanking Time                                          |                                                                                                 | 200   | 250   |       | ns   |
| V <sub>LIMIT-H</sub>    | High Threshold Voltage for Current Limit                            | Duty>55%                                                                                        | 0.57  | 0.60  | 0.63  | V    |
| V <sub>LIMIT-L</sub>    | Low Threshold Voltage for Current Limit                             | Duty = 0%                                                                                       | 0.36  | 0.39  | 0.42  | V    |
| tsoft-start             | Period During Startup Time                                          | Startup Time                                                                                    | 4.75  | 5.00  | 10.00 | ms   |

Continued on the following page...

## **Electrical Characteristics** (Continued)

 $V_{DD}$  = 15 V and  $T_A$  = 25°C, unless otherwise noted.

| Symbol                                     | Parame                                             | ter                     | Condition                                 | Min. | Тур. | Max. | Unit |
|--------------------------------------------|----------------------------------------------------|-------------------------|-------------------------------------------|------|------|------|------|
| Oscillator                                 | Section                                            |                         |                                           |      |      |      |      |
|                                            |                                                    | Center Frequency        | $V_{FB} > V_{FB-N}$                       | 60   | 65   | 68   |      |
| $f_{OSC}$                                  | Normal PWM Frequency                               | Hanning Dange           | $V_{FB} \ge V_{FB-N}$                     |      | ±4.0 |      | kHz  |
|                                            |                                                    | Hopping Range           | $V_{FB} = V_{FB-G}^{(1)}$                 |      | ±2.9 |      |      |
| t <sub>hop-1</sub>                         | Hopping Period 1 <sup>(1)</sup>                    |                         | $V_{FB} \ge V_{FB-N}$                     |      | 4.4  |      | ms   |
| t <sub>hop-3</sub>                         | Hopping Period 3 <sup>(1)</sup>                    |                         | $V_{FB} = V_{FB-G}$                       |      | 11.5 |      | ms   |
| f <sub>OSC-G</sub>                         | Green Mode Minimum Fre                             | equency                 |                                           | 18   | 22   | 26   | kHz  |
| $V_{FB-N}$                                 | FB Threshold Voltage for Frequency Reduction       |                         |                                           | 2.35 | 2.50 | 2.65 | ٧    |
| $V_{FB-G}$                                 | FB Voltage at fosc-g                               |                         |                                           | 2.05 | 2.20 | 2.30 | V    |
| $V_{FB-ZDC}$                               | FB Threshold Voltage for                           | Zero-Duty               |                                           |      | 1.6  |      | V    |
| V <sub>FB-ZDCR</sub> - V <sub>FB-ZDC</sub> | ZDC Hysteresis                                     |                         | \                                         |      | 0.15 |      | ٧    |
| $f_{DV}$                                   | Frequency Variation vs. V                          | <sub>DD</sub> Deviation | $V_{DD} = 7.5 \text{ V to } 21 \text{ V}$ |      | 0.5  | 2.0  | %    |
| f <sub>DT</sub>                            | Frequency Variation vs. T Deviation <sup>(1)</sup> | emperature              | T <sub>A</sub> = -40 to +105°C            |      |      | 2    | %    |

Continued on following page...



Figure 5. PWM Frequency

## **Electrical Characteristics** (Continued)

 $V_{DD}$  = 15 V and  $T_A$  = 25°C, unless otherwise noted.

| Symbol                | Parameter                                                    | Condition                                                           | Min. | Тур.                     | Max. | Unit |
|-----------------------|--------------------------------------------------------------|---------------------------------------------------------------------|------|--------------------------|------|------|
| PWM Outp              | ut Section                                                   | •                                                                   | •    |                          | •    | •    |
| DCY <sub>MAX</sub>    | Maximum Duty Cycle                                           |                                                                     | 60   | 70                       | 75   | %    |
| V <sub>OL</sub>       | Output Voltage LOW                                           | $V_{DD} = 15 \text{ V}, I_{O} = 50 \text{ mA}$                      |      |                          | 1.5  | V    |
| V <sub>OH</sub>       | Output Voltage HIGH                                          | $V_{DD} = 8 \text{ V}, I_{O} = 50 \text{ mA}$                       | 6    |                          |      | V    |
| t <sub>R</sub>        | Rising Time (with Soft Driving)                              | GATE = 1 nF                                                         |      | 150                      |      | ns   |
| t <sub>F</sub>        | Falling Time                                                 | GATE = 1 nF                                                         |      | 35                       |      | ns   |
| $V_{CLAMP}$           | Gate Output Clamping Voltage                                 | V <sub>DD</sub> = 20 V                                              | 12.0 | 13.5                     | 15.0 | V    |
| I <sub>O-SOURCE</sub> | Gate Source Driving Capability <sup>(1)</sup>                | V <sub>DD</sub> = 15 V                                              |      | 400                      |      | mA   |
| I <sub>O-SINK</sub>   | Gate Sink Driving Capability <sup>(1)</sup>                  | V <sub>DD</sub> = 15 V                                              |      | 400                      |      | mA   |
| Over-Temp             | erature Protection (OTP) Section                             |                                                                     |      |                          |      |      |
| R <sub>RT</sub>       | Maximum External Resistance of RT Pin to Trigger Protection  |                                                                     | 9    | 10                       | 11   | kΩ   |
| V <sub>OTP</sub>      | Threshold Voltage for Over-Temperature Protection            | FAN6862W,<br>FAN6862WL-Latch,<br>FAN6862WR-Auto<br>Restart, at 25°C | 0.94 | 1.00                     | 1.06 | V    |
| I <sub>RT</sub>       | Output Current of RT Pin                                     |                                                                     | 92   | 100                      | 108  | μA   |
| t <sub>DOTP</sub>     | Over-Temperature Debounce Time                               | V <sub>FB</sub> =V <sub>FB-N</sub>                                  | 14   | 17                       | 19   | ms   |
| $V_{OTP2}$            | Second Threshold Voltage for Over-<br>Temperature Protection | FAN6862W,<br>FAN6862WL-Latch,<br>FAN6862WR-Auto<br>Restart, at 25°C | 0.65 | 0.70                     | 0.75 | V    |
| t <sub>DOTP2</sub>    | Second Over-Temperature Debounce<br>Time                     |                                                                     | 80   | 135                      | 200  | μs   |
| T <sub>OTP</sub>      | Protection Junction Temperature <sup>(1,2)</sup>             |                                                                     |      | +135                     |      | °C   |
| T <sub>Restart</sub>  | Restart Junction Temperature (1,3)                           |                                                                     |      | T <sub>OTP</sub> -<br>25 |      | °C   |

#### Notes:

- 1. Guarantee by design.
- 2. When activated, the output is disabled and the latch is turned off.
- 3. The threshold temperature for enabling the output again and resetting the latch after OTP has been activated.

## **Typical Performance Characteristics**





Figure 6. Turn-On Threshold Voltage (V<sub>DD-ON</sub>) vs. Temperature

Figure 7. Turn-Off Threshold Voltage (V<sub>DD-OFF</sub>) vs. Temperature





Figure 8. Operating Current (I<sub>DD-OP2</sub>) vs. Temperature

Figure 9. V<sub>DD</sub> Over-Voltage Protection (V<sub>DD-OVP</sub>) vs. Temperature





Figure 10. Center Frequency (fosc) vs. Temperature

Figure 11. FB Threshold Voltage for Frequency Reduction (V<sub>FB-N</sub>) vs. Temperature

## **Typical Performance Characteristics** (Continued)





Figure 12. FB Voltage at f<sub>OSC-G</sub> (V<sub>FB-G</sub>) vs. Temperature

Figure 13. Threshold Voltage for Open-Loop Protection (V<sub>FB-OLP</sub>) vs. Temperature





Figure 14. Open-Loop Protection Delay (t<sub>D-OLP</sub>) vs. Temperature

Figure 15. Flat Threshold Voltage for Current Limit (V<sub>LIMIT-H</sub>) vs. Temperature





Figure 16. Valley Threshold Voltage for Current Limit (V<sub>LIMIT-L</sub>) vs. Temperature

Figure 17. GATE Output Clamping Voltage (V<sub>CLAMP</sub>) vs. Temperature

## **Typical Performance Characteristics** (Continued)





Figure 18. Maximum Duty Cycle (DCY<sub>MAX</sub>) vs. Temperature

Figure 19. Leading-Edge Blanking Time (t<sub>LEB</sub>) vs. Temperature





Figure 20. Rising Time (t<sub>R</sub>) vs. Temperature

Figure 21. Falling Time (t<sub>F</sub>) vs. Temperature





Figure 22. Output Current of RT Pin ( $I_{RT}$ ) vs. Temperature

Figure 23. Maximum External Resistance of RT Pin to Trigger Protection ( $R_{RT}$ ) vs. Temperature

## **Operation Description**

#### **Startup Operation**

Figure 24 shows a typical startup circuit and transformer auxiliary winding for a typical application. Before switching operation begins, FAN6862W consumes only startup current (typically 8  $\mu$ A) and the current supplied through the startup resistor charges the V<sub>DD</sub> capacitor (C<sub>DD</sub>). When V<sub>DD</sub> reaches turn-on voltage of 16 V (V<sub>DD-ON</sub>), switching begins and the current consumed increases to 2 mA. Power is then supplied from the transformer auxiliary winding. The large hysteresis of V<sub>DD</sub> (7 V) provides more holdup time, which allows using a small capacitor for V<sub>DD</sub>. The startup resistor is typically connected to AC line for a fast reset of latch protection.



Figure 24. Startup Circuit

#### **Green-Mode Operation**

The FAN6862W uses feedback voltage (VFB) as an indicator of the output load and modulates the PWM frequency, as shown in Figure 25, such that the switching frequency decreases as load decreases. In heavy-load conditions, the switching frequency is 65 kHz. Once V<sub>FB</sub> decreases below V<sub>FB-N</sub> (2.5 V), the PWM frequency starts to linearly decrease from 65 kHz to 22.5 kHz to reduce the switching losses. As  $V_{FB}$ decreases below V<sub>FB-G</sub> (2.2 V), the switching frequency is fixed at 22.5 kHz and FAN6862W enters "deep" Green Mode, where the operating current decreases to 600 µA (maximum), further reducing the standby power consumption. As V<sub>FB</sub> decreases below V<sub>FB-ZDC</sub> (1.6V), FAN6862W enters Burst-Mode operation. When V<sub>FB</sub> drops below V<sub>FB-ZDC</sub>, switching stops and the output voltage starts to drop, which causes the feedback voltage to rise. Once V<sub>FB</sub> rises above V<sub>FB-ZDC</sub>, switching resumes. Burst Mode alternately enables and disables switching, thereby reducing switching loss in Standby Mode, as shown in Figure 26.



Figure 25. PWM Frequency



Figure 26. Burst-Mode Operation

#### **Frequency Hopping**

EMI reduction is accomplished by frequency hopping, which spreads the energy over a wider frequency range than the bandwidth measured by the EMI test equipment. An internal frequency-hopping circuit changes the switching frequency between 61.0 kHz and 69.0 kHz with a period of 4.4 ms, as shown in Figure 27. This covers the whole frequency range and shrinks the period with operation frequency proportionally.



Figure 27. Frequency Hopping

#### **Protections**

Self-protective functions include  $V_{DD}$  Over-Voltage Protection (OVP), Open-Loop / Overload Protection (OLP), Over-Current Protection (OCP), Short-Circuit Protection (SCP) and Over-Temperature Protection (OTP). OLP, OCP and SCP are Auto-Restart Mode protections; OVP and OTP are Latch-Mode protections.

#### **Auto-Restart Mode Protection**

Once a fault condition is detected, switching is terminated and the MOSFET remains off. This causes  $V_{DD}$  to fall because no more power is delivered from auxiliary winding. When  $V_{DD}$  falls to  $V_{DD-OFF}$  (7 V), the protection is reset and the operating current reduces to startup current, which causes  $V_{DD}$  to rise. FAN6862W resumes normal operation when  $V_{DD}$  reaches  $V_{DD-ON}$  (16 V). In this manner, the auto-restart can alternately enable and disable the switching of the MOSFET until the fault condition is eliminated (see Figure 28).



Figure 28. Auto Restart Operation

### **Latch-Mode Protection**

Once this protection is triggered, switching is terminated and the MOSFET remains off. The latch is reset only when  $V_{\text{DD}}$  is discharged below 4 V by unplugging the AC power line.

#### **Over-Current Protection (OCP)**

FAN6862W over-current protection is a pulse-by-pulse bias current limit threshold ( $V_{\text{LIMIT}}$ ) that turns off the MOSFET once the sensing voltage of MOSFET drain current reaches the threshold. The  $V_{\text{LIMIT}}$  compensates the power-limit variation over the universal input range and adaptively keeps the power limit constant.

#### Open-Loop / Overload Protection (OLP)

When the upper branch of the voltage divider for the shunt regulator (KA431 shown in Figure 29) is broken, no current flows through the photo-coupler transistor, which pulls up the feedback voltage to 5.4 V.

When feedback voltage is above 4.6 V for longer than 60 ms, OLP is triggered. This protection is also triggered when the SMPS output drops below the nominal value for longer than 60 ms due to the overload condition.

If the secondary output-short situation occurs when the feedback voltage is above 4.6 V, protection time is 7 ms for shorter debounce time.



Figure 29. OLP Operation

#### **V<sub>DD</sub> Over-Voltage Protection (OVP)**

 $V_{DD}$  over-voltage protection prevents IC damage caused by over voltage on the  $V_{DD}$  pin. The OVP is triggered when  $V_{DD}$  reaches 22.2 V. A debounce time (typically 50  $\mu s$ ) prevents false triggering by switching noise.

#### **Over-Temperature Protection (OTP)**

The OTP circuit is composed of current source and voltage comparators. Typically, an NTC thermistor is connected between the RT and GND pins. If the voltage of this pin drops below a threshold of 1.0 V, PWM output is disabled after  $t_{DOTP}$  debounce time. If this pin voltage drops below 0.7 V, it triggers the latch-off protection immediately after  $t_{DOTP2}$  debounce time.

## **Typical Application Circuit (Netbook Adapter by Flyback)**

| Application Fairchild Devices |                 | Input Voltage Range      | Output |                    |
|-------------------------------|-----------------|--------------------------|--------|--------------------|
|                               | Netbook Adapter | Netbook Adapter FAN6862W |        | 19 V / 2.1A (40 W) |

#### **Features**

- High efficiency (>85.3% at full-load condition) meeting EPS regulation with enough margin
- Low standby (pin<0.1 W at no-load condition)</li>
- Soft-start time: 5 ms



Figure 30. Measured Efficiency and Power Saving



Figure 31. Schematic of Typical Application Circuit

## **Transformer Specification**

Core: RM 8

■ Bobbin: RM 8



Figure 32. Transformer

| NO | Tern | ninal | <b>W</b> :         | т.  | Insulation |
|----|------|-------|--------------------|-----|------------|
| NO | S    | F     | Wire               | Ts  | Ts         |
| N1 | 11   | 10    | 0.25 • 1           | 9   | 3          |
| N2 | 3    | 2     | 0.25 • 1           | 33  | 1          |
|    | 11   |       | COPPER SHIELD      | 1.2 | 3          |
| N3 | Fly- | Fly+  | 0.5 • 2            | 12  | 1          |
|    | 11   |       | COPPER SHIELD      | 1.2 | 3          |
| N4 | 2    | 1     | 0.25 • 1           | 33  | 4          |
|    |      |       | CORE ROUNDING TAPE |     | 3          |

|                                | Pin | Specification | Remark                              |
|--------------------------------|-----|---------------|-------------------------------------|
| Primary-Side Inductance        | 3-1 | 920 μH ±5%    | 100 kHz, 1 V                        |
| Primary-Side Effective Leakage | 3-1 | 15 µH Maximum | Short One of the Secondary Windings |

## **Physical Dimensions**



Figure 33. 6-Lead, SOT23, JEDEC MO-178 Variation AB, 1.6 mm Wide

Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products.

Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: <a href="http://www.fairchildsemi.com/packaging/">http://www.fairchildsemi.com/packaging/</a>.





#### **TRADEMARKS**

The following includes registered and unregistered trademarks and service marks, owned by Fairchild Semiconductor and/or its global subsidiaries, and is not intended to be an exhaustive list of all such trademarks.

2Cool<sup>TM</sup>
AX-CAP<sup>TM\*</sup>
BitSiC<sup>TM</sup>
Build it Now<sup>TM</sup>
CorePLUS<sup>TM</sup>

CorePLUS™
CorePOWER™
CROSSVOLT™
CTL™
Current Transfer Logic™

DEUXPEED®
Dual Cool™
EcoSPARK®
EfficientMax™
ESBC™
ESBC™

Fairchild<sup>®</sup>
Fairchild Semiconductor<sup>®</sup>
FACT Quiet Series™
FACT<sup>®</sup>
FAST<sup>®</sup>
FastvCore™

FACT®
FAST®
FastvCore™
FETBench™
FlashWriter®\*
FPS™

F-PFS™ FRFET®

Global Power Resource SM

GreenBridge™ Green FPS™ Green FPS™ e-Series™

Gmax<sup>™</sup> GTO<sup>™</sup> IntelliMAX<sup>™</sup> ISOPLANAR<sup>™</sup>

Making Small Speakers Sound Louder

Making Sinail speak and Better™ MegaBuck™ MICROCOUPLER™ MicroFET™ MicroPak™ MicroPak2™ MillerDrive™

MillerDrive™
MotionMax™
mWSaver™
OptoHiT™
OPTOLOGIC®
OPTOPLANAR®

PowerTrench<sup>®</sup> PowerXS™

Programmable Active Droop $^{\text{\tiny TM}}$ 

QFET®
QS™
Quiet Series™
RapidConfigure™

Saving our world, 1mW/W/kW at a time™

SignalWise™
SmartMax™
SMART START™

Solutions for Your Success™

SPM®
STEALTH™
SuperFET®
SuperSOT™-3
SuperSOT™-6
SuperSOT™-8
SuperMOS®
SyncFET™
Sync-Lock™
SYSTEM
GENERAL®\*

The Power Franchise®

# p wer

TinyBoost™
TinyBoost™
TinyCalc™
TinyLogic®
TINYOPTO™
TinyPower™
TinyPWM™
TinyPWM™
TranSiC™
TriFault Detect™
TRUECURRENT®\*

µSerDes™

SerDes\*
UHC®
Ultra FRFET™
UniFET™
VCX™
VisualMax™
VoltagePlus™
XS™

#### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

#### As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
- A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

#### ANTI-COUNTERFEITING POLICY

Fairchild Semiconductor Corporation's Anti-Counterfeiting Policy. Fairchild's Anti-Counterfeiting Policy is also stated on our external website, www.fairchildsemi.com, under Sales Support.

Counterfeiting of semiconductor parts is a growing problem in the industry. All manufacturers of semiconductor products are experiencing counterfeiting of their parts. Customers who inadvertently purchase counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed applications, and increased cost of production and manufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the proliferation of counterfeit parts. Fairchild strongly encourages customers to purchase Fairchild parts either directly from Fairchild or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers buy either from Fairchild directly or from Authorized Fairchild Distributors are genuine parts, have full traceability, meet Fairchild's quality standards for handling and storage and provide access to Fairchild's full range of up-to-date technical and product information. Fairchild and our Authorized Distributors will stand behind all warranties and will appropriately address any warranty issues that may arise. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized Sources. Fairchild is committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors.

#### PRODUCT STATUS DEFINITIONS

#### Definition of Terms

| Delinition of Terms      |                       |                                                                                                                                                                                                     |
|--------------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Datasheet Identification | Product Status        | Definition                                                                                                                                                                                          |
| Advance Information      | Formative / In Design | Datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                       |
| Preliminary              | First Production      | Datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. |
| No Identification Needed | Full Production       | Datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design.                                               |
| Obsolete                 | Not In Production     | Datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor. The datasheet is for reference information only.                                                    |

Rev. 162

<sup>\*</sup> Trademarks of System General Corporation, used under license by Fairchild Semiconductor.